]> Git Repo - qemu.git/blame - hw/intc/xics.c
ppc/xics: move the cpu_setup() handler under the ICPState class
[qemu.git] / hw / intc / xics.c
CommitLineData
b5cec4c5
DG
1/*
2 * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3 *
4 * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
5 *
6 * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a copy
9 * of this software and associated documentation files (the "Software"), to deal
10 * in the Software without restriction, including without limitation the rights
11 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12 * copies of the Software, and to permit persons to whom the Software is
13 * furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included in
16 * all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24 * THE SOFTWARE.
25 *
26 */
27
0d75590d 28#include "qemu/osdep.h"
da34e65c 29#include "qapi/error.h"
4771d756
PB
30#include "qemu-common.h"
31#include "cpu.h"
83c9f4ca 32#include "hw/hw.h"
500efa23 33#include "trace.h"
5d87e4b7 34#include "qemu/timer.h"
0d09e41a 35#include "hw/ppc/xics.h"
9ccff2a4 36#include "qemu/error-report.h"
5a3d7b23 37#include "qapi/visitor.h"
b1fc72f0
BH
38#include "monitor/monitor.h"
39#include "hw/intc/intc.h"
b5cec4c5 40
9c7027ba 41int xics_get_cpu_index_by_dt_id(int cpu_dt_id)
0f20ba62
AK
42{
43 PowerPCCPU *cpu = ppc_get_vcpu_by_dt_id(cpu_dt_id);
44
45 if (cpu) {
46 return cpu->parent_obj.cpu_index;
47 }
48
49 return -1;
50}
51
27f24582 52void xics_cpu_destroy(XICSState *xics, PowerPCCPU *cpu)
4a4b344c
BR
53{
54 CPUState *cs = CPU(cpu);
27f24582 55 ICPState *ss = &xics->ss[cs->cpu_index];
4a4b344c 56
27f24582 57 assert(cs->cpu_index < xics->nr_servers);
4a4b344c
BR
58 assert(cs == ss->cs);
59
60 ss->output = NULL;
61 ss->cs = NULL;
62}
63
27f24582 64void xics_cpu_setup(XICSState *xics, PowerPCCPU *cpu)
8ffe04ed
AK
65{
66 CPUState *cs = CPU(cpu);
67 CPUPPCState *env = &cpu->env;
27f24582 68 ICPState *ss = &xics->ss[cs->cpu_index];
f0232434 69 ICPStateClass *icpc;
8ffe04ed 70
27f24582 71 assert(cs->cpu_index < xics->nr_servers);
8ffe04ed 72
4a4b344c
BR
73 ss->cs = cs;
74
f0232434
CLG
75 icpc = ICP_GET_CLASS(ss);
76 if (icpc->cpu_setup) {
77 icpc->cpu_setup(ss, cpu);
5eb92ccc
AK
78 }
79
8ffe04ed
AK
80 switch (PPC_INPUT(env)) {
81 case PPC_FLAGS_INPUT_POWER7:
82 ss->output = env->irq_inputs[POWER7_INPUT_INT];
83 break;
84
85 case PPC_FLAGS_INPUT_970:
86 ss->output = env->irq_inputs[PPC970_INPUT_INT];
87 break;
88
89 default:
9ccff2a4
AK
90 error_report("XICS interrupt controller does not support this CPU "
91 "bus model");
8ffe04ed
AK
92 abort();
93 }
94}
95
b9038e78
CLG
96static void icp_pic_print_info(InterruptStatsProvider *obj,
97 Monitor *mon)
b1fc72f0 98{
b9038e78
CLG
99 ICPState *icp = ICP(obj);
100 int cpu_index = icp->cs ? icp->cs->cpu_index : -1;
101
102 if (!icp->output) {
103 return;
104 }
105 monitor_printf(mon, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n",
106 cpu_index, icp->xirr, icp->xirr_owner,
107 icp->pending_priority, icp->mfrr);
108}
109
110static void ics_simple_pic_print_info(InterruptStatsProvider *obj,
111 Monitor *mon)
112{
113 ICSState *ics = ICS_SIMPLE(obj);
b1fc72f0
BH
114 uint32_t i;
115
b9038e78
CLG
116 monitor_printf(mon, "ICS %4x..%4x %p\n",
117 ics->offset, ics->offset + ics->nr_irqs - 1, ics);
b1fc72f0 118
b9038e78
CLG
119 if (!ics->irqs) {
120 return;
b1fc72f0
BH
121 }
122
b9038e78
CLG
123 for (i = 0; i < ics->nr_irqs; i++) {
124 ICSIRQState *irq = ics->irqs + i;
b1fc72f0 125
b9038e78 126 if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) {
b1fc72f0
BH
127 continue;
128 }
b9038e78
CLG
129 monitor_printf(mon, " %4x %s %02x %02x\n",
130 ics->offset + i,
131 (irq->flags & XICS_FLAGS_IRQ_LSI) ?
132 "LSI" : "MSI",
133 irq->priority, irq->status);
b1fc72f0
BH
134 }
135}
136
5a3d7b23
AK
137/*
138 * XICS Common class - parent for emulated XICS and KVM-XICS
139 */
140static void xics_common_reset(DeviceState *d)
8ffe04ed 141{
27f24582 142 XICSState *xics = XICS_COMMON(d);
8ffe04ed
AK
143 int i;
144
27f24582
BH
145 for (i = 0; i < xics->nr_servers; i++) {
146 device_reset(DEVICE(&xics->ss[i]));
8ffe04ed 147 }
8ffe04ed
AK
148}
149
5a3d7b23
AK
150static void xics_common_class_init(ObjectClass *oc, void *data)
151{
152 DeviceClass *dc = DEVICE_CLASS(oc);
153
154 dc->reset = xics_common_reset;
155}
156
157static const TypeInfo xics_common_info = {
158 .name = TYPE_XICS_COMMON,
738d5db8 159 .parent = TYPE_DEVICE,
5a3d7b23
AK
160 .instance_size = sizeof(XICSState),
161 .class_size = sizeof(XICSStateClass),
5a3d7b23
AK
162 .class_init = xics_common_class_init,
163};
164
b5cec4c5
DG
165/*
166 * ICP: Presentation layer
167 */
168
b5cec4c5
DG
169#define XISR_MASK 0x00ffffff
170#define CPPR_MASK 0xff000000
171
172#define XISR(ss) (((ss)->xirr) & XISR_MASK)
173#define CPPR(ss) (((ss)->xirr) >> 24)
174
d4d7a59a
BH
175static void ics_reject(ICSState *ics, uint32_t nr)
176{
177 ICSStateClass *k = ICS_BASE_GET_CLASS(ics);
178
179 if (k->reject) {
180 k->reject(ics, nr);
181 }
182}
183
7844e12b 184void ics_resend(ICSState *ics)
d4d7a59a
BH
185{
186 ICSStateClass *k = ICS_BASE_GET_CLASS(ics);
187
188 if (k->resend) {
189 k->resend(ics);
190 }
191}
192
193static void ics_eoi(ICSState *ics, int nr)
194{
195 ICSStateClass *k = ICS_BASE_GET_CLASS(ics);
196
197 if (k->eoi) {
198 k->eoi(ics, nr);
199 }
200}
b5cec4c5 201
cc706a53 202static void icp_check_ipi(ICPState *ss)
b5cec4c5 203{
b5cec4c5
DG
204 if (XISR(ss) && (ss->pending_priority <= ss->mfrr)) {
205 return;
206 }
207
cc706a53 208 trace_xics_icp_check_ipi(ss->cs->cpu_index, ss->mfrr);
500efa23 209
cc706a53
BH
210 if (XISR(ss) && ss->xirr_owner) {
211 ics_reject(ss->xirr_owner, XISR(ss));
b5cec4c5
DG
212 }
213
214 ss->xirr = (ss->xirr & ~XISR_MASK) | XICS_IPI;
215 ss->pending_priority = ss->mfrr;
cc706a53 216 ss->xirr_owner = NULL;
b5cec4c5
DG
217 qemu_irq_raise(ss->output);
218}
219
b2fc59aa 220void icp_resend(ICPState *ss)
b5cec4c5 221{
2cd908d0
CLG
222 XICSFabric *xi = ss->xics;
223 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
b5cec4c5
DG
224
225 if (ss->mfrr < CPPR(ss)) {
cc706a53
BH
226 icp_check_ipi(ss);
227 }
2cd908d0
CLG
228
229 xic->ics_resend(xi);
b5cec4c5
DG
230}
231
e3403258 232void icp_set_cppr(ICPState *ss, uint8_t cppr)
b5cec4c5 233{
b5cec4c5
DG
234 uint8_t old_cppr;
235 uint32_t old_xisr;
236
237 old_cppr = CPPR(ss);
238 ss->xirr = (ss->xirr & ~CPPR_MASK) | (cppr << 24);
239
240 if (cppr < old_cppr) {
241 if (XISR(ss) && (cppr <= ss->pending_priority)) {
242 old_xisr = XISR(ss);
243 ss->xirr &= ~XISR_MASK; /* Clear XISR */
e03c902c 244 ss->pending_priority = 0xff;
b5cec4c5 245 qemu_irq_lower(ss->output);
cc706a53
BH
246 if (ss->xirr_owner) {
247 ics_reject(ss->xirr_owner, old_xisr);
248 ss->xirr_owner = NULL;
249 }
b5cec4c5
DG
250 }
251 } else {
252 if (!XISR(ss)) {
e3403258 253 icp_resend(ss);
b5cec4c5
DG
254 }
255 }
256}
257
e3403258 258void icp_set_mfrr(ICPState *ss, uint8_t mfrr)
b5cec4c5 259{
b5cec4c5
DG
260 ss->mfrr = mfrr;
261 if (mfrr < CPPR(ss)) {
cc706a53 262 icp_check_ipi(ss);
b5cec4c5
DG
263 }
264}
265
9c7027ba 266uint32_t icp_accept(ICPState *ss)
b5cec4c5 267{
500efa23 268 uint32_t xirr = ss->xirr;
b5cec4c5
DG
269
270 qemu_irq_lower(ss->output);
b5cec4c5 271 ss->xirr = ss->pending_priority << 24;
e03c902c 272 ss->pending_priority = 0xff;
cc706a53 273 ss->xirr_owner = NULL;
500efa23
DG
274
275 trace_xics_icp_accept(xirr, ss->xirr);
276
b5cec4c5
DG
277 return xirr;
278}
279
1cbd2220
BH
280uint32_t icp_ipoll(ICPState *ss, uint32_t *mfrr)
281{
282 if (mfrr) {
283 *mfrr = ss->mfrr;
284 }
285 return ss->xirr;
286}
287
e3403258 288void icp_eoi(ICPState *ss, uint32_t xirr)
b5cec4c5 289{
2cd908d0
CLG
290 XICSFabric *xi = ss->xics;
291 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
cc706a53
BH
292 ICSState *ics;
293 uint32_t irq;
b5cec4c5 294
b5cec4c5
DG
295 /* Send EOI -> ICS */
296 ss->xirr = (ss->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK);
e3403258 297 trace_xics_icp_eoi(ss->cs->cpu_index, xirr, ss->xirr);
cc706a53 298 irq = xirr & XISR_MASK;
2cd908d0
CLG
299
300 ics = xic->ics_get(xi, irq);
301 if (ics) {
302 ics_eoi(ics, irq);
cc706a53 303 }
b5cec4c5 304 if (!XISR(ss)) {
e3403258 305 icp_resend(ss);
b5cec4c5
DG
306 }
307}
308
cc706a53 309static void icp_irq(ICSState *ics, int server, int nr, uint8_t priority)
b5cec4c5 310{
cc706a53 311 XICSState *xics = ics->xics;
27f24582 312 ICPState *ss = xics->ss + server;
b5cec4c5 313
500efa23
DG
314 trace_xics_icp_irq(server, nr, priority);
315
b5cec4c5
DG
316 if ((priority >= CPPR(ss))
317 || (XISR(ss) && (ss->pending_priority <= priority))) {
cc706a53 318 ics_reject(ics, nr);
b5cec4c5 319 } else {
cc706a53
BH
320 if (XISR(ss) && ss->xirr_owner) {
321 ics_reject(ss->xirr_owner, XISR(ss));
322 ss->xirr_owner = NULL;
b5cec4c5
DG
323 }
324 ss->xirr = (ss->xirr & ~XISR_MASK) | (nr & XISR_MASK);
cc706a53 325 ss->xirr_owner = ics;
b5cec4c5 326 ss->pending_priority = priority;
500efa23 327 trace_xics_icp_raise(ss->xirr, ss->pending_priority);
b5cec4c5
DG
328 qemu_irq_raise(ss->output);
329 }
330}
331
d1b5682d
AK
332static void icp_dispatch_pre_save(void *opaque)
333{
334 ICPState *ss = opaque;
335 ICPStateClass *info = ICP_GET_CLASS(ss);
336
337 if (info->pre_save) {
338 info->pre_save(ss);
339 }
340}
341
342static int icp_dispatch_post_load(void *opaque, int version_id)
343{
344 ICPState *ss = opaque;
345 ICPStateClass *info = ICP_GET_CLASS(ss);
346
347 if (info->post_load) {
348 return info->post_load(ss, version_id);
349 }
350
351 return 0;
352}
353
c04d6cfa
AL
354static const VMStateDescription vmstate_icp_server = {
355 .name = "icp/server",
356 .version_id = 1,
357 .minimum_version_id = 1,
d1b5682d
AK
358 .pre_save = icp_dispatch_pre_save,
359 .post_load = icp_dispatch_post_load,
3aff6c2f 360 .fields = (VMStateField[]) {
c04d6cfa
AL
361 /* Sanity check */
362 VMSTATE_UINT32(xirr, ICPState),
363 VMSTATE_UINT8(pending_priority, ICPState),
364 VMSTATE_UINT8(mfrr, ICPState),
365 VMSTATE_END_OF_LIST()
366 },
b5cec4c5
DG
367};
368
c04d6cfa
AL
369static void icp_reset(DeviceState *dev)
370{
371 ICPState *icp = ICP(dev);
372
373 icp->xirr = 0;
374 icp->pending_priority = 0xff;
375 icp->mfrr = 0xff;
376
377 /* Make all outputs are deasserted */
378 qemu_set_irq(icp->output, 0);
379}
380
817bb6a4
CLG
381static void icp_realize(DeviceState *dev, Error **errp)
382{
383 ICPState *icp = ICP(dev);
384 Object *obj;
385 Error *err = NULL;
386
387 obj = object_property_get_link(OBJECT(dev), "xics", &err);
388 if (!obj) {
389 error_setg(errp, "%s: required link 'xics' not found: %s",
390 __func__, error_get_pretty(err));
391 return;
392 }
393
2cd908d0 394 icp->xics = XICS_FABRIC(obj);
817bb6a4
CLG
395}
396
397
c04d6cfa
AL
398static void icp_class_init(ObjectClass *klass, void *data)
399{
400 DeviceClass *dc = DEVICE_CLASS(klass);
b9038e78 401 InterruptStatsProviderClass *ic = INTERRUPT_STATS_PROVIDER_CLASS(klass);
c04d6cfa
AL
402
403 dc->reset = icp_reset;
404 dc->vmsd = &vmstate_icp_server;
817bb6a4 405 dc->realize = icp_realize;
b9038e78 406 ic->print_info = icp_pic_print_info;
c04d6cfa
AL
407}
408
456df19c 409static const TypeInfo icp_info = {
c04d6cfa
AL
410 .name = TYPE_ICP,
411 .parent = TYPE_DEVICE,
412 .instance_size = sizeof(ICPState),
413 .class_init = icp_class_init,
d1b5682d 414 .class_size = sizeof(ICPStateClass),
b9038e78
CLG
415 .interfaces = (InterfaceInfo[]) {
416 { TYPE_INTERRUPT_STATS_PROVIDER },
417 { }
418 },
b5cec4c5
DG
419};
420
c04d6cfa
AL
421/*
422 * ICS: Source layer
423 */
d4d7a59a 424static void ics_simple_resend_msi(ICSState *ics, int srcno)
d07fee7e 425{
c04d6cfa 426 ICSIRQState *irq = ics->irqs + srcno;
d07fee7e
DG
427
428 /* FIXME: filter by server#? */
98ca8c02
DG
429 if (irq->status & XICS_STATUS_REJECTED) {
430 irq->status &= ~XICS_STATUS_REJECTED;
d07fee7e 431 if (irq->priority != 0xff) {
cc706a53 432 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
d07fee7e
DG
433 }
434 }
435}
436
d4d7a59a 437static void ics_simple_resend_lsi(ICSState *ics, int srcno)
d07fee7e 438{
c04d6cfa 439 ICSIRQState *irq = ics->irqs + srcno;
d07fee7e 440
98ca8c02
DG
441 if ((irq->priority != 0xff)
442 && (irq->status & XICS_STATUS_ASSERTED)
443 && !(irq->status & XICS_STATUS_SENT)) {
444 irq->status |= XICS_STATUS_SENT;
cc706a53 445 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
d07fee7e
DG
446 }
447}
448
d4d7a59a 449static void ics_simple_set_irq_msi(ICSState *ics, int srcno, int val)
b5cec4c5 450{
c04d6cfa 451 ICSIRQState *irq = ics->irqs + srcno;
b5cec4c5 452
d4d7a59a 453 trace_xics_ics_simple_set_irq_msi(srcno, srcno + ics->offset);
500efa23 454
b5cec4c5
DG
455 if (val) {
456 if (irq->priority == 0xff) {
98ca8c02 457 irq->status |= XICS_STATUS_MASKED_PENDING;
500efa23 458 trace_xics_masked_pending();
b5cec4c5 459 } else {
cc706a53 460 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
b5cec4c5
DG
461 }
462 }
463}
464
d4d7a59a 465static void ics_simple_set_irq_lsi(ICSState *ics, int srcno, int val)
b5cec4c5 466{
c04d6cfa 467 ICSIRQState *irq = ics->irqs + srcno;
b5cec4c5 468
d4d7a59a 469 trace_xics_ics_simple_set_irq_lsi(srcno, srcno + ics->offset);
98ca8c02
DG
470 if (val) {
471 irq->status |= XICS_STATUS_ASSERTED;
472 } else {
473 irq->status &= ~XICS_STATUS_ASSERTED;
474 }
d4d7a59a 475 ics_simple_resend_lsi(ics, srcno);
b5cec4c5
DG
476}
477
d4d7a59a 478static void ics_simple_set_irq(void *opaque, int srcno, int val)
b5cec4c5 479{
c04d6cfa 480 ICSState *ics = (ICSState *)opaque;
b5cec4c5 481
4af88944 482 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
d4d7a59a 483 ics_simple_set_irq_lsi(ics, srcno, val);
d07fee7e 484 } else {
d4d7a59a 485 ics_simple_set_irq_msi(ics, srcno, val);
d07fee7e
DG
486 }
487}
b5cec4c5 488
d4d7a59a 489static void ics_simple_write_xive_msi(ICSState *ics, int srcno)
d07fee7e 490{
c04d6cfa 491 ICSIRQState *irq = ics->irqs + srcno;
d07fee7e 492
98ca8c02
DG
493 if (!(irq->status & XICS_STATUS_MASKED_PENDING)
494 || (irq->priority == 0xff)) {
d07fee7e 495 return;
b5cec4c5 496 }
d07fee7e 497
98ca8c02 498 irq->status &= ~XICS_STATUS_MASKED_PENDING;
cc706a53 499 icp_irq(ics, irq->server, srcno + ics->offset, irq->priority);
b5cec4c5
DG
500}
501
d4d7a59a 502static void ics_simple_write_xive_lsi(ICSState *ics, int srcno)
b5cec4c5 503{
d4d7a59a 504 ics_simple_resend_lsi(ics, srcno);
d07fee7e
DG
505}
506
d4d7a59a
BH
507void ics_simple_write_xive(ICSState *ics, int srcno, int server,
508 uint8_t priority, uint8_t saved_priority)
d07fee7e 509{
c04d6cfa 510 ICSIRQState *irq = ics->irqs + srcno;
b5cec4c5
DG
511
512 irq->server = server;
513 irq->priority = priority;
3fe719f4 514 irq->saved_priority = saved_priority;
b5cec4c5 515
d4d7a59a
BH
516 trace_xics_ics_simple_write_xive(ics->offset + srcno, srcno, server,
517 priority);
500efa23 518
4af88944 519 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
d4d7a59a 520 ics_simple_write_xive_lsi(ics, srcno);
d07fee7e 521 } else {
d4d7a59a 522 ics_simple_write_xive_msi(ics, srcno);
b5cec4c5 523 }
b5cec4c5
DG
524}
525
d4d7a59a 526static void ics_simple_reject(ICSState *ics, uint32_t nr)
b5cec4c5 527{
c04d6cfa 528 ICSIRQState *irq = ics->irqs + nr - ics->offset;
d07fee7e 529
d4d7a59a 530 trace_xics_ics_simple_reject(nr, nr - ics->offset);
056b9775
ND
531 if (irq->flags & XICS_FLAGS_IRQ_MSI) {
532 irq->status |= XICS_STATUS_REJECTED;
533 } else if (irq->flags & XICS_FLAGS_IRQ_LSI) {
534 irq->status &= ~XICS_STATUS_SENT;
535 }
b5cec4c5
DG
536}
537
d4d7a59a 538static void ics_simple_resend(ICSState *ics)
b5cec4c5 539{
d07fee7e
DG
540 int i;
541
542 for (i = 0; i < ics->nr_irqs; i++) {
d07fee7e 543 /* FIXME: filter by server#? */
4af88944 544 if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) {
d4d7a59a 545 ics_simple_resend_lsi(ics, i);
d07fee7e 546 } else {
d4d7a59a 547 ics_simple_resend_msi(ics, i);
d07fee7e
DG
548 }
549 }
b5cec4c5
DG
550}
551
d4d7a59a 552static void ics_simple_eoi(ICSState *ics, uint32_t nr)
b5cec4c5 553{
d07fee7e 554 int srcno = nr - ics->offset;
c04d6cfa 555 ICSIRQState *irq = ics->irqs + srcno;
d07fee7e 556
d4d7a59a 557 trace_xics_ics_simple_eoi(nr);
500efa23 558
4af88944 559 if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) {
98ca8c02 560 irq->status &= ~XICS_STATUS_SENT;
d07fee7e 561 }
b5cec4c5
DG
562}
563
d4d7a59a 564static void ics_simple_reset(DeviceState *dev)
c04d6cfa 565{
d4d7a59a 566 ICSState *ics = ICS_SIMPLE(dev);
c04d6cfa 567 int i;
a7e519a8
AK
568 uint8_t flags[ics->nr_irqs];
569
570 for (i = 0; i < ics->nr_irqs; i++) {
571 flags[i] = ics->irqs[i].flags;
572 }
c04d6cfa
AL
573
574 memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs);
a7e519a8 575
c04d6cfa
AL
576 for (i = 0; i < ics->nr_irqs; i++) {
577 ics->irqs[i].priority = 0xff;
578 ics->irqs[i].saved_priority = 0xff;
a7e519a8 579 ics->irqs[i].flags = flags[i];
c04d6cfa
AL
580 }
581}
582
d4d7a59a 583static int ics_simple_post_load(ICSState *ics, int version_id)
c04d6cfa
AL
584{
585 int i;
c04d6cfa 586
27f24582 587 for (i = 0; i < ics->xics->nr_servers; i++) {
e3403258 588 icp_resend(&ics->xics->ss[i]);
c04d6cfa
AL
589 }
590
591 return 0;
592}
593
d4d7a59a 594static void ics_simple_dispatch_pre_save(void *opaque)
d1b5682d
AK
595{
596 ICSState *ics = opaque;
d4d7a59a 597 ICSStateClass *info = ICS_BASE_GET_CLASS(ics);
d1b5682d
AK
598
599 if (info->pre_save) {
600 info->pre_save(ics);
601 }
602}
603
d4d7a59a 604static int ics_simple_dispatch_post_load(void *opaque, int version_id)
d1b5682d
AK
605{
606 ICSState *ics = opaque;
d4d7a59a 607 ICSStateClass *info = ICS_BASE_GET_CLASS(ics);
d1b5682d
AK
608
609 if (info->post_load) {
610 return info->post_load(ics, version_id);
611 }
612
613 return 0;
614}
615
d4d7a59a 616static const VMStateDescription vmstate_ics_simple_irq = {
c04d6cfa 617 .name = "ics/irq",
4af88944 618 .version_id = 2,
c04d6cfa 619 .minimum_version_id = 1,
3aff6c2f 620 .fields = (VMStateField[]) {
c04d6cfa
AL
621 VMSTATE_UINT32(server, ICSIRQState),
622 VMSTATE_UINT8(priority, ICSIRQState),
623 VMSTATE_UINT8(saved_priority, ICSIRQState),
624 VMSTATE_UINT8(status, ICSIRQState),
4af88944 625 VMSTATE_UINT8(flags, ICSIRQState),
c04d6cfa
AL
626 VMSTATE_END_OF_LIST()
627 },
628};
629
d4d7a59a 630static const VMStateDescription vmstate_ics_simple = {
c04d6cfa
AL
631 .name = "ics",
632 .version_id = 1,
633 .minimum_version_id = 1,
d4d7a59a
BH
634 .pre_save = ics_simple_dispatch_pre_save,
635 .post_load = ics_simple_dispatch_post_load,
3aff6c2f 636 .fields = (VMStateField[]) {
c04d6cfa
AL
637 /* Sanity check */
638 VMSTATE_UINT32_EQUAL(nr_irqs, ICSState),
639
640 VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs,
d4d7a59a
BH
641 vmstate_ics_simple_irq,
642 ICSIRQState),
c04d6cfa
AL
643 VMSTATE_END_OF_LIST()
644 },
645};
646
d4d7a59a 647static void ics_simple_initfn(Object *obj)
5a3d7b23 648{
d4d7a59a 649 ICSState *ics = ICS_SIMPLE(obj);
5a3d7b23
AK
650
651 ics->offset = XICS_IRQ_BASE;
652}
653
d4d7a59a 654static void ics_simple_realize(DeviceState *dev, Error **errp)
c04d6cfa 655{
d4d7a59a 656 ICSState *ics = ICS_SIMPLE(dev);
c04d6cfa 657
b45ff2d9
AK
658 if (!ics->nr_irqs) {
659 error_setg(errp, "Number of interrupts needs to be greater 0");
660 return;
661 }
c04d6cfa 662 ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState));
d4d7a59a 663 ics->qirqs = qemu_allocate_irqs(ics_simple_set_irq, ics, ics->nr_irqs);
c04d6cfa
AL
664}
665
4e4169f7
CLG
666static Property ics_simple_properties[] = {
667 DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0),
668 DEFINE_PROP_END_OF_LIST(),
669};
670
d4d7a59a 671static void ics_simple_class_init(ObjectClass *klass, void *data)
c04d6cfa
AL
672{
673 DeviceClass *dc = DEVICE_CLASS(klass);
d4d7a59a 674 ICSStateClass *isc = ICS_BASE_CLASS(klass);
b9038e78 675 InterruptStatsProviderClass *ic = INTERRUPT_STATS_PROVIDER_CLASS(klass);
c04d6cfa 676
4e4169f7
CLG
677 isc->realize = ics_simple_realize;
678 dc->props = ics_simple_properties;
d4d7a59a
BH
679 dc->vmsd = &vmstate_ics_simple;
680 dc->reset = ics_simple_reset;
681 isc->post_load = ics_simple_post_load;
682 isc->reject = ics_simple_reject;
683 isc->resend = ics_simple_resend;
684 isc->eoi = ics_simple_eoi;
b9038e78 685 ic->print_info = ics_simple_pic_print_info;
c04d6cfa
AL
686}
687
d4d7a59a
BH
688static const TypeInfo ics_simple_info = {
689 .name = TYPE_ICS_SIMPLE,
690 .parent = TYPE_ICS_BASE,
691 .instance_size = sizeof(ICSState),
692 .class_init = ics_simple_class_init,
693 .class_size = sizeof(ICSStateClass),
694 .instance_init = ics_simple_initfn,
b9038e78
CLG
695 .interfaces = (InterfaceInfo[]) {
696 { TYPE_INTERRUPT_STATS_PROVIDER },
697 { }
698 },
d4d7a59a
BH
699};
700
4e4169f7
CLG
701static void ics_base_realize(DeviceState *dev, Error **errp)
702{
703 ICSStateClass *icsc = ICS_BASE_GET_CLASS(dev);
704 ICSState *ics = ICS_BASE(dev);
705 Object *obj;
706 Error *err = NULL;
707
708 obj = object_property_get_link(OBJECT(dev), "xics", &err);
709 if (!obj) {
710 error_setg(errp, "%s: required link 'xics' not found: %s",
711 __func__, error_get_pretty(err));
712 return;
713 }
714 ics->xics = XICS_COMMON(obj);
715
716
717 if (icsc->realize) {
718 icsc->realize(dev, errp);
719 }
720}
721
722static void ics_base_class_init(ObjectClass *klass, void *data)
723{
724 DeviceClass *dc = DEVICE_CLASS(klass);
725
726 dc->realize = ics_base_realize;
727}
728
d4d7a59a
BH
729static const TypeInfo ics_base_info = {
730 .name = TYPE_ICS_BASE,
c04d6cfa 731 .parent = TYPE_DEVICE,
d4d7a59a 732 .abstract = true,
c04d6cfa 733 .instance_size = sizeof(ICSState),
4e4169f7 734 .class_init = ics_base_class_init,
d1b5682d 735 .class_size = sizeof(ICSStateClass),
c04d6cfa
AL
736};
737
51b18005
CLG
738static const TypeInfo xics_fabric_info = {
739 .name = TYPE_XICS_FABRIC,
740 .parent = TYPE_INTERFACE,
741 .class_size = sizeof(XICSFabricClass),
742};
743
b5cec4c5
DG
744/*
745 * Exported functions
746 */
f7759e43 747qemu_irq xics_get_qirq(XICSFabric *xi, int irq)
b5cec4c5 748{
f7759e43
CLG
749 XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi);
750 ICSState *ics = xic->ics_get(xi, irq);
641c3493 751
cc706a53 752 if (ics) {
641c3493 753 return ics->qirqs[irq - ics->offset];
b5cec4c5
DG
754 }
755
641c3493 756 return NULL;
a307d594
AK
757}
758
9c7027ba 759void ics_set_irq_type(ICSState *ics, int srcno, bool lsi)
4af88944
AK
760{
761 assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK));
762
763 ics->irqs[srcno].flags |=
764 lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI;
765}
766
c04d6cfa
AL
767static void xics_register_types(void)
768{
5a3d7b23 769 type_register_static(&xics_common_info);
d4d7a59a
BH
770 type_register_static(&ics_simple_info);
771 type_register_static(&ics_base_info);
c04d6cfa 772 type_register_static(&icp_info);
51b18005 773 type_register_static(&xics_fabric_info);
b5cec4c5 774}
c04d6cfa
AL
775
776type_init(xics_register_types)
This page took 0.598146 seconds and 4 git commands to generate.