]>
Commit | Line | Data |
---|---|---|
a541f297 | 1 | /* |
819385c5 | 2 | * QEMU M48T59 and M48T08 NVRAM emulation for PPC PREP and Sparc platforms |
5fafdf24 | 3 | * |
cf83f140 | 4 | * Copyright (c) 2003-2005, 2007, 2017 Jocelyn Mayer |
051ddccd | 5 | * Copyright (c) 2013 Hervé Poussineau |
5fafdf24 | 6 | * |
a541f297 FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
282bc81e | 25 | #include "qemu/osdep.h" |
83c9f4ca | 26 | #include "hw/hw.h" |
0d09e41a | 27 | #include "hw/timer/m48t59.h" |
1de7afc9 | 28 | #include "qemu/timer.h" |
9c17d615 | 29 | #include "sysemu/sysemu.h" |
83c9f4ca | 30 | #include "hw/sysbus.h" |
022c62cb | 31 | #include "exec/address-spaces.h" |
f348b6d1 | 32 | #include "qemu/bcd.h" |
a541f297 | 33 | |
c124c4d1 | 34 | #include "m48t59-internal.h" |
a541f297 | 35 | |
051ddccd HP |
36 | #define TYPE_M48TXX_SYS_BUS "sysbus-m48txx" |
37 | #define M48TXX_SYS_BUS_GET_CLASS(obj) \ | |
38 | OBJECT_GET_CLASS(M48txxSysBusDeviceClass, (obj), TYPE_M48TXX_SYS_BUS) | |
39 | #define M48TXX_SYS_BUS_CLASS(klass) \ | |
40 | OBJECT_CLASS_CHECK(M48txxSysBusDeviceClass, (klass), TYPE_M48TXX_SYS_BUS) | |
41 | #define M48TXX_SYS_BUS(obj) \ | |
42 | OBJECT_CHECK(M48txxSysBusState, (obj), TYPE_M48TXX_SYS_BUS) | |
43 | ||
930f3fe1 BS |
44 | /* |
45 | * Chipset docs: | |
46 | * http://www.st.com/stonline/products/literature/ds/2410/m48t02.pdf | |
47 | * http://www.st.com/stonline/products/literature/ds/2411/m48t08.pdf | |
48 | * http://www.st.com/stonline/products/literature/od/7001/m48t59y.pdf | |
49 | */ | |
50 | ||
051ddccd | 51 | typedef struct M48txxSysBusState { |
29d1ffc3 | 52 | SysBusDevice parent_obj; |
43a34704 | 53 | M48t59State state; |
087bd055 | 54 | MemoryRegion io; |
051ddccd HP |
55 | } M48txxSysBusState; |
56 | ||
57 | typedef struct M48txxSysBusDeviceClass { | |
58 | SysBusDeviceClass parent_class; | |
59 | M48txxInfo info; | |
60 | } M48txxSysBusDeviceClass; | |
61 | ||
c124c4d1 | 62 | static M48txxInfo m48txx_sysbus_info[] = { |
051ddccd | 63 | { |
c124c4d1 | 64 | .bus_name = "sysbus-m48t02", |
051ddccd HP |
65 | .model = 2, |
66 | .size = 0x800, | |
67 | },{ | |
c124c4d1 | 68 | .bus_name = "sysbus-m48t08", |
051ddccd HP |
69 | .model = 8, |
70 | .size = 0x2000, | |
0278377d | 71 | },{ |
c124c4d1 | 72 | .bus_name = "sysbus-m48t59", |
051ddccd HP |
73 | .model = 59, |
74 | .size = 0x2000, | |
75 | } | |
76 | }; | |
77 | ||
f80237d4 | 78 | |
a541f297 | 79 | /* Fake timer functions */ |
a541f297 | 80 | |
a541f297 FB |
81 | /* Alarm management */ |
82 | static void alarm_cb (void *opaque) | |
83 | { | |
f6503059 | 84 | struct tm tm; |
a541f297 | 85 | uint64_t next_time; |
43a34704 | 86 | M48t59State *NVRAM = opaque; |
a541f297 | 87 | |
d537cf6c | 88 | qemu_set_irq(NVRAM->IRQ, 1); |
5fafdf24 | 89 | if ((NVRAM->buffer[0x1FF5] & 0x80) == 0 && |
a541f297 FB |
90 | (NVRAM->buffer[0x1FF4] & 0x80) == 0 && |
91 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
92 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
93 | /* Repeat once a month */ |
94 | qemu_get_timedate(&tm, NVRAM->time_offset); | |
95 | tm.tm_mon++; | |
96 | if (tm.tm_mon == 13) { | |
97 | tm.tm_mon = 1; | |
98 | tm.tm_year++; | |
99 | } | |
100 | next_time = qemu_timedate_diff(&tm) - NVRAM->time_offset; | |
a541f297 FB |
101 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
102 | (NVRAM->buffer[0x1FF4] & 0x80) == 0 && | |
103 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
104 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
105 | /* Repeat once a day */ |
106 | next_time = 24 * 60 * 60; | |
a541f297 FB |
107 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
108 | (NVRAM->buffer[0x1FF4] & 0x80) != 0 && | |
109 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
110 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
111 | /* Repeat once an hour */ |
112 | next_time = 60 * 60; | |
a541f297 FB |
113 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
114 | (NVRAM->buffer[0x1FF4] & 0x80) != 0 && | |
115 | (NVRAM->buffer[0x1FF3] & 0x80) != 0 && | |
116 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
117 | /* Repeat once a minute */ |
118 | next_time = 60; | |
a541f297 | 119 | } else { |
f6503059 AZ |
120 | /* Repeat once a second */ |
121 | next_time = 1; | |
a541f297 | 122 | } |
bc72ad67 | 123 | timer_mod(NVRAM->alrm_timer, qemu_clock_get_ns(rtc_clock) + |
f6503059 | 124 | next_time * 1000); |
d537cf6c | 125 | qemu_set_irq(NVRAM->IRQ, 0); |
a541f297 FB |
126 | } |
127 | ||
43a34704 | 128 | static void set_alarm(M48t59State *NVRAM) |
f6503059 AZ |
129 | { |
130 | int diff; | |
131 | if (NVRAM->alrm_timer != NULL) { | |
bc72ad67 | 132 | timer_del(NVRAM->alrm_timer); |
f6503059 AZ |
133 | diff = qemu_timedate_diff(&NVRAM->alarm) - NVRAM->time_offset; |
134 | if (diff > 0) | |
bc72ad67 | 135 | timer_mod(NVRAM->alrm_timer, diff * 1000); |
f6503059 AZ |
136 | } |
137 | } | |
a541f297 | 138 | |
f6503059 | 139 | /* RTC management helpers */ |
43a34704 | 140 | static inline void get_time(M48t59State *NVRAM, struct tm *tm) |
a541f297 | 141 | { |
f6503059 | 142 | qemu_get_timedate(tm, NVRAM->time_offset); |
a541f297 FB |
143 | } |
144 | ||
43a34704 | 145 | static void set_time(M48t59State *NVRAM, struct tm *tm) |
a541f297 | 146 | { |
f6503059 AZ |
147 | NVRAM->time_offset = qemu_timedate_diff(tm); |
148 | set_alarm(NVRAM); | |
a541f297 FB |
149 | } |
150 | ||
151 | /* Watchdog management */ | |
152 | static void watchdog_cb (void *opaque) | |
153 | { | |
43a34704 | 154 | M48t59State *NVRAM = opaque; |
a541f297 FB |
155 | |
156 | NVRAM->buffer[0x1FF0] |= 0x80; | |
157 | if (NVRAM->buffer[0x1FF7] & 0x80) { | |
158 | NVRAM->buffer[0x1FF7] = 0x00; | |
159 | NVRAM->buffer[0x1FFC] &= ~0x40; | |
13ab5daa | 160 | /* May it be a hw CPU Reset instead ? */ |
cf83f140 | 161 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
a541f297 | 162 | } else { |
d537cf6c PB |
163 | qemu_set_irq(NVRAM->IRQ, 1); |
164 | qemu_set_irq(NVRAM->IRQ, 0); | |
a541f297 FB |
165 | } |
166 | } | |
167 | ||
43a34704 | 168 | static void set_up_watchdog(M48t59State *NVRAM, uint8_t value) |
a541f297 FB |
169 | { |
170 | uint64_t interval; /* in 1/16 seconds */ | |
171 | ||
868d585a | 172 | NVRAM->buffer[0x1FF0] &= ~0x80; |
a541f297 | 173 | if (NVRAM->wd_timer != NULL) { |
bc72ad67 | 174 | timer_del(NVRAM->wd_timer); |
868d585a JM |
175 | if (value != 0) { |
176 | interval = (1 << (2 * (value & 0x03))) * ((value >> 2) & 0x1F); | |
bc72ad67 | 177 | timer_mod(NVRAM->wd_timer, ((uint64_t)time(NULL) * 1000) + |
868d585a JM |
178 | ((interval * 1000) >> 4)); |
179 | } | |
a541f297 FB |
180 | } |
181 | } | |
182 | ||
183 | /* Direct access to NVRAM */ | |
c124c4d1 | 184 | void m48t59_write(M48t59State *NVRAM, uint32_t addr, uint32_t val) |
a541f297 | 185 | { |
a541f297 FB |
186 | struct tm tm; |
187 | int tmp; | |
188 | ||
819385c5 FB |
189 | if (addr > 0x1FF8 && addr < 0x2000) |
190 | NVRAM_PRINTF("%s: 0x%08x => 0x%08x\n", __func__, addr, val); | |
4aed2c33 BS |
191 | |
192 | /* check for NVRAM access */ | |
7bc3018b PB |
193 | if ((NVRAM->model == 2 && addr < 0x7f8) || |
194 | (NVRAM->model == 8 && addr < 0x1ff8) || | |
195 | (NVRAM->model == 59 && addr < 0x1ff0)) { | |
819385c5 | 196 | goto do_write; |
7bc3018b | 197 | } |
4aed2c33 BS |
198 | |
199 | /* TOD access */ | |
819385c5 | 200 | switch (addr) { |
a541f297 FB |
201 | case 0x1FF0: |
202 | /* flags register : read-only */ | |
203 | break; | |
204 | case 0x1FF1: | |
205 | /* unused */ | |
206 | break; | |
207 | case 0x1FF2: | |
208 | /* alarm seconds */ | |
abd0c6bd | 209 | tmp = from_bcd(val & 0x7F); |
819385c5 | 210 | if (tmp >= 0 && tmp <= 59) { |
f6503059 | 211 | NVRAM->alarm.tm_sec = tmp; |
819385c5 | 212 | NVRAM->buffer[0x1FF2] = val; |
f6503059 | 213 | set_alarm(NVRAM); |
819385c5 | 214 | } |
a541f297 FB |
215 | break; |
216 | case 0x1FF3: | |
217 | /* alarm minutes */ | |
abd0c6bd | 218 | tmp = from_bcd(val & 0x7F); |
819385c5 | 219 | if (tmp >= 0 && tmp <= 59) { |
f6503059 | 220 | NVRAM->alarm.tm_min = tmp; |
819385c5 | 221 | NVRAM->buffer[0x1FF3] = val; |
f6503059 | 222 | set_alarm(NVRAM); |
819385c5 | 223 | } |
a541f297 FB |
224 | break; |
225 | case 0x1FF4: | |
226 | /* alarm hours */ | |
abd0c6bd | 227 | tmp = from_bcd(val & 0x3F); |
819385c5 | 228 | if (tmp >= 0 && tmp <= 23) { |
f6503059 | 229 | NVRAM->alarm.tm_hour = tmp; |
819385c5 | 230 | NVRAM->buffer[0x1FF4] = val; |
f6503059 | 231 | set_alarm(NVRAM); |
819385c5 | 232 | } |
a541f297 FB |
233 | break; |
234 | case 0x1FF5: | |
235 | /* alarm date */ | |
02f5da11 | 236 | tmp = from_bcd(val & 0x3F); |
819385c5 | 237 | if (tmp != 0) { |
f6503059 | 238 | NVRAM->alarm.tm_mday = tmp; |
819385c5 | 239 | NVRAM->buffer[0x1FF5] = val; |
f6503059 | 240 | set_alarm(NVRAM); |
819385c5 | 241 | } |
a541f297 FB |
242 | break; |
243 | case 0x1FF6: | |
244 | /* interrupts */ | |
819385c5 | 245 | NVRAM->buffer[0x1FF6] = val; |
a541f297 FB |
246 | break; |
247 | case 0x1FF7: | |
248 | /* watchdog */ | |
819385c5 FB |
249 | NVRAM->buffer[0x1FF7] = val; |
250 | set_up_watchdog(NVRAM, val); | |
a541f297 FB |
251 | break; |
252 | case 0x1FF8: | |
4aed2c33 | 253 | case 0x07F8: |
a541f297 | 254 | /* control */ |
4aed2c33 | 255 | NVRAM->buffer[addr] = (val & ~0xA0) | 0x90; |
a541f297 FB |
256 | break; |
257 | case 0x1FF9: | |
4aed2c33 | 258 | case 0x07F9: |
a541f297 | 259 | /* seconds (BCD) */ |
abd0c6bd | 260 | tmp = from_bcd(val & 0x7F); |
a541f297 FB |
261 | if (tmp >= 0 && tmp <= 59) { |
262 | get_time(NVRAM, &tm); | |
263 | tm.tm_sec = tmp; | |
264 | set_time(NVRAM, &tm); | |
265 | } | |
f6503059 | 266 | if ((val & 0x80) ^ (NVRAM->buffer[addr] & 0x80)) { |
a541f297 FB |
267 | if (val & 0x80) { |
268 | NVRAM->stop_time = time(NULL); | |
269 | } else { | |
270 | NVRAM->time_offset += NVRAM->stop_time - time(NULL); | |
271 | NVRAM->stop_time = 0; | |
272 | } | |
273 | } | |
f6503059 | 274 | NVRAM->buffer[addr] = val & 0x80; |
a541f297 FB |
275 | break; |
276 | case 0x1FFA: | |
4aed2c33 | 277 | case 0x07FA: |
a541f297 | 278 | /* minutes (BCD) */ |
abd0c6bd | 279 | tmp = from_bcd(val & 0x7F); |
a541f297 FB |
280 | if (tmp >= 0 && tmp <= 59) { |
281 | get_time(NVRAM, &tm); | |
282 | tm.tm_min = tmp; | |
283 | set_time(NVRAM, &tm); | |
284 | } | |
285 | break; | |
286 | case 0x1FFB: | |
4aed2c33 | 287 | case 0x07FB: |
a541f297 | 288 | /* hours (BCD) */ |
abd0c6bd | 289 | tmp = from_bcd(val & 0x3F); |
a541f297 FB |
290 | if (tmp >= 0 && tmp <= 23) { |
291 | get_time(NVRAM, &tm); | |
292 | tm.tm_hour = tmp; | |
293 | set_time(NVRAM, &tm); | |
294 | } | |
295 | break; | |
296 | case 0x1FFC: | |
4aed2c33 | 297 | case 0x07FC: |
a541f297 | 298 | /* day of the week / century */ |
abd0c6bd | 299 | tmp = from_bcd(val & 0x07); |
a541f297 FB |
300 | get_time(NVRAM, &tm); |
301 | tm.tm_wday = tmp; | |
302 | set_time(NVRAM, &tm); | |
4aed2c33 | 303 | NVRAM->buffer[addr] = val & 0x40; |
a541f297 FB |
304 | break; |
305 | case 0x1FFD: | |
4aed2c33 | 306 | case 0x07FD: |
02f5da11 AT |
307 | /* date (BCD) */ |
308 | tmp = from_bcd(val & 0x3F); | |
a541f297 FB |
309 | if (tmp != 0) { |
310 | get_time(NVRAM, &tm); | |
311 | tm.tm_mday = tmp; | |
312 | set_time(NVRAM, &tm); | |
313 | } | |
314 | break; | |
315 | case 0x1FFE: | |
4aed2c33 | 316 | case 0x07FE: |
a541f297 | 317 | /* month */ |
abd0c6bd | 318 | tmp = from_bcd(val & 0x1F); |
a541f297 FB |
319 | if (tmp >= 1 && tmp <= 12) { |
320 | get_time(NVRAM, &tm); | |
321 | tm.tm_mon = tmp - 1; | |
322 | set_time(NVRAM, &tm); | |
323 | } | |
324 | break; | |
325 | case 0x1FFF: | |
4aed2c33 | 326 | case 0x07FF: |
a541f297 | 327 | /* year */ |
abd0c6bd | 328 | tmp = from_bcd(val); |
a541f297 FB |
329 | if (tmp >= 0 && tmp <= 99) { |
330 | get_time(NVRAM, &tm); | |
6de04973 | 331 | tm.tm_year = from_bcd(val) + NVRAM->base_year - 1900; |
a541f297 FB |
332 | set_time(NVRAM, &tm); |
333 | } | |
334 | break; | |
335 | default: | |
13ab5daa | 336 | /* Check lock registers state */ |
819385c5 | 337 | if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1)) |
13ab5daa | 338 | break; |
819385c5 | 339 | if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2)) |
13ab5daa | 340 | break; |
819385c5 FB |
341 | do_write: |
342 | if (addr < NVRAM->size) { | |
343 | NVRAM->buffer[addr] = val & 0xFF; | |
a541f297 FB |
344 | } |
345 | break; | |
346 | } | |
347 | } | |
348 | ||
c124c4d1 | 349 | uint32_t m48t59_read(M48t59State *NVRAM, uint32_t addr) |
a541f297 | 350 | { |
a541f297 FB |
351 | struct tm tm; |
352 | uint32_t retval = 0xFF; | |
353 | ||
4aed2c33 | 354 | /* check for NVRAM access */ |
7bc3018b PB |
355 | if ((NVRAM->model == 2 && addr < 0x078f) || |
356 | (NVRAM->model == 8 && addr < 0x1ff8) || | |
357 | (NVRAM->model == 59 && addr < 0x1ff0)) { | |
819385c5 | 358 | goto do_read; |
7bc3018b | 359 | } |
4aed2c33 BS |
360 | |
361 | /* TOD access */ | |
819385c5 | 362 | switch (addr) { |
a541f297 FB |
363 | case 0x1FF0: |
364 | /* flags register */ | |
365 | goto do_read; | |
366 | case 0x1FF1: | |
367 | /* unused */ | |
368 | retval = 0; | |
369 | break; | |
370 | case 0x1FF2: | |
371 | /* alarm seconds */ | |
372 | goto do_read; | |
373 | case 0x1FF3: | |
374 | /* alarm minutes */ | |
375 | goto do_read; | |
376 | case 0x1FF4: | |
377 | /* alarm hours */ | |
378 | goto do_read; | |
379 | case 0x1FF5: | |
380 | /* alarm date */ | |
381 | goto do_read; | |
382 | case 0x1FF6: | |
383 | /* interrupts */ | |
384 | goto do_read; | |
385 | case 0x1FF7: | |
386 | /* A read resets the watchdog */ | |
387 | set_up_watchdog(NVRAM, NVRAM->buffer[0x1FF7]); | |
388 | goto do_read; | |
389 | case 0x1FF8: | |
4aed2c33 | 390 | case 0x07F8: |
a541f297 FB |
391 | /* control */ |
392 | goto do_read; | |
393 | case 0x1FF9: | |
4aed2c33 | 394 | case 0x07F9: |
a541f297 FB |
395 | /* seconds (BCD) */ |
396 | get_time(NVRAM, &tm); | |
abd0c6bd | 397 | retval = (NVRAM->buffer[addr] & 0x80) | to_bcd(tm.tm_sec); |
a541f297 FB |
398 | break; |
399 | case 0x1FFA: | |
4aed2c33 | 400 | case 0x07FA: |
a541f297 FB |
401 | /* minutes (BCD) */ |
402 | get_time(NVRAM, &tm); | |
abd0c6bd | 403 | retval = to_bcd(tm.tm_min); |
a541f297 FB |
404 | break; |
405 | case 0x1FFB: | |
4aed2c33 | 406 | case 0x07FB: |
a541f297 FB |
407 | /* hours (BCD) */ |
408 | get_time(NVRAM, &tm); | |
abd0c6bd | 409 | retval = to_bcd(tm.tm_hour); |
a541f297 FB |
410 | break; |
411 | case 0x1FFC: | |
4aed2c33 | 412 | case 0x07FC: |
a541f297 FB |
413 | /* day of the week / century */ |
414 | get_time(NVRAM, &tm); | |
4aed2c33 | 415 | retval = NVRAM->buffer[addr] | tm.tm_wday; |
a541f297 FB |
416 | break; |
417 | case 0x1FFD: | |
4aed2c33 | 418 | case 0x07FD: |
a541f297 FB |
419 | /* date */ |
420 | get_time(NVRAM, &tm); | |
abd0c6bd | 421 | retval = to_bcd(tm.tm_mday); |
a541f297 FB |
422 | break; |
423 | case 0x1FFE: | |
4aed2c33 | 424 | case 0x07FE: |
a541f297 FB |
425 | /* month */ |
426 | get_time(NVRAM, &tm); | |
abd0c6bd | 427 | retval = to_bcd(tm.tm_mon + 1); |
a541f297 FB |
428 | break; |
429 | case 0x1FFF: | |
4aed2c33 | 430 | case 0x07FF: |
a541f297 FB |
431 | /* year */ |
432 | get_time(NVRAM, &tm); | |
6de04973 | 433 | retval = to_bcd((tm.tm_year + 1900 - NVRAM->base_year) % 100); |
a541f297 FB |
434 | break; |
435 | default: | |
13ab5daa | 436 | /* Check lock registers state */ |
819385c5 | 437 | if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1)) |
13ab5daa | 438 | break; |
819385c5 | 439 | if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2)) |
13ab5daa | 440 | break; |
819385c5 FB |
441 | do_read: |
442 | if (addr < NVRAM->size) { | |
443 | retval = NVRAM->buffer[addr]; | |
a541f297 FB |
444 | } |
445 | break; | |
446 | } | |
819385c5 | 447 | if (addr > 0x1FF9 && addr < 0x2000) |
9ed1e667 | 448 | NVRAM_PRINTF("%s: 0x%08x <= 0x%08x\n", __func__, addr, retval); |
a541f297 FB |
449 | |
450 | return retval; | |
451 | } | |
452 | ||
a541f297 | 453 | /* IO access to NVRAM */ |
087bd055 AG |
454 | static void NVRAM_writeb(void *opaque, hwaddr addr, uint64_t val, |
455 | unsigned size) | |
a541f297 | 456 | { |
43a34704 | 457 | M48t59State *NVRAM = opaque; |
a541f297 | 458 | |
9ed1e667 | 459 | NVRAM_PRINTF("%s: 0x%08x => 0x%08x\n", __func__, addr, val); |
a541f297 FB |
460 | switch (addr) { |
461 | case 0: | |
462 | NVRAM->addr &= ~0x00FF; | |
463 | NVRAM->addr |= val; | |
464 | break; | |
465 | case 1: | |
466 | NVRAM->addr &= ~0xFF00; | |
467 | NVRAM->addr |= val << 8; | |
468 | break; | |
469 | case 3: | |
b1f88301 | 470 | m48t59_write(NVRAM, NVRAM->addr, val); |
a541f297 FB |
471 | NVRAM->addr = 0x0000; |
472 | break; | |
473 | default: | |
474 | break; | |
475 | } | |
476 | } | |
477 | ||
087bd055 | 478 | static uint64_t NVRAM_readb(void *opaque, hwaddr addr, unsigned size) |
a541f297 | 479 | { |
43a34704 | 480 | M48t59State *NVRAM = opaque; |
13ab5daa | 481 | uint32_t retval; |
a541f297 | 482 | |
13ab5daa FB |
483 | switch (addr) { |
484 | case 3: | |
819385c5 | 485 | retval = m48t59_read(NVRAM, NVRAM->addr); |
13ab5daa FB |
486 | break; |
487 | default: | |
488 | retval = -1; | |
489 | break; | |
490 | } | |
9ed1e667 | 491 | NVRAM_PRINTF("%s: 0x%08x <= 0x%08x\n", __func__, addr, retval); |
a541f297 | 492 | |
13ab5daa | 493 | return retval; |
a541f297 FB |
494 | } |
495 | ||
a8170e5e | 496 | static void nvram_writeb (void *opaque, hwaddr addr, uint32_t value) |
e1bb04f7 | 497 | { |
43a34704 | 498 | M48t59State *NVRAM = opaque; |
3b46e624 | 499 | |
819385c5 | 500 | m48t59_write(NVRAM, addr, value & 0xff); |
e1bb04f7 FB |
501 | } |
502 | ||
a8170e5e | 503 | static void nvram_writew (void *opaque, hwaddr addr, uint32_t value) |
e1bb04f7 | 504 | { |
43a34704 | 505 | M48t59State *NVRAM = opaque; |
3b46e624 | 506 | |
819385c5 FB |
507 | m48t59_write(NVRAM, addr, (value >> 8) & 0xff); |
508 | m48t59_write(NVRAM, addr + 1, value & 0xff); | |
e1bb04f7 FB |
509 | } |
510 | ||
a8170e5e | 511 | static void nvram_writel (void *opaque, hwaddr addr, uint32_t value) |
e1bb04f7 | 512 | { |
43a34704 | 513 | M48t59State *NVRAM = opaque; |
3b46e624 | 514 | |
819385c5 FB |
515 | m48t59_write(NVRAM, addr, (value >> 24) & 0xff); |
516 | m48t59_write(NVRAM, addr + 1, (value >> 16) & 0xff); | |
517 | m48t59_write(NVRAM, addr + 2, (value >> 8) & 0xff); | |
518 | m48t59_write(NVRAM, addr + 3, value & 0xff); | |
e1bb04f7 FB |
519 | } |
520 | ||
a8170e5e | 521 | static uint32_t nvram_readb (void *opaque, hwaddr addr) |
e1bb04f7 | 522 | { |
43a34704 | 523 | M48t59State *NVRAM = opaque; |
3b46e624 | 524 | |
bf5f78ef | 525 | return m48t59_read(NVRAM, addr); |
e1bb04f7 FB |
526 | } |
527 | ||
a8170e5e | 528 | static uint32_t nvram_readw (void *opaque, hwaddr addr) |
e1bb04f7 | 529 | { |
43a34704 | 530 | M48t59State *NVRAM = opaque; |
819385c5 | 531 | uint32_t retval; |
3b46e624 | 532 | |
819385c5 FB |
533 | retval = m48t59_read(NVRAM, addr) << 8; |
534 | retval |= m48t59_read(NVRAM, addr + 1); | |
e1bb04f7 FB |
535 | return retval; |
536 | } | |
537 | ||
a8170e5e | 538 | static uint32_t nvram_readl (void *opaque, hwaddr addr) |
e1bb04f7 | 539 | { |
43a34704 | 540 | M48t59State *NVRAM = opaque; |
819385c5 | 541 | uint32_t retval; |
e1bb04f7 | 542 | |
819385c5 FB |
543 | retval = m48t59_read(NVRAM, addr) << 24; |
544 | retval |= m48t59_read(NVRAM, addr + 1) << 16; | |
545 | retval |= m48t59_read(NVRAM, addr + 2) << 8; | |
546 | retval |= m48t59_read(NVRAM, addr + 3); | |
e1bb04f7 FB |
547 | return retval; |
548 | } | |
549 | ||
5a31cd68 AK |
550 | static const MemoryRegionOps nvram_ops = { |
551 | .old_mmio = { | |
552 | .read = { nvram_readb, nvram_readw, nvram_readl, }, | |
553 | .write = { nvram_writeb, nvram_writew, nvram_writel, }, | |
554 | }, | |
555 | .endianness = DEVICE_NATIVE_ENDIAN, | |
e1bb04f7 | 556 | }; |
819385c5 | 557 | |
fd484ae4 JQ |
558 | static const VMStateDescription vmstate_m48t59 = { |
559 | .name = "m48t59", | |
560 | .version_id = 1, | |
561 | .minimum_version_id = 1, | |
3aff6c2f | 562 | .fields = (VMStateField[]) { |
fd484ae4 JQ |
563 | VMSTATE_UINT8(lock, M48t59State), |
564 | VMSTATE_UINT16(addr, M48t59State), | |
59046ec2 | 565 | VMSTATE_VBUFFER_UINT32(buffer, M48t59State, 0, NULL, size), |
fd484ae4 JQ |
566 | VMSTATE_END_OF_LIST() |
567 | } | |
568 | }; | |
3ccacc4a | 569 | |
c124c4d1 | 570 | void m48t59_reset_common(M48t59State *NVRAM) |
3ccacc4a | 571 | { |
6e6b7363 BS |
572 | NVRAM->addr = 0; |
573 | NVRAM->lock = 0; | |
3ccacc4a | 574 | if (NVRAM->alrm_timer != NULL) |
bc72ad67 | 575 | timer_del(NVRAM->alrm_timer); |
3ccacc4a BS |
576 | |
577 | if (NVRAM->wd_timer != NULL) | |
bc72ad67 | 578 | timer_del(NVRAM->wd_timer); |
3ccacc4a BS |
579 | } |
580 | ||
285e468d BS |
581 | static void m48t59_reset_sysbus(DeviceState *d) |
582 | { | |
051ddccd | 583 | M48txxSysBusState *sys = M48TXX_SYS_BUS(d); |
43a34704 | 584 | M48t59State *NVRAM = &sys->state; |
285e468d BS |
585 | |
586 | m48t59_reset_common(NVRAM); | |
587 | } | |
588 | ||
c124c4d1 | 589 | const MemoryRegionOps m48t59_io_ops = { |
087bd055 AG |
590 | .read = NVRAM_readb, |
591 | .write = NVRAM_writeb, | |
592 | .impl = { | |
593 | .min_access_size = 1, | |
594 | .max_access_size = 1, | |
595 | }, | |
596 | .endianness = DEVICE_LITTLE_ENDIAN, | |
9936d6e4 RH |
597 | }; |
598 | ||
a541f297 | 599 | /* Initialisation routine */ |
31688246 | 600 | Nvram *m48t59_init(qemu_irq IRQ, hwaddr mem_base, |
6de04973 MCA |
601 | uint32_t io_base, uint16_t size, int base_year, |
602 | int model) | |
a541f297 | 603 | { |
d27cf0ae BS |
604 | DeviceState *dev; |
605 | SysBusDevice *s; | |
051ddccd | 606 | int i; |
d27cf0ae | 607 | |
c124c4d1 DG |
608 | for (i = 0; i < ARRAY_SIZE(m48txx_sysbus_info); i++) { |
609 | if (m48txx_sysbus_info[i].size != size || | |
610 | m48txx_sysbus_info[i].model != model) { | |
051ddccd HP |
611 | continue; |
612 | } | |
613 | ||
c124c4d1 | 614 | dev = qdev_create(NULL, m48txx_sysbus_info[i].bus_name); |
6de04973 | 615 | qdev_prop_set_int32(dev, "base-year", base_year); |
051ddccd HP |
616 | qdev_init_nofail(dev); |
617 | s = SYS_BUS_DEVICE(dev); | |
051ddccd HP |
618 | sysbus_connect_irq(s, 0, IRQ); |
619 | if (io_base != 0) { | |
620 | memory_region_add_subregion(get_system_io(), io_base, | |
621 | sysbus_mmio_get_region(s, 1)); | |
622 | } | |
623 | if (mem_base != 0) { | |
624 | sysbus_mmio_map(s, 0, mem_base); | |
625 | } | |
626 | ||
31688246 | 627 | return NVRAM(s); |
e1bb04f7 | 628 | } |
d27cf0ae | 629 | |
051ddccd HP |
630 | assert(false); |
631 | return NULL; | |
d27cf0ae BS |
632 | } |
633 | ||
c124c4d1 | 634 | void m48t59_realize_common(M48t59State *s, Error **errp) |
f80237d4 | 635 | { |
7267c094 | 636 | s->buffer = g_malloc0(s->size); |
7bc3018b | 637 | if (s->model == 59) { |
884f17c2 | 638 | s->alrm_timer = timer_new_ns(rtc_clock, &alarm_cb, s); |
bc72ad67 | 639 | s->wd_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &watchdog_cb, s); |
819385c5 | 640 | } |
f6503059 | 641 | qemu_get_timedate(&s->alarm, 0); |
f80237d4 BS |
642 | } |
643 | ||
c04e34a9 | 644 | static void m48t59_init1(Object *obj) |
f80237d4 | 645 | { |
c04e34a9 XZ |
646 | M48txxSysBusDeviceClass *u = M48TXX_SYS_BUS_GET_CLASS(obj); |
647 | M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | |
648 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | |
43a34704 | 649 | M48t59State *s = &d->state; |
f80237d4 | 650 | |
051ddccd HP |
651 | s->model = u->info.model; |
652 | s->size = u->info.size; | |
f80237d4 BS |
653 | sysbus_init_irq(dev, &s->IRQ); |
654 | ||
c04e34a9 | 655 | memory_region_init_io(&s->iomem, obj, &nvram_ops, s, "m48t59.nvram", |
72cd63f8 | 656 | s->size); |
c04e34a9 XZ |
657 | memory_region_init_io(&d->io, obj, &m48t59_io_ops, s, "m48t59", 4); |
658 | } | |
659 | ||
660 | static void m48t59_realize(DeviceState *dev, Error **errp) | |
661 | { | |
662 | M48txxSysBusState *d = M48TXX_SYS_BUS(dev); | |
663 | M48t59State *s = &d->state; | |
664 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | |
f80237d4 | 665 | |
c04e34a9 XZ |
666 | sysbus_init_mmio(sbd, &s->iomem); |
667 | sysbus_init_mmio(sbd, &d->io); | |
668 | m48t59_realize_common(s, errp); | |
f80237d4 BS |
669 | } |
670 | ||
43745328 HP |
671 | static uint32_t m48txx_sysbus_read(Nvram *obj, uint32_t addr) |
672 | { | |
673 | M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | |
674 | return m48t59_read(&d->state, addr); | |
675 | } | |
676 | ||
677 | static void m48txx_sysbus_write(Nvram *obj, uint32_t addr, uint32_t val) | |
678 | { | |
679 | M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | |
680 | m48t59_write(&d->state, addr, val); | |
681 | } | |
682 | ||
683 | static void m48txx_sysbus_toggle_lock(Nvram *obj, int lock) | |
684 | { | |
685 | M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | |
686 | m48t59_toggle_lock(&d->state, lock); | |
687 | } | |
688 | ||
6de04973 MCA |
689 | static Property m48t59_sysbus_properties[] = { |
690 | DEFINE_PROP_INT32("base-year", M48txxSysBusState, state.base_year, 0), | |
691 | DEFINE_PROP_END_OF_LIST(), | |
692 | }; | |
693 | ||
051ddccd | 694 | static void m48txx_sysbus_class_init(ObjectClass *klass, void *data) |
999e12bb | 695 | { |
39bffca2 | 696 | DeviceClass *dc = DEVICE_CLASS(klass); |
43745328 | 697 | NvramClass *nc = NVRAM_CLASS(klass); |
999e12bb | 698 | |
c04e34a9 | 699 | dc->realize = m48t59_realize; |
39bffca2 | 700 | dc->reset = m48t59_reset_sysbus; |
6de04973 | 701 | dc->props = m48t59_sysbus_properties; |
c04e34a9 | 702 | dc->vmsd = &vmstate_m48t59; |
43745328 HP |
703 | nc->read = m48txx_sysbus_read; |
704 | nc->write = m48txx_sysbus_write; | |
705 | nc->toggle_lock = m48txx_sysbus_toggle_lock; | |
999e12bb AL |
706 | } |
707 | ||
051ddccd HP |
708 | static void m48txx_sysbus_concrete_class_init(ObjectClass *klass, void *data) |
709 | { | |
710 | M48txxSysBusDeviceClass *u = M48TXX_SYS_BUS_CLASS(klass); | |
711 | M48txxInfo *info = data; | |
712 | ||
713 | u->info = *info; | |
714 | } | |
715 | ||
43745328 HP |
716 | static const TypeInfo nvram_info = { |
717 | .name = TYPE_NVRAM, | |
718 | .parent = TYPE_INTERFACE, | |
719 | .class_size = sizeof(NvramClass), | |
720 | }; | |
721 | ||
051ddccd HP |
722 | static const TypeInfo m48txx_sysbus_type_info = { |
723 | .name = TYPE_M48TXX_SYS_BUS, | |
724 | .parent = TYPE_SYS_BUS_DEVICE, | |
725 | .instance_size = sizeof(M48txxSysBusState), | |
c04e34a9 | 726 | .instance_init = m48t59_init1, |
051ddccd HP |
727 | .abstract = true, |
728 | .class_init = m48txx_sysbus_class_init, | |
43745328 HP |
729 | .interfaces = (InterfaceInfo[]) { |
730 | { TYPE_NVRAM }, | |
731 | { } | |
732 | } | |
051ddccd HP |
733 | }; |
734 | ||
83f7d43a | 735 | static void m48t59_register_types(void) |
d27cf0ae | 736 | { |
051ddccd HP |
737 | TypeInfo sysbus_type_info = { |
738 | .parent = TYPE_M48TXX_SYS_BUS, | |
739 | .class_size = sizeof(M48txxSysBusDeviceClass), | |
740 | .class_init = m48txx_sysbus_concrete_class_init, | |
741 | }; | |
051ddccd HP |
742 | int i; |
743 | ||
43745328 | 744 | type_register_static(&nvram_info); |
051ddccd | 745 | type_register_static(&m48txx_sysbus_type_info); |
051ddccd | 746 | |
c124c4d1 DG |
747 | for (i = 0; i < ARRAY_SIZE(m48txx_sysbus_info); i++) { |
748 | sysbus_type_info.name = m48txx_sysbus_info[i].bus_name; | |
749 | sysbus_type_info.class_data = &m48txx_sysbus_info[i]; | |
750 | type_register(&sysbus_type_info); | |
051ddccd | 751 | } |
a541f297 | 752 | } |
d27cf0ae | 753 | |
83f7d43a | 754 | type_init(m48t59_register_types) |