]> Git Repo - qemu.git/blame - hw/timer/m48t59.c
m48t59: introduce new base-year qdev property
[qemu.git] / hw / timer / m48t59.c
CommitLineData
a541f297 1/*
819385c5 2 * QEMU M48T59 and M48T08 NVRAM emulation for PPC PREP and Sparc platforms
5fafdf24 3 *
3ccacc4a 4 * Copyright (c) 2003-2005, 2007 Jocelyn Mayer
051ddccd 5 * Copyright (c) 2013 Hervé Poussineau
5fafdf24 6 *
a541f297
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
83c9f4ca 25#include "hw/hw.h"
0d09e41a 26#include "hw/timer/m48t59.h"
1de7afc9 27#include "qemu/timer.h"
9c17d615 28#include "sysemu/sysemu.h"
83c9f4ca 29#include "hw/sysbus.h"
0d09e41a 30#include "hw/isa/isa.h"
022c62cb 31#include "exec/address-spaces.h"
a541f297 32
13ab5daa 33//#define DEBUG_NVRAM
a541f297 34
13ab5daa 35#if defined(DEBUG_NVRAM)
001faf32 36#define NVRAM_PRINTF(fmt, ...) do { printf(fmt , ## __VA_ARGS__); } while (0)
a541f297 37#else
001faf32 38#define NVRAM_PRINTF(fmt, ...) do { } while (0)
a541f297
FB
39#endif
40
051ddccd
HP
41#define TYPE_M48TXX_SYS_BUS "sysbus-m48txx"
42#define M48TXX_SYS_BUS_GET_CLASS(obj) \
43 OBJECT_GET_CLASS(M48txxSysBusDeviceClass, (obj), TYPE_M48TXX_SYS_BUS)
44#define M48TXX_SYS_BUS_CLASS(klass) \
45 OBJECT_CLASS_CHECK(M48txxSysBusDeviceClass, (klass), TYPE_M48TXX_SYS_BUS)
46#define M48TXX_SYS_BUS(obj) \
47 OBJECT_CHECK(M48txxSysBusState, (obj), TYPE_M48TXX_SYS_BUS)
48
49#define TYPE_M48TXX_ISA "isa-m48txx"
50#define M48TXX_ISA_GET_CLASS(obj) \
51 OBJECT_GET_CLASS(M48txxISADeviceClass, (obj), TYPE_M48TXX_ISA)
52#define M48TXX_ISA_CLASS(klass) \
53 OBJECT_CLASS_CHECK(M48txxISADeviceClass, (klass), TYPE_M48TXX_ISA)
54#define M48TXX_ISA(obj) \
55 OBJECT_CHECK(M48txxISAState, (obj), TYPE_M48TXX_ISA)
56
819385c5 57/*
4aed2c33 58 * The M48T02, M48T08 and M48T59 chips are very similar. The newer '59 has
819385c5
FB
59 * alarm and a watchdog timer and related control registers. In the
60 * PPC platform there is also a nvram lock function.
61 */
930f3fe1 62
051ddccd
HP
63typedef struct M48txxInfo {
64 const char *isa_name;
65 const char *sysbus_name;
66 uint32_t model; /* 2 = m48t02, 8 = m48t08, 59 = m48t59 */
67 uint32_t size;
68} M48txxInfo;
69
930f3fe1
BS
70/*
71 * Chipset docs:
72 * http://www.st.com/stonline/products/literature/ds/2410/m48t02.pdf
73 * http://www.st.com/stonline/products/literature/ds/2411/m48t08.pdf
74 * http://www.st.com/stonline/products/literature/od/7001/m48t59y.pdf
75 */
76
31688246 77typedef struct M48t59State {
a541f297 78 /* Hardware parameters */
d537cf6c 79 qemu_irq IRQ;
5a31cd68 80 MemoryRegion iomem;
ee6847d1 81 uint32_t size;
6de04973 82 int32_t base_year;
a541f297
FB
83 /* RTC management */
84 time_t time_offset;
85 time_t stop_time;
86 /* Alarm & watchdog */
f6503059 87 struct tm alarm;
1246b259
SW
88 QEMUTimer *alrm_timer;
89 QEMUTimer *wd_timer;
a541f297 90 /* NVRAM storage */
a541f297 91 uint8_t *buffer;
42c812b9 92 /* Model parameters */
7bc3018b 93 uint32_t model; /* 2 = m48t02, 8 = m48t08, 59 = m48t59 */
42c812b9
BS
94 /* NVRAM storage */
95 uint16_t addr;
96 uint8_t lock;
31688246 97} M48t59State;
a541f297 98
051ddccd 99typedef struct M48txxISAState {
a2772c70 100 ISADevice parent_obj;
43a34704 101 M48t59State state;
051ddccd 102 uint32_t io_base;
9936d6e4 103 MemoryRegion io;
051ddccd 104} M48txxISAState;
f80237d4 105
051ddccd
HP
106typedef struct M48txxISADeviceClass {
107 ISADeviceClass parent_class;
108 M48txxInfo info;
109} M48txxISADeviceClass;
29d1ffc3 110
051ddccd 111typedef struct M48txxSysBusState {
29d1ffc3 112 SysBusDevice parent_obj;
43a34704 113 M48t59State state;
087bd055 114 MemoryRegion io;
051ddccd
HP
115} M48txxSysBusState;
116
117typedef struct M48txxSysBusDeviceClass {
118 SysBusDeviceClass parent_class;
119 M48txxInfo info;
120} M48txxSysBusDeviceClass;
121
122static M48txxInfo m48txx_info[] = {
123 {
124 .sysbus_name = "sysbus-m48t02",
125 .model = 2,
126 .size = 0x800,
127 },{
128 .sysbus_name = "sysbus-m48t08",
129 .model = 8,
130 .size = 0x2000,
131 },{
132 .isa_name = "isa-m48t59",
133 .model = 59,
134 .size = 0x2000,
135 }
136};
137
f80237d4 138
a541f297 139/* Fake timer functions */
a541f297 140
a541f297
FB
141/* Alarm management */
142static void alarm_cb (void *opaque)
143{
f6503059 144 struct tm tm;
a541f297 145 uint64_t next_time;
43a34704 146 M48t59State *NVRAM = opaque;
a541f297 147
d537cf6c 148 qemu_set_irq(NVRAM->IRQ, 1);
5fafdf24 149 if ((NVRAM->buffer[0x1FF5] & 0x80) == 0 &&
a541f297
FB
150 (NVRAM->buffer[0x1FF4] & 0x80) == 0 &&
151 (NVRAM->buffer[0x1FF3] & 0x80) == 0 &&
152 (NVRAM->buffer[0x1FF2] & 0x80) == 0) {
f6503059
AZ
153 /* Repeat once a month */
154 qemu_get_timedate(&tm, NVRAM->time_offset);
155 tm.tm_mon++;
156 if (tm.tm_mon == 13) {
157 tm.tm_mon = 1;
158 tm.tm_year++;
159 }
160 next_time = qemu_timedate_diff(&tm) - NVRAM->time_offset;
a541f297
FB
161 } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 &&
162 (NVRAM->buffer[0x1FF4] & 0x80) == 0 &&
163 (NVRAM->buffer[0x1FF3] & 0x80) == 0 &&
164 (NVRAM->buffer[0x1FF2] & 0x80) == 0) {
f6503059
AZ
165 /* Repeat once a day */
166 next_time = 24 * 60 * 60;
a541f297
FB
167 } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 &&
168 (NVRAM->buffer[0x1FF4] & 0x80) != 0 &&
169 (NVRAM->buffer[0x1FF3] & 0x80) == 0 &&
170 (NVRAM->buffer[0x1FF2] & 0x80) == 0) {
f6503059
AZ
171 /* Repeat once an hour */
172 next_time = 60 * 60;
a541f297
FB
173 } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 &&
174 (NVRAM->buffer[0x1FF4] & 0x80) != 0 &&
175 (NVRAM->buffer[0x1FF3] & 0x80) != 0 &&
176 (NVRAM->buffer[0x1FF2] & 0x80) == 0) {
f6503059
AZ
177 /* Repeat once a minute */
178 next_time = 60;
a541f297 179 } else {
f6503059
AZ
180 /* Repeat once a second */
181 next_time = 1;
a541f297 182 }
bc72ad67 183 timer_mod(NVRAM->alrm_timer, qemu_clock_get_ns(rtc_clock) +
f6503059 184 next_time * 1000);
d537cf6c 185 qemu_set_irq(NVRAM->IRQ, 0);
a541f297
FB
186}
187
43a34704 188static void set_alarm(M48t59State *NVRAM)
f6503059
AZ
189{
190 int diff;
191 if (NVRAM->alrm_timer != NULL) {
bc72ad67 192 timer_del(NVRAM->alrm_timer);
f6503059
AZ
193 diff = qemu_timedate_diff(&NVRAM->alarm) - NVRAM->time_offset;
194 if (diff > 0)
bc72ad67 195 timer_mod(NVRAM->alrm_timer, diff * 1000);
f6503059
AZ
196 }
197}
a541f297 198
f6503059 199/* RTC management helpers */
43a34704 200static inline void get_time(M48t59State *NVRAM, struct tm *tm)
a541f297 201{
f6503059 202 qemu_get_timedate(tm, NVRAM->time_offset);
a541f297
FB
203}
204
43a34704 205static void set_time(M48t59State *NVRAM, struct tm *tm)
a541f297 206{
f6503059
AZ
207 NVRAM->time_offset = qemu_timedate_diff(tm);
208 set_alarm(NVRAM);
a541f297
FB
209}
210
211/* Watchdog management */
212static void watchdog_cb (void *opaque)
213{
43a34704 214 M48t59State *NVRAM = opaque;
a541f297
FB
215
216 NVRAM->buffer[0x1FF0] |= 0x80;
217 if (NVRAM->buffer[0x1FF7] & 0x80) {
218 NVRAM->buffer[0x1FF7] = 0x00;
219 NVRAM->buffer[0x1FFC] &= ~0x40;
13ab5daa 220 /* May it be a hw CPU Reset instead ? */
d7d02e3c 221 qemu_system_reset_request();
a541f297 222 } else {
d537cf6c
PB
223 qemu_set_irq(NVRAM->IRQ, 1);
224 qemu_set_irq(NVRAM->IRQ, 0);
a541f297
FB
225 }
226}
227
43a34704 228static void set_up_watchdog(M48t59State *NVRAM, uint8_t value)
a541f297
FB
229{
230 uint64_t interval; /* in 1/16 seconds */
231
868d585a 232 NVRAM->buffer[0x1FF0] &= ~0x80;
a541f297 233 if (NVRAM->wd_timer != NULL) {
bc72ad67 234 timer_del(NVRAM->wd_timer);
868d585a
JM
235 if (value != 0) {
236 interval = (1 << (2 * (value & 0x03))) * ((value >> 2) & 0x1F);
bc72ad67 237 timer_mod(NVRAM->wd_timer, ((uint64_t)time(NULL) * 1000) +
868d585a
JM
238 ((interval * 1000) >> 4));
239 }
a541f297
FB
240 }
241}
242
243/* Direct access to NVRAM */
31688246 244static void m48t59_write(M48t59State *NVRAM, uint32_t addr, uint32_t val)
a541f297 245{
a541f297
FB
246 struct tm tm;
247 int tmp;
248
819385c5
FB
249 if (addr > 0x1FF8 && addr < 0x2000)
250 NVRAM_PRINTF("%s: 0x%08x => 0x%08x\n", __func__, addr, val);
4aed2c33
BS
251
252 /* check for NVRAM access */
7bc3018b
PB
253 if ((NVRAM->model == 2 && addr < 0x7f8) ||
254 (NVRAM->model == 8 && addr < 0x1ff8) ||
255 (NVRAM->model == 59 && addr < 0x1ff0)) {
819385c5 256 goto do_write;
7bc3018b 257 }
4aed2c33
BS
258
259 /* TOD access */
819385c5 260 switch (addr) {
a541f297
FB
261 case 0x1FF0:
262 /* flags register : read-only */
263 break;
264 case 0x1FF1:
265 /* unused */
266 break;
267 case 0x1FF2:
268 /* alarm seconds */
abd0c6bd 269 tmp = from_bcd(val & 0x7F);
819385c5 270 if (tmp >= 0 && tmp <= 59) {
f6503059 271 NVRAM->alarm.tm_sec = tmp;
819385c5 272 NVRAM->buffer[0x1FF2] = val;
f6503059 273 set_alarm(NVRAM);
819385c5 274 }
a541f297
FB
275 break;
276 case 0x1FF3:
277 /* alarm minutes */
abd0c6bd 278 tmp = from_bcd(val & 0x7F);
819385c5 279 if (tmp >= 0 && tmp <= 59) {
f6503059 280 NVRAM->alarm.tm_min = tmp;
819385c5 281 NVRAM->buffer[0x1FF3] = val;
f6503059 282 set_alarm(NVRAM);
819385c5 283 }
a541f297
FB
284 break;
285 case 0x1FF4:
286 /* alarm hours */
abd0c6bd 287 tmp = from_bcd(val & 0x3F);
819385c5 288 if (tmp >= 0 && tmp <= 23) {
f6503059 289 NVRAM->alarm.tm_hour = tmp;
819385c5 290 NVRAM->buffer[0x1FF4] = val;
f6503059 291 set_alarm(NVRAM);
819385c5 292 }
a541f297
FB
293 break;
294 case 0x1FF5:
295 /* alarm date */
02f5da11 296 tmp = from_bcd(val & 0x3F);
819385c5 297 if (tmp != 0) {
f6503059 298 NVRAM->alarm.tm_mday = tmp;
819385c5 299 NVRAM->buffer[0x1FF5] = val;
f6503059 300 set_alarm(NVRAM);
819385c5 301 }
a541f297
FB
302 break;
303 case 0x1FF6:
304 /* interrupts */
819385c5 305 NVRAM->buffer[0x1FF6] = val;
a541f297
FB
306 break;
307 case 0x1FF7:
308 /* watchdog */
819385c5
FB
309 NVRAM->buffer[0x1FF7] = val;
310 set_up_watchdog(NVRAM, val);
a541f297
FB
311 break;
312 case 0x1FF8:
4aed2c33 313 case 0x07F8:
a541f297 314 /* control */
4aed2c33 315 NVRAM->buffer[addr] = (val & ~0xA0) | 0x90;
a541f297
FB
316 break;
317 case 0x1FF9:
4aed2c33 318 case 0x07F9:
a541f297 319 /* seconds (BCD) */
abd0c6bd 320 tmp = from_bcd(val & 0x7F);
a541f297
FB
321 if (tmp >= 0 && tmp <= 59) {
322 get_time(NVRAM, &tm);
323 tm.tm_sec = tmp;
324 set_time(NVRAM, &tm);
325 }
f6503059 326 if ((val & 0x80) ^ (NVRAM->buffer[addr] & 0x80)) {
a541f297
FB
327 if (val & 0x80) {
328 NVRAM->stop_time = time(NULL);
329 } else {
330 NVRAM->time_offset += NVRAM->stop_time - time(NULL);
331 NVRAM->stop_time = 0;
332 }
333 }
f6503059 334 NVRAM->buffer[addr] = val & 0x80;
a541f297
FB
335 break;
336 case 0x1FFA:
4aed2c33 337 case 0x07FA:
a541f297 338 /* minutes (BCD) */
abd0c6bd 339 tmp = from_bcd(val & 0x7F);
a541f297
FB
340 if (tmp >= 0 && tmp <= 59) {
341 get_time(NVRAM, &tm);
342 tm.tm_min = tmp;
343 set_time(NVRAM, &tm);
344 }
345 break;
346 case 0x1FFB:
4aed2c33 347 case 0x07FB:
a541f297 348 /* hours (BCD) */
abd0c6bd 349 tmp = from_bcd(val & 0x3F);
a541f297
FB
350 if (tmp >= 0 && tmp <= 23) {
351 get_time(NVRAM, &tm);
352 tm.tm_hour = tmp;
353 set_time(NVRAM, &tm);
354 }
355 break;
356 case 0x1FFC:
4aed2c33 357 case 0x07FC:
a541f297 358 /* day of the week / century */
abd0c6bd 359 tmp = from_bcd(val & 0x07);
a541f297
FB
360 get_time(NVRAM, &tm);
361 tm.tm_wday = tmp;
362 set_time(NVRAM, &tm);
4aed2c33 363 NVRAM->buffer[addr] = val & 0x40;
a541f297
FB
364 break;
365 case 0x1FFD:
4aed2c33 366 case 0x07FD:
02f5da11
AT
367 /* date (BCD) */
368 tmp = from_bcd(val & 0x3F);
a541f297
FB
369 if (tmp != 0) {
370 get_time(NVRAM, &tm);
371 tm.tm_mday = tmp;
372 set_time(NVRAM, &tm);
373 }
374 break;
375 case 0x1FFE:
4aed2c33 376 case 0x07FE:
a541f297 377 /* month */
abd0c6bd 378 tmp = from_bcd(val & 0x1F);
a541f297
FB
379 if (tmp >= 1 && tmp <= 12) {
380 get_time(NVRAM, &tm);
381 tm.tm_mon = tmp - 1;
382 set_time(NVRAM, &tm);
383 }
384 break;
385 case 0x1FFF:
4aed2c33 386 case 0x07FF:
a541f297 387 /* year */
abd0c6bd 388 tmp = from_bcd(val);
a541f297
FB
389 if (tmp >= 0 && tmp <= 99) {
390 get_time(NVRAM, &tm);
6de04973 391 tm.tm_year = from_bcd(val) + NVRAM->base_year - 1900;
a541f297
FB
392 set_time(NVRAM, &tm);
393 }
394 break;
395 default:
13ab5daa 396 /* Check lock registers state */
819385c5 397 if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1))
13ab5daa 398 break;
819385c5 399 if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2))
13ab5daa 400 break;
819385c5
FB
401 do_write:
402 if (addr < NVRAM->size) {
403 NVRAM->buffer[addr] = val & 0xFF;
a541f297
FB
404 }
405 break;
406 }
407}
408
31688246 409static uint32_t m48t59_read(M48t59State *NVRAM, uint32_t addr)
a541f297 410{
a541f297
FB
411 struct tm tm;
412 uint32_t retval = 0xFF;
413
4aed2c33 414 /* check for NVRAM access */
7bc3018b
PB
415 if ((NVRAM->model == 2 && addr < 0x078f) ||
416 (NVRAM->model == 8 && addr < 0x1ff8) ||
417 (NVRAM->model == 59 && addr < 0x1ff0)) {
819385c5 418 goto do_read;
7bc3018b 419 }
4aed2c33
BS
420
421 /* TOD access */
819385c5 422 switch (addr) {
a541f297
FB
423 case 0x1FF0:
424 /* flags register */
425 goto do_read;
426 case 0x1FF1:
427 /* unused */
428 retval = 0;
429 break;
430 case 0x1FF2:
431 /* alarm seconds */
432 goto do_read;
433 case 0x1FF3:
434 /* alarm minutes */
435 goto do_read;
436 case 0x1FF4:
437 /* alarm hours */
438 goto do_read;
439 case 0x1FF5:
440 /* alarm date */
441 goto do_read;
442 case 0x1FF6:
443 /* interrupts */
444 goto do_read;
445 case 0x1FF7:
446 /* A read resets the watchdog */
447 set_up_watchdog(NVRAM, NVRAM->buffer[0x1FF7]);
448 goto do_read;
449 case 0x1FF8:
4aed2c33 450 case 0x07F8:
a541f297
FB
451 /* control */
452 goto do_read;
453 case 0x1FF9:
4aed2c33 454 case 0x07F9:
a541f297
FB
455 /* seconds (BCD) */
456 get_time(NVRAM, &tm);
abd0c6bd 457 retval = (NVRAM->buffer[addr] & 0x80) | to_bcd(tm.tm_sec);
a541f297
FB
458 break;
459 case 0x1FFA:
4aed2c33 460 case 0x07FA:
a541f297
FB
461 /* minutes (BCD) */
462 get_time(NVRAM, &tm);
abd0c6bd 463 retval = to_bcd(tm.tm_min);
a541f297
FB
464 break;
465 case 0x1FFB:
4aed2c33 466 case 0x07FB:
a541f297
FB
467 /* hours (BCD) */
468 get_time(NVRAM, &tm);
abd0c6bd 469 retval = to_bcd(tm.tm_hour);
a541f297
FB
470 break;
471 case 0x1FFC:
4aed2c33 472 case 0x07FC:
a541f297
FB
473 /* day of the week / century */
474 get_time(NVRAM, &tm);
4aed2c33 475 retval = NVRAM->buffer[addr] | tm.tm_wday;
a541f297
FB
476 break;
477 case 0x1FFD:
4aed2c33 478 case 0x07FD:
a541f297
FB
479 /* date */
480 get_time(NVRAM, &tm);
abd0c6bd 481 retval = to_bcd(tm.tm_mday);
a541f297
FB
482 break;
483 case 0x1FFE:
4aed2c33 484 case 0x07FE:
a541f297
FB
485 /* month */
486 get_time(NVRAM, &tm);
abd0c6bd 487 retval = to_bcd(tm.tm_mon + 1);
a541f297
FB
488 break;
489 case 0x1FFF:
4aed2c33 490 case 0x07FF:
a541f297
FB
491 /* year */
492 get_time(NVRAM, &tm);
6de04973 493 retval = to_bcd((tm.tm_year + 1900 - NVRAM->base_year) % 100);
a541f297
FB
494 break;
495 default:
13ab5daa 496 /* Check lock registers state */
819385c5 497 if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1))
13ab5daa 498 break;
819385c5 499 if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2))
13ab5daa 500 break;
819385c5
FB
501 do_read:
502 if (addr < NVRAM->size) {
503 retval = NVRAM->buffer[addr];
a541f297
FB
504 }
505 break;
506 }
819385c5 507 if (addr > 0x1FF9 && addr < 0x2000)
9ed1e667 508 NVRAM_PRINTF("%s: 0x%08x <= 0x%08x\n", __func__, addr, retval);
a541f297
FB
509
510 return retval;
511}
512
31688246 513static void m48t59_toggle_lock(M48t59State *NVRAM, int lock)
13ab5daa
FB
514{
515 NVRAM->lock ^= 1 << lock;
516}
517
a541f297 518/* IO access to NVRAM */
087bd055
AG
519static void NVRAM_writeb(void *opaque, hwaddr addr, uint64_t val,
520 unsigned size)
a541f297 521{
43a34704 522 M48t59State *NVRAM = opaque;
a541f297 523
9ed1e667 524 NVRAM_PRINTF("%s: 0x%08x => 0x%08x\n", __func__, addr, val);
a541f297
FB
525 switch (addr) {
526 case 0:
527 NVRAM->addr &= ~0x00FF;
528 NVRAM->addr |= val;
529 break;
530 case 1:
531 NVRAM->addr &= ~0xFF00;
532 NVRAM->addr |= val << 8;
533 break;
534 case 3:
b1f88301 535 m48t59_write(NVRAM, NVRAM->addr, val);
a541f297
FB
536 NVRAM->addr = 0x0000;
537 break;
538 default:
539 break;
540 }
541}
542
087bd055 543static uint64_t NVRAM_readb(void *opaque, hwaddr addr, unsigned size)
a541f297 544{
43a34704 545 M48t59State *NVRAM = opaque;
13ab5daa 546 uint32_t retval;
a541f297 547
13ab5daa
FB
548 switch (addr) {
549 case 3:
819385c5 550 retval = m48t59_read(NVRAM, NVRAM->addr);
13ab5daa
FB
551 break;
552 default:
553 retval = -1;
554 break;
555 }
9ed1e667 556 NVRAM_PRINTF("%s: 0x%08x <= 0x%08x\n", __func__, addr, retval);
a541f297 557
13ab5daa 558 return retval;
a541f297
FB
559}
560
a8170e5e 561static void nvram_writeb (void *opaque, hwaddr addr, uint32_t value)
e1bb04f7 562{
43a34704 563 M48t59State *NVRAM = opaque;
3b46e624 564
819385c5 565 m48t59_write(NVRAM, addr, value & 0xff);
e1bb04f7
FB
566}
567
a8170e5e 568static void nvram_writew (void *opaque, hwaddr addr, uint32_t value)
e1bb04f7 569{
43a34704 570 M48t59State *NVRAM = opaque;
3b46e624 571
819385c5
FB
572 m48t59_write(NVRAM, addr, (value >> 8) & 0xff);
573 m48t59_write(NVRAM, addr + 1, value & 0xff);
e1bb04f7
FB
574}
575
a8170e5e 576static void nvram_writel (void *opaque, hwaddr addr, uint32_t value)
e1bb04f7 577{
43a34704 578 M48t59State *NVRAM = opaque;
3b46e624 579
819385c5
FB
580 m48t59_write(NVRAM, addr, (value >> 24) & 0xff);
581 m48t59_write(NVRAM, addr + 1, (value >> 16) & 0xff);
582 m48t59_write(NVRAM, addr + 2, (value >> 8) & 0xff);
583 m48t59_write(NVRAM, addr + 3, value & 0xff);
e1bb04f7
FB
584}
585
a8170e5e 586static uint32_t nvram_readb (void *opaque, hwaddr addr)
e1bb04f7 587{
43a34704 588 M48t59State *NVRAM = opaque;
819385c5 589 uint32_t retval;
3b46e624 590
819385c5 591 retval = m48t59_read(NVRAM, addr);
e1bb04f7
FB
592 return retval;
593}
594
a8170e5e 595static uint32_t nvram_readw (void *opaque, hwaddr addr)
e1bb04f7 596{
43a34704 597 M48t59State *NVRAM = opaque;
819385c5 598 uint32_t retval;
3b46e624 599
819385c5
FB
600 retval = m48t59_read(NVRAM, addr) << 8;
601 retval |= m48t59_read(NVRAM, addr + 1);
e1bb04f7
FB
602 return retval;
603}
604
a8170e5e 605static uint32_t nvram_readl (void *opaque, hwaddr addr)
e1bb04f7 606{
43a34704 607 M48t59State *NVRAM = opaque;
819385c5 608 uint32_t retval;
e1bb04f7 609
819385c5
FB
610 retval = m48t59_read(NVRAM, addr) << 24;
611 retval |= m48t59_read(NVRAM, addr + 1) << 16;
612 retval |= m48t59_read(NVRAM, addr + 2) << 8;
613 retval |= m48t59_read(NVRAM, addr + 3);
e1bb04f7
FB
614 return retval;
615}
616
5a31cd68
AK
617static const MemoryRegionOps nvram_ops = {
618 .old_mmio = {
619 .read = { nvram_readb, nvram_readw, nvram_readl, },
620 .write = { nvram_writeb, nvram_writew, nvram_writel, },
621 },
622 .endianness = DEVICE_NATIVE_ENDIAN,
e1bb04f7 623};
819385c5 624
fd484ae4
JQ
625static const VMStateDescription vmstate_m48t59 = {
626 .name = "m48t59",
627 .version_id = 1,
628 .minimum_version_id = 1,
3aff6c2f 629 .fields = (VMStateField[]) {
fd484ae4
JQ
630 VMSTATE_UINT8(lock, M48t59State),
631 VMSTATE_UINT16(addr, M48t59State),
632 VMSTATE_VBUFFER_UINT32(buffer, M48t59State, 0, NULL, 0, size),
633 VMSTATE_END_OF_LIST()
634 }
635};
3ccacc4a 636
43a34704 637static void m48t59_reset_common(M48t59State *NVRAM)
3ccacc4a 638{
6e6b7363
BS
639 NVRAM->addr = 0;
640 NVRAM->lock = 0;
3ccacc4a 641 if (NVRAM->alrm_timer != NULL)
bc72ad67 642 timer_del(NVRAM->alrm_timer);
3ccacc4a
BS
643
644 if (NVRAM->wd_timer != NULL)
bc72ad67 645 timer_del(NVRAM->wd_timer);
3ccacc4a
BS
646}
647
285e468d
BS
648static void m48t59_reset_isa(DeviceState *d)
649{
051ddccd 650 M48txxISAState *isa = M48TXX_ISA(d);
43a34704 651 M48t59State *NVRAM = &isa->state;
285e468d
BS
652
653 m48t59_reset_common(NVRAM);
654}
655
656static void m48t59_reset_sysbus(DeviceState *d)
657{
051ddccd 658 M48txxSysBusState *sys = M48TXX_SYS_BUS(d);
43a34704 659 M48t59State *NVRAM = &sys->state;
285e468d
BS
660
661 m48t59_reset_common(NVRAM);
662}
663
9936d6e4 664static const MemoryRegionOps m48t59_io_ops = {
087bd055
AG
665 .read = NVRAM_readb,
666 .write = NVRAM_writeb,
667 .impl = {
668 .min_access_size = 1,
669 .max_access_size = 1,
670 },
671 .endianness = DEVICE_LITTLE_ENDIAN,
9936d6e4
RH
672};
673
a541f297 674/* Initialisation routine */
31688246 675Nvram *m48t59_init(qemu_irq IRQ, hwaddr mem_base,
6de04973
MCA
676 uint32_t io_base, uint16_t size, int base_year,
677 int model)
a541f297 678{
d27cf0ae
BS
679 DeviceState *dev;
680 SysBusDevice *s;
051ddccd 681 int i;
d27cf0ae 682
051ddccd
HP
683 for (i = 0; i < ARRAY_SIZE(m48txx_info); i++) {
684 if (!m48txx_info[i].sysbus_name ||
685 m48txx_info[i].size != size ||
686 m48txx_info[i].model != model) {
687 continue;
688 }
689
690 dev = qdev_create(NULL, m48txx_info[i].sysbus_name);
6de04973 691 qdev_prop_set_int32(dev, "base-year", base_year);
051ddccd
HP
692 qdev_init_nofail(dev);
693 s = SYS_BUS_DEVICE(dev);
051ddccd
HP
694 sysbus_connect_irq(s, 0, IRQ);
695 if (io_base != 0) {
696 memory_region_add_subregion(get_system_io(), io_base,
697 sysbus_mmio_get_region(s, 1));
698 }
699 if (mem_base != 0) {
700 sysbus_mmio_map(s, 0, mem_base);
701 }
702
31688246 703 return NVRAM(s);
e1bb04f7 704 }
d27cf0ae 705
051ddccd
HP
706 assert(false);
707 return NULL;
d27cf0ae
BS
708}
709
31688246 710Nvram *m48t59_init_isa(ISABus *bus, uint32_t io_base, uint16_t size,
6de04973 711 int base_year, int model)
d27cf0ae 712{
a2772c70 713 DeviceState *dev;
051ddccd
HP
714 int i;
715
716 for (i = 0; i < ARRAY_SIZE(m48txx_info); i++) {
717 if (!m48txx_info[i].isa_name ||
718 m48txx_info[i].size != size ||
719 m48txx_info[i].model != model) {
720 continue;
721 }
722
723 dev = DEVICE(isa_create(bus, m48txx_info[i].isa_name));
724 qdev_prop_set_uint32(dev, "iobase", io_base);
6de04973 725 qdev_prop_set_int32(dev, "base-year", base_year);
051ddccd 726 qdev_init_nofail(dev);
31688246 727 return NVRAM(dev);
051ddccd
HP
728 }
729
730 assert(false);
731 return NULL;
f80237d4 732}
d27cf0ae 733
db895a1e 734static void m48t59_realize_common(M48t59State *s, Error **errp)
f80237d4 735{
7267c094 736 s->buffer = g_malloc0(s->size);
7bc3018b 737 if (s->model == 59) {
884f17c2 738 s->alrm_timer = timer_new_ns(rtc_clock, &alarm_cb, s);
bc72ad67 739 s->wd_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &watchdog_cb, s);
819385c5 740 }
f6503059 741 qemu_get_timedate(&s->alarm, 0);
13ab5daa 742
fd484ae4 743 vmstate_register(NULL, -1, &vmstate_m48t59, s);
f80237d4
BS
744}
745
db895a1e 746static void m48t59_isa_realize(DeviceState *dev, Error **errp)
f80237d4 747{
051ddccd 748 M48txxISADeviceClass *u = M48TXX_ISA_GET_CLASS(dev);
db895a1e 749 ISADevice *isadev = ISA_DEVICE(dev);
051ddccd 750 M48txxISAState *d = M48TXX_ISA(dev);
43a34704 751 M48t59State *s = &d->state;
f80237d4 752
051ddccd
HP
753 s->model = u->info.model;
754 s->size = u->info.size;
db895a1e
AF
755 isa_init_irq(isadev, &s->IRQ, 8);
756 m48t59_realize_common(s, errp);
72cd63f8 757 memory_region_init_io(&d->io, OBJECT(dev), &m48t59_io_ops, s, "m48t59", 4);
051ddccd
HP
758 if (d->io_base != 0) {
759 isa_register_ioport(isadev, &d->io, d->io_base);
72cd63f8 760 }
d27cf0ae 761}
3ccacc4a 762
f80237d4
BS
763static int m48t59_init1(SysBusDevice *dev)
764{
051ddccd
HP
765 M48txxSysBusDeviceClass *u = M48TXX_SYS_BUS_GET_CLASS(dev);
766 M48txxSysBusState *d = M48TXX_SYS_BUS(dev);
72cd63f8 767 Object *o = OBJECT(dev);
43a34704 768 M48t59State *s = &d->state;
db895a1e 769 Error *err = NULL;
f80237d4 770
051ddccd
HP
771 s->model = u->info.model;
772 s->size = u->info.size;
f80237d4
BS
773 sysbus_init_irq(dev, &s->IRQ);
774
72cd63f8
HP
775 memory_region_init_io(&s->iomem, o, &nvram_ops, s, "m48t59.nvram",
776 s->size);
777 memory_region_init_io(&d->io, o, &m48t59_io_ops, s, "m48t59", 4);
750ecd44 778 sysbus_init_mmio(dev, &s->iomem);
72cd63f8 779 sysbus_init_mmio(dev, &d->io);
db895a1e
AF
780 m48t59_realize_common(s, &err);
781 if (err != NULL) {
782 error_free(err);
783 return -1;
784 }
f80237d4
BS
785
786 return 0;
787}
788
43745328
HP
789static uint32_t m48txx_isa_read(Nvram *obj, uint32_t addr)
790{
791 M48txxISAState *d = M48TXX_ISA(obj);
792 return m48t59_read(&d->state, addr);
793}
794
795static void m48txx_isa_write(Nvram *obj, uint32_t addr, uint32_t val)
796{
797 M48txxISAState *d = M48TXX_ISA(obj);
798 m48t59_write(&d->state, addr, val);
799}
800
801static void m48txx_isa_toggle_lock(Nvram *obj, int lock)
802{
803 M48txxISAState *d = M48TXX_ISA(obj);
804 m48t59_toggle_lock(&d->state, lock);
805}
806
39bffca2 807static Property m48t59_isa_properties[] = {
6de04973 808 DEFINE_PROP_INT32("base-year", M48txxISAState, state.base_year, 0),
051ddccd 809 DEFINE_PROP_UINT32("iobase", M48txxISAState, io_base, 0x74),
39bffca2
AL
810 DEFINE_PROP_END_OF_LIST(),
811};
812
051ddccd 813static void m48txx_isa_class_init(ObjectClass *klass, void *data)
8f04ee08 814{
39bffca2 815 DeviceClass *dc = DEVICE_CLASS(klass);
43745328 816 NvramClass *nc = NVRAM_CLASS(klass);
db895a1e
AF
817
818 dc->realize = m48t59_isa_realize;
39bffca2
AL
819 dc->reset = m48t59_reset_isa;
820 dc->props = m48t59_isa_properties;
43745328
HP
821 nc->read = m48txx_isa_read;
822 nc->write = m48txx_isa_write;
823 nc->toggle_lock = m48txx_isa_toggle_lock;
8f04ee08
AL
824}
825
051ddccd
HP
826static void m48txx_isa_concrete_class_init(ObjectClass *klass, void *data)
827{
828 M48txxISADeviceClass *u = M48TXX_ISA_CLASS(klass);
829 M48txxInfo *info = data;
f80237d4 830
051ddccd
HP
831 u->info = *info;
832}
999e12bb 833
43745328
HP
834static uint32_t m48txx_sysbus_read(Nvram *obj, uint32_t addr)
835{
836 M48txxSysBusState *d = M48TXX_SYS_BUS(obj);
837 return m48t59_read(&d->state, addr);
838}
839
840static void m48txx_sysbus_write(Nvram *obj, uint32_t addr, uint32_t val)
841{
842 M48txxSysBusState *d = M48TXX_SYS_BUS(obj);
843 m48t59_write(&d->state, addr, val);
844}
845
846static void m48txx_sysbus_toggle_lock(Nvram *obj, int lock)
847{
848 M48txxSysBusState *d = M48TXX_SYS_BUS(obj);
849 m48t59_toggle_lock(&d->state, lock);
850}
851
6de04973
MCA
852static Property m48t59_sysbus_properties[] = {
853 DEFINE_PROP_INT32("base-year", M48txxSysBusState, state.base_year, 0),
854 DEFINE_PROP_END_OF_LIST(),
855};
856
051ddccd 857static void m48txx_sysbus_class_init(ObjectClass *klass, void *data)
999e12bb 858{
39bffca2 859 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb 860 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
43745328 861 NvramClass *nc = NVRAM_CLASS(klass);
999e12bb
AL
862
863 k->init = m48t59_init1;
39bffca2 864 dc->reset = m48t59_reset_sysbus;
6de04973 865 dc->props = m48t59_sysbus_properties;
43745328
HP
866 nc->read = m48txx_sysbus_read;
867 nc->write = m48txx_sysbus_write;
868 nc->toggle_lock = m48txx_sysbus_toggle_lock;
999e12bb
AL
869}
870
051ddccd
HP
871static void m48txx_sysbus_concrete_class_init(ObjectClass *klass, void *data)
872{
873 M48txxSysBusDeviceClass *u = M48TXX_SYS_BUS_CLASS(klass);
874 M48txxInfo *info = data;
875
876 u->info = *info;
877}
878
43745328
HP
879static const TypeInfo nvram_info = {
880 .name = TYPE_NVRAM,
881 .parent = TYPE_INTERFACE,
882 .class_size = sizeof(NvramClass),
883};
884
051ddccd
HP
885static const TypeInfo m48txx_sysbus_type_info = {
886 .name = TYPE_M48TXX_SYS_BUS,
887 .parent = TYPE_SYS_BUS_DEVICE,
888 .instance_size = sizeof(M48txxSysBusState),
889 .abstract = true,
890 .class_init = m48txx_sysbus_class_init,
43745328
HP
891 .interfaces = (InterfaceInfo[]) {
892 { TYPE_NVRAM },
893 { }
894 }
051ddccd
HP
895};
896
897static const TypeInfo m48txx_isa_type_info = {
898 .name = TYPE_M48TXX_ISA,
899 .parent = TYPE_ISA_DEVICE,
900 .instance_size = sizeof(M48txxISAState),
901 .abstract = true,
902 .class_init = m48txx_isa_class_init,
43745328
HP
903 .interfaces = (InterfaceInfo[]) {
904 { TYPE_NVRAM },
905 { }
906 }
ee6847d1
GH
907};
908
83f7d43a 909static void m48t59_register_types(void)
d27cf0ae 910{
051ddccd
HP
911 TypeInfo sysbus_type_info = {
912 .parent = TYPE_M48TXX_SYS_BUS,
913 .class_size = sizeof(M48txxSysBusDeviceClass),
914 .class_init = m48txx_sysbus_concrete_class_init,
915 };
916 TypeInfo isa_type_info = {
917 .parent = TYPE_M48TXX_ISA,
918 .class_size = sizeof(M48txxISADeviceClass),
919 .class_init = m48txx_isa_concrete_class_init,
920 };
921 int i;
922
43745328 923 type_register_static(&nvram_info);
051ddccd
HP
924 type_register_static(&m48txx_sysbus_type_info);
925 type_register_static(&m48txx_isa_type_info);
926
927 for (i = 0; i < ARRAY_SIZE(m48txx_info); i++) {
928 if (m48txx_info[i].sysbus_name) {
929 sysbus_type_info.name = m48txx_info[i].sysbus_name;
930 sysbus_type_info.class_data = &m48txx_info[i];
931 type_register(&sysbus_type_info);
932 }
933
934 if (m48txx_info[i].isa_name) {
935 isa_type_info.name = m48txx_info[i].isa_name;
936 isa_type_info.class_data = &m48txx_info[i];
937 type_register(&isa_type_info);
938 }
939 }
a541f297 940}
d27cf0ae 941
83f7d43a 942type_init(m48t59_register_types)
This page took 0.923504 seconds and 4 git commands to generate.