]>
Commit | Line | Data |
---|---|---|
d4e8164f FB |
1 | /* |
2 | * internal execution defines for qemu | |
5fafdf24 | 3 | * |
d4e8164f FB |
4 | * Copyright (c) 2003 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
d4e8164f FB |
18 | */ |
19 | ||
875cdcf6 AL |
20 | #ifndef _EXEC_ALL_H_ |
21 | #define _EXEC_ALL_H_ | |
7d99a001 BS |
22 | |
23 | #include "qemu-common.h" | |
24 | ||
b346ff46 | 25 | /* allow to see translation results - the slowdown should be negligible, so we leave it */ |
de9a95f0 | 26 | #define DEBUG_DISAS |
b346ff46 FB |
27 | |
28 | /* is_jmp field values */ | |
29 | #define DISAS_NEXT 0 /* next instruction can be analyzed */ | |
30 | #define DISAS_JUMP 1 /* only pc was modified dynamically */ | |
31 | #define DISAS_UPDATE 2 /* cpu state was modified dynamically */ | |
32 | #define DISAS_TB_JUMP 3 /* only pc was modified statically */ | |
33 | ||
2e70f6ef | 34 | typedef struct TranslationBlock TranslationBlock; |
b346ff46 FB |
35 | |
36 | /* XXX: make safe guess about sizes */ | |
e83a8673 | 37 | #define MAX_OP_PER_INSTR 64 |
0115be31 PB |
38 | /* A Call op needs up to 6 + 2N parameters (N = number of arguments). */ |
39 | #define MAX_OPC_PARAM 10 | |
b346ff46 FB |
40 | #define OPC_BUF_SIZE 512 |
41 | #define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR) | |
42 | ||
a208e54a PB |
43 | /* Maximum size a TCG op can expand to. This is complicated because a |
44 | single op may require several host instructions and regirster reloads. | |
45 | For now take a wild guess at 128 bytes, which should allow at least | |
46 | a couple of fixup instructions per argument. */ | |
47 | #define TCG_MAX_OP_SIZE 128 | |
48 | ||
0115be31 | 49 | #define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM) |
b346ff46 | 50 | |
c27004ec FB |
51 | extern target_ulong gen_opc_pc[OPC_BUF_SIZE]; |
52 | extern target_ulong gen_opc_npc[OPC_BUF_SIZE]; | |
66e85a21 | 53 | extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE]; |
b346ff46 | 54 | extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE]; |
2e70f6ef | 55 | extern uint16_t gen_opc_icount[OPC_BUF_SIZE]; |
c3278b7b | 56 | extern target_ulong gen_opc_jump_pc[2]; |
30d6cb84 | 57 | extern uint32_t gen_opc_hflags[OPC_BUF_SIZE]; |
b346ff46 | 58 | |
79383c9c | 59 | #include "qemu-log.h" |
b346ff46 | 60 | |
2cfc5f17 TS |
61 | void gen_intermediate_code(CPUState *env, struct TranslationBlock *tb); |
62 | void gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb); | |
d2856f1a AJ |
63 | void gen_pc_load(CPUState *env, struct TranslationBlock *tb, |
64 | unsigned long searched_pc, int pc_pos, void *puc); | |
65 | ||
d07bde88 | 66 | unsigned long code_gen_max_block_size(void); |
57fec1fe | 67 | void cpu_gen_init(void); |
4c3a88a2 | 68 | int cpu_gen_code(CPUState *env, struct TranslationBlock *tb, |
d07bde88 | 69 | int *gen_code_size_ptr); |
5fafdf24 | 70 | int cpu_restore_state(struct TranslationBlock *tb, |
58fe2f10 FB |
71 | CPUState *env, unsigned long searched_pc, |
72 | void *puc); | |
5fafdf24 | 73 | int cpu_restore_state_copy(struct TranslationBlock *tb, |
58fe2f10 FB |
74 | CPUState *env, unsigned long searched_pc, |
75 | void *puc); | |
2e12669a | 76 | void cpu_resume_from_signal(CPUState *env1, void *puc); |
2e70f6ef PB |
77 | void cpu_io_recompile(CPUState *env, void *retaddr); |
78 | TranslationBlock *tb_gen_code(CPUState *env, | |
79 | target_ulong pc, target_ulong cs_base, int flags, | |
80 | int cflags); | |
6a00d601 | 81 | void cpu_exec_init(CPUState *env); |
a5e50b26 | 82 | void QEMU_NORETURN cpu_loop_exit(void); |
53a5960a | 83 | int page_unprotect(target_ulong address, unsigned long pc, void *puc); |
00f82b8a | 84 | void tb_invalidate_phys_page_range(target_phys_addr_t start, target_phys_addr_t end, |
2e12669a | 85 | int is_cpu_write_access); |
4390df51 | 86 | void tb_invalidate_page_range(target_ulong start, target_ulong end); |
2e12669a | 87 | void tlb_flush_page(CPUState *env, target_ulong addr); |
ee8b7021 | 88 | void tlb_flush(CPUState *env, int flush_global); |
5fafdf24 TS |
89 | int tlb_set_page_exec(CPUState *env, target_ulong vaddr, |
90 | target_phys_addr_t paddr, int prot, | |
6ebbf390 | 91 | int mmu_idx, int is_softmmu); |
4d7a0880 | 92 | static inline int tlb_set_page(CPUState *env1, target_ulong vaddr, |
5fafdf24 | 93 | target_phys_addr_t paddr, int prot, |
6ebbf390 | 94 | int mmu_idx, int is_softmmu) |
84b7b8e7 FB |
95 | { |
96 | if (prot & PAGE_READ) | |
97 | prot |= PAGE_EXEC; | |
4d7a0880 | 98 | return tlb_set_page_exec(env1, vaddr, paddr, prot, mmu_idx, is_softmmu); |
84b7b8e7 | 99 | } |
d4e8164f | 100 | |
d4e8164f FB |
101 | #define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */ |
102 | ||
4390df51 FB |
103 | #define CODE_GEN_PHYS_HASH_BITS 15 |
104 | #define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS) | |
105 | ||
26a5f13b | 106 | #define MIN_CODE_GEN_BUFFER_SIZE (1024 * 1024) |
d4e8164f | 107 | |
4390df51 FB |
108 | /* estimated block size for TB allocation */ |
109 | /* XXX: use a per code average code fragment size and modulate it | |
110 | according to the host CPU */ | |
111 | #if defined(CONFIG_SOFTMMU) | |
112 | #define CODE_GEN_AVG_BLOCK_SIZE 128 | |
113 | #else | |
114 | #define CODE_GEN_AVG_BLOCK_SIZE 64 | |
115 | #endif | |
116 | ||
a8cd70fc | 117 | #if defined(_ARCH_PPC) || defined(__x86_64__) || defined(__arm__) || defined(__i386__) |
d4e8164f FB |
118 | #define USE_DIRECT_JUMP |
119 | #endif | |
120 | ||
2e70f6ef | 121 | struct TranslationBlock { |
2e12669a FB |
122 | target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */ |
123 | target_ulong cs_base; /* CS base for this block */ | |
c068688b | 124 | uint64_t flags; /* flags defining in which context the code was generated */ |
d4e8164f FB |
125 | uint16_t size; /* size of target code for this block (1 <= |
126 | size <= TARGET_PAGE_SIZE) */ | |
58fe2f10 | 127 | uint16_t cflags; /* compile flags */ |
2e70f6ef PB |
128 | #define CF_COUNT_MASK 0x7fff |
129 | #define CF_LAST_IO 0x8000 /* Last insn may be an IO access. */ | |
58fe2f10 | 130 | |
d4e8164f | 131 | uint8_t *tc_ptr; /* pointer to the translated code */ |
4390df51 | 132 | /* next matching tb for physical address. */ |
5fafdf24 | 133 | struct TranslationBlock *phys_hash_next; |
4390df51 FB |
134 | /* first and second physical page containing code. The lower bit |
135 | of the pointer tells the index in page_next[] */ | |
5fafdf24 TS |
136 | struct TranslationBlock *page_next[2]; |
137 | target_ulong page_addr[2]; | |
4390df51 | 138 | |
d4e8164f FB |
139 | /* the following data are used to directly call another TB from |
140 | the code of this one. */ | |
141 | uint16_t tb_next_offset[2]; /* offset of original jump target */ | |
142 | #ifdef USE_DIRECT_JUMP | |
4cbb86e1 | 143 | uint16_t tb_jmp_offset[4]; /* offset of jump instruction */ |
d4e8164f | 144 | #else |
57fec1fe | 145 | unsigned long tb_next[2]; /* address of jump generated code */ |
d4e8164f FB |
146 | #endif |
147 | /* list of TBs jumping to this one. This is a circular list using | |
148 | the two least significant bits of the pointers to tell what is | |
149 | the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 = | |
150 | jmp_first */ | |
5fafdf24 | 151 | struct TranslationBlock *jmp_next[2]; |
d4e8164f | 152 | struct TranslationBlock *jmp_first; |
2e70f6ef PB |
153 | uint32_t icount; |
154 | }; | |
d4e8164f | 155 | |
b362e5e0 PB |
156 | static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc) |
157 | { | |
158 | target_ulong tmp; | |
159 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); | |
b5e19d4c | 160 | return (tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK; |
b362e5e0 PB |
161 | } |
162 | ||
8a40a180 | 163 | static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc) |
d4e8164f | 164 | { |
b362e5e0 PB |
165 | target_ulong tmp; |
166 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); | |
b5e19d4c EI |
167 | return (((tmp >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)) & TB_JMP_PAGE_MASK) |
168 | | (tmp & TB_JMP_ADDR_MASK)); | |
d4e8164f FB |
169 | } |
170 | ||
4390df51 FB |
171 | static inline unsigned int tb_phys_hash_func(unsigned long pc) |
172 | { | |
173 | return pc & (CODE_GEN_PHYS_HASH_SIZE - 1); | |
174 | } | |
175 | ||
c27004ec | 176 | TranslationBlock *tb_alloc(target_ulong pc); |
2e70f6ef | 177 | void tb_free(TranslationBlock *tb); |
0124311e | 178 | void tb_flush(CPUState *env); |
5fafdf24 | 179 | void tb_link_phys(TranslationBlock *tb, |
4390df51 | 180 | target_ulong phys_pc, target_ulong phys_page2); |
2e70f6ef | 181 | void tb_phys_invalidate(TranslationBlock *tb, target_ulong page_addr); |
d4e8164f | 182 | |
4390df51 | 183 | extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE]; |
d4e8164f | 184 | extern uint8_t *code_gen_ptr; |
26a5f13b | 185 | extern int code_gen_max_blocks; |
d4e8164f | 186 | |
4390df51 FB |
187 | #if defined(USE_DIRECT_JUMP) |
188 | ||
e58ffeb3 | 189 | #if defined(_ARCH_PPC) |
810260a8 | 190 | extern void ppc_tb_set_jmp_target(unsigned long jmp_addr, unsigned long addr); |
191 | #define tb_set_jmp_target1 ppc_tb_set_jmp_target | |
57fec1fe | 192 | #elif defined(__i386__) || defined(__x86_64__) |
4390df51 FB |
193 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) |
194 | { | |
195 | /* patch the branch destination */ | |
196 | *(uint32_t *)jmp_addr = addr - (jmp_addr + 4); | |
1235fc06 | 197 | /* no need to flush icache explicitly */ |
4390df51 | 198 | } |
811d4cf4 AZ |
199 | #elif defined(__arm__) |
200 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) | |
201 | { | |
3233f0d4 AZ |
202 | #if QEMU_GNUC_PREREQ(4, 1) |
203 | void __clear_cache(char *beg, char *end); | |
204 | #else | |
811d4cf4 AZ |
205 | register unsigned long _beg __asm ("a1"); |
206 | register unsigned long _end __asm ("a2"); | |
207 | register unsigned long _flg __asm ("a3"); | |
3233f0d4 | 208 | #endif |
811d4cf4 AZ |
209 | |
210 | /* we could use a ldr pc, [pc, #-4] kind of branch and avoid the flush */ | |
211 | *(uint32_t *)jmp_addr |= ((addr - (jmp_addr + 8)) >> 2) & 0xffffff; | |
212 | ||
3233f0d4 AZ |
213 | #if QEMU_GNUC_PREREQ(4, 1) |
214 | __clear_cache((char *) jmp_addr, (char *) jmp_addr + 4); | |
215 | #else | |
811d4cf4 AZ |
216 | /* flush icache */ |
217 | _beg = jmp_addr; | |
218 | _end = jmp_addr + 4; | |
219 | _flg = 0; | |
220 | __asm __volatile__ ("swi 0x9f0002" : : "r" (_beg), "r" (_end), "r" (_flg)); | |
3233f0d4 | 221 | #endif |
811d4cf4 | 222 | } |
4390df51 | 223 | #endif |
d4e8164f | 224 | |
5fafdf24 | 225 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
4cbb86e1 FB |
226 | int n, unsigned long addr) |
227 | { | |
228 | unsigned long offset; | |
229 | ||
230 | offset = tb->tb_jmp_offset[n]; | |
231 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); | |
232 | offset = tb->tb_jmp_offset[n + 2]; | |
233 | if (offset != 0xffff) | |
234 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); | |
235 | } | |
236 | ||
d4e8164f FB |
237 | #else |
238 | ||
239 | /* set the jump target */ | |
5fafdf24 | 240 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
d4e8164f FB |
241 | int n, unsigned long addr) |
242 | { | |
95f7652d | 243 | tb->tb_next[n] = addr; |
d4e8164f FB |
244 | } |
245 | ||
246 | #endif | |
247 | ||
5fafdf24 | 248 | static inline void tb_add_jump(TranslationBlock *tb, int n, |
d4e8164f FB |
249 | TranslationBlock *tb_next) |
250 | { | |
cf25629d FB |
251 | /* NOTE: this test is only needed for thread safety */ |
252 | if (!tb->jmp_next[n]) { | |
253 | /* patch the native jump address */ | |
254 | tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr); | |
3b46e624 | 255 | |
cf25629d FB |
256 | /* add in TB jmp circular list */ |
257 | tb->jmp_next[n] = tb_next->jmp_first; | |
258 | tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n)); | |
259 | } | |
d4e8164f FB |
260 | } |
261 | ||
a513fe19 FB |
262 | TranslationBlock *tb_find_pc(unsigned long pc_ptr); |
263 | ||
33417e70 FB |
264 | extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4]; |
265 | extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4]; | |
a4193c8a | 266 | extern void *io_mem_opaque[IO_MEM_NB_ENTRIES]; |
33417e70 | 267 | |
d5975363 | 268 | #include "qemu-lock.h" |
d4e8164f FB |
269 | |
270 | extern spinlock_t tb_lock; | |
271 | ||
36bdbe54 | 272 | extern int tb_invalidated_flag; |
6e59c1db | 273 | |
e95c8d51 | 274 | #if !defined(CONFIG_USER_ONLY) |
6e59c1db | 275 | |
6ebbf390 | 276 | void tlb_fill(target_ulong addr, int is_write, int mmu_idx, |
6e59c1db FB |
277 | void *retaddr); |
278 | ||
79383c9c BS |
279 | #include "softmmu_defs.h" |
280 | ||
6ebbf390 | 281 | #define ACCESS_TYPE (NB_MMU_MODES + 1) |
6e59c1db FB |
282 | #define MEMSUFFIX _code |
283 | #define env cpu_single_env | |
284 | ||
285 | #define DATA_SIZE 1 | |
286 | #include "softmmu_header.h" | |
287 | ||
288 | #define DATA_SIZE 2 | |
289 | #include "softmmu_header.h" | |
290 | ||
291 | #define DATA_SIZE 4 | |
292 | #include "softmmu_header.h" | |
293 | ||
c27004ec FB |
294 | #define DATA_SIZE 8 |
295 | #include "softmmu_header.h" | |
296 | ||
6e59c1db FB |
297 | #undef ACCESS_TYPE |
298 | #undef MEMSUFFIX | |
299 | #undef env | |
300 | ||
301 | #endif | |
4390df51 FB |
302 | |
303 | #if defined(CONFIG_USER_ONLY) | |
4d7a0880 | 304 | static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr) |
4390df51 FB |
305 | { |
306 | return addr; | |
307 | } | |
308 | #else | |
309 | /* NOTE: this function can trigger an exception */ | |
1ccde1cb FB |
310 | /* NOTE2: the returned address is not exactly the physical address: it |
311 | is the offset relative to phys_ram_base */ | |
4d7a0880 | 312 | static inline target_ulong get_phys_addr_code(CPUState *env1, target_ulong addr) |
4390df51 | 313 | { |
4d7a0880 | 314 | int mmu_idx, page_index, pd; |
5579c7f3 | 315 | void *p; |
4390df51 | 316 | |
4d7a0880 BS |
317 | page_index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); |
318 | mmu_idx = cpu_mmu_index(env1); | |
551bd27f TS |
319 | if (unlikely(env1->tlb_table[mmu_idx][page_index].addr_code != |
320 | (addr & TARGET_PAGE_MASK))) { | |
c27004ec FB |
321 | ldub_code(addr); |
322 | } | |
4d7a0880 | 323 | pd = env1->tlb_table[mmu_idx][page_index].addr_code & ~TARGET_PAGE_MASK; |
2a4188a3 | 324 | if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) { |
647de6ca | 325 | #if defined(TARGET_SPARC) || defined(TARGET_MIPS) |
e18231a3 | 326 | do_unassigned_access(addr, 0, 1, 0, 4); |
6c36d3fa | 327 | #else |
4d7a0880 | 328 | cpu_abort(env1, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr); |
6c36d3fa | 329 | #endif |
4390df51 | 330 | } |
5579c7f3 PB |
331 | p = (void *)(unsigned long)addr |
332 | + env1->tlb_table[mmu_idx][page_index].addend; | |
333 | return qemu_ram_addr_from_host(p); | |
4390df51 | 334 | } |
2e70f6ef | 335 | |
bf20dc07 | 336 | /* Deterministic execution requires that IO only be performed on the last |
2e70f6ef PB |
337 | instruction of a TB so that interrupts take effect immediately. */ |
338 | static inline int can_do_io(CPUState *env) | |
339 | { | |
340 | if (!use_icount) | |
341 | return 1; | |
342 | ||
343 | /* If not executing code then assume we are ok. */ | |
344 | if (!env->current_tb) | |
345 | return 1; | |
346 | ||
347 | return env->can_do_io != 0; | |
348 | } | |
4390df51 | 349 | #endif |
9df217a3 | 350 | |
640f42e4 | 351 | #ifdef CONFIG_KQEMU |
f32fc648 FB |
352 | #define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG)) |
353 | ||
da260249 FB |
354 | #define MSR_QPI_COMMBASE 0xfabe0010 |
355 | ||
9df217a3 FB |
356 | int kqemu_init(CPUState *env); |
357 | int kqemu_cpu_exec(CPUState *env); | |
358 | void kqemu_flush_page(CPUState *env, target_ulong addr); | |
359 | void kqemu_flush(CPUState *env, int global); | |
4b7df22f | 360 | void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr); |
f32fc648 | 361 | void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr); |
da260249 FB |
362 | void kqemu_set_phys_mem(uint64_t start_addr, ram_addr_t size, |
363 | ram_addr_t phys_offset); | |
a332e112 | 364 | void kqemu_cpu_interrupt(CPUState *env); |
f32fc648 | 365 | void kqemu_record_dump(void); |
9df217a3 | 366 | |
da260249 FB |
367 | extern uint32_t kqemu_comm_base; |
368 | ||
94a6b54f PB |
369 | extern ram_addr_t kqemu_phys_ram_size; |
370 | extern uint8_t *kqemu_phys_ram_base; | |
371 | ||
9df217a3 FB |
372 | static inline int kqemu_is_ok(CPUState *env) |
373 | { | |
374 | return(env->kqemu_enabled && | |
5fafdf24 | 375 | (env->cr[0] & CR0_PE_MASK) && |
f32fc648 | 376 | !(env->hflags & HF_INHIBIT_IRQ_MASK) && |
9df217a3 | 377 | (env->eflags & IF_MASK) && |
f32fc648 | 378 | !(env->eflags & VM_MASK) && |
5fafdf24 | 379 | (env->kqemu_enabled == 2 || |
f32fc648 FB |
380 | ((env->hflags & HF_CPL_MASK) == 3 && |
381 | (env->eflags & IOPL_MASK) != IOPL_MASK))); | |
9df217a3 FB |
382 | } |
383 | ||
384 | #endif | |
dde2367e AL |
385 | |
386 | typedef void (CPUDebugExcpHandler)(CPUState *env); | |
387 | ||
388 | CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler); | |
1b530a6d AJ |
389 | |
390 | /* vl.c */ | |
391 | extern int singlestep; | |
392 | ||
875cdcf6 | 393 | #endif |