]> Git Repo - qemu.git/blame - hw/sparc/sun4m.c
Remove reduntant qemu: from error functions
[qemu.git] / hw / sparc / sun4m.c
CommitLineData
420557e8 1/*
ee76f82e 2 * QEMU Sun4m & Sun4d & Sun4c System Emulator
5fafdf24 3 *
b81b3b10 4 * Copyright (c) 2003-2005 Fabrice Bellard
5fafdf24 5 *
420557e8
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
db5ebe5f 24#include "qemu/osdep.h"
da34e65c 25#include "qapi/error.h"
4771d756
PB
26#include "qemu-common.h"
27#include "cpu.h"
83c9f4ca 28#include "hw/sysbus.h"
af87bf29 29#include "qemu/error-report.h"
1de7afc9 30#include "qemu/timer.h"
0d09e41a
PB
31#include "hw/sparc/sun4m.h"
32#include "hw/timer/m48t59.h"
33#include "hw/sparc/sparc32_dma.h"
34#include "hw/block/fdc.h"
9c17d615 35#include "sysemu/sysemu.h"
1422e32d 36#include "net/net.h"
83c9f4ca 37#include "hw/boards.h"
0d09e41a
PB
38#include "hw/scsi/esp.h"
39#include "hw/i386/pc.h"
40#include "hw/isa/isa.h"
c6363bae 41#include "hw/nvram/sun_nvram.h"
2024c014 42#include "hw/nvram/chrp_nvram.h"
0d09e41a
PB
43#include "hw/nvram/fw_cfg.h"
44#include "hw/char/escc.h"
83c9f4ca 45#include "hw/empty_slot.h"
83c9f4ca 46#include "hw/loader.h"
ca20cf32 47#include "elf.h"
4be74634 48#include "sysemu/block-backend.h"
97bf4851 49#include "trace.h"
f348b6d1 50#include "qemu/cutils.h"
420557e8 51
36cd9210
BS
52/*
53 * Sun4m architecture was used in the following machines:
54 *
55 * SPARCserver 6xxMP/xx
77f193da
BS
56 * SPARCclassic (SPARCclassic Server)(SPARCstation LC) (4/15),
57 * SPARCclassic X (4/10)
36cd9210
BS
58 * SPARCstation LX/ZX (4/30)
59 * SPARCstation Voyager
60 * SPARCstation 10/xx, SPARCserver 10/xx
61 * SPARCstation 5, SPARCserver 5
62 * SPARCstation 20/xx, SPARCserver 20
63 * SPARCstation 4
64 *
65 * See for example: http://www.sunhelp.org/faq/sunref1.html
66 */
67
420557e8 68#define KERNEL_LOAD_ADDR 0x00004000
b6f479d3 69#define CMDLINE_ADDR 0x007ff000
713c45fa 70#define INITRD_LOAD_ADDR 0x00800000
a7227727 71#define PROM_SIZE_MAX (1024 * 1024)
40ce0a9a 72#define PROM_VADDR 0xffd00000
f930d07e 73#define PROM_FILENAME "openbios-sparc32"
3cce6243 74#define CFG_ADDR 0xd00000510ULL
fbfcf955 75#define FW_CFG_SUN4M_DEPTH (FW_CFG_ARCH_LOCAL + 0x00)
b96919e0
MCA
76#define FW_CFG_SUN4M_WIDTH (FW_CFG_ARCH_LOCAL + 0x01)
77#define FW_CFG_SUN4M_HEIGHT (FW_CFG_ARCH_LOCAL + 0x02)
b8174937 78
ba3c64fb 79#define MAX_CPUS 16
b3a23197 80#define MAX_PILS 16
9a62fb24 81#define MAX_VSIMMS 4
420557e8 82
b4ed08e0
BS
83#define ESCC_CLOCK 4915200
84
8137cde8 85struct sun4m_hwdef {
a8170e5e
AK
86 hwaddr iommu_base, iommu_pad_base, iommu_pad_len, slavio_base;
87 hwaddr intctl_base, counter_base, nvram_base, ms_kb_base;
88 hwaddr serial_base, fd_base;
89 hwaddr afx_base, idreg_base, dma_base, esp_base, le_base;
90 hwaddr tcx_base, cs_base, apc_base, aux1_base, aux2_base;
91 hwaddr bpp_base, dbri_base, sx_base;
9a62fb24 92 struct {
a8170e5e 93 hwaddr reg_base, vram_base;
9a62fb24 94 } vsimm[MAX_VSIMMS];
a8170e5e 95 hwaddr ecc_base;
3ebf5aaf
BS
96 uint64_t max_mem;
97 const char * const default_cpu_model;
61999750
BS
98 uint32_t ecc_version;
99 uint32_t iommu_version;
100 uint16_t machine_id;
101 uint8_t nvram_machine_id;
36cd9210
BS
102};
103
57146941 104void DMA_init(ISABus *bus, int high_page_enable)
4556bd8b
BS
105{
106}
107
ddcd5531
GA
108static void fw_cfg_boot_set(void *opaque, const char *boot_device,
109 Error **errp)
81864572 110{
48779e50 111 fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
81864572
BS
112}
113
31688246 114static void nvram_init(Nvram *nvram, uint8_t *macaddr,
43a34704
BS
115 const char *cmdline, const char *boot_devices,
116 ram_addr_t RAM_size, uint32_t kernel_size,
f930d07e 117 int width, int height, int depth,
905fdcb5 118 int nvram_machine_id, const char *arch)
e80cfcfc 119{
d2c63fc1 120 unsigned int i;
2024c014 121 int sysp_end;
d2c63fc1 122 uint8_t image[0x1ff0];
31688246 123 NvramClass *k = NVRAM_GET_CLASS(nvram);
d2c63fc1
BS
124
125 memset(image, '\0', sizeof(image));
e80cfcfc 126
2024c014
TH
127 /* OpenBIOS nvram variables partition */
128 sysp_end = chrp_nvram_create_system_partition(image, 0);
b6f479d3 129
2024c014
TH
130 /* Free space partition */
131 chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end);
d2c63fc1 132
905fdcb5
BS
133 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr,
134 nvram_machine_id);
d2c63fc1 135
31688246
HP
136 for (i = 0; i < sizeof(image); i++) {
137 (k->write)(nvram, i, image[i]);
138 }
e80cfcfc
FB
139}
140
98cec4a2 141void cpu_check_irqs(CPUSPARCState *env)
327ac2e7 142{
d8ed887b
AF
143 CPUState *cs;
144
5ee59930
AB
145 /* We should be holding the BQL before we mess with IRQs */
146 g_assert(qemu_mutex_iothread_locked());
147
327ac2e7
BS
148 if (env->pil_in && (env->interrupt_index == 0 ||
149 (env->interrupt_index & ~15) == TT_EXTINT)) {
150 unsigned int i;
151
152 for (i = 15; i > 0; i--) {
153 if (env->pil_in & (1 << i)) {
154 int old_interrupt = env->interrupt_index;
155
156 env->interrupt_index = TT_EXTINT | i;
f32d7ec5 157 if (old_interrupt != env->interrupt_index) {
c3affe56 158 cs = CPU(sparc_env_get_cpu(env));
97bf4851 159 trace_sun4m_cpu_interrupt(i);
c3affe56 160 cpu_interrupt(cs, CPU_INTERRUPT_HARD);
f32d7ec5 161 }
327ac2e7
BS
162 break;
163 }
164 }
165 } else if (!env->pil_in && (env->interrupt_index & ~15) == TT_EXTINT) {
d8ed887b 166 cs = CPU(sparc_env_get_cpu(env));
97bf4851 167 trace_sun4m_cpu_reset_interrupt(env->interrupt_index & 15);
327ac2e7 168 env->interrupt_index = 0;
d8ed887b 169 cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
327ac2e7
BS
170 }
171}
172
38c66cf2 173static void cpu_kick_irq(SPARCCPU *cpu)
94ad5b00 174{
38c66cf2 175 CPUSPARCState *env = &cpu->env;
259186a7 176 CPUState *cs = CPU(cpu);
38c66cf2 177
259186a7 178 cs->halted = 0;
94ad5b00 179 cpu_check_irqs(env);
259186a7 180 qemu_cpu_kick(cs);
94ad5b00
PB
181}
182
b3a23197
BS
183static void cpu_set_irq(void *opaque, int irq, int level)
184{
e0bbf9b5
AF
185 SPARCCPU *cpu = opaque;
186 CPUSPARCState *env = &cpu->env;
b3a23197
BS
187
188 if (level) {
97bf4851 189 trace_sun4m_cpu_set_irq_raise(irq);
327ac2e7 190 env->pil_in |= 1 << irq;
38c66cf2 191 cpu_kick_irq(cpu);
b3a23197 192 } else {
97bf4851 193 trace_sun4m_cpu_set_irq_lower(irq);
327ac2e7
BS
194 env->pil_in &= ~(1 << irq);
195 cpu_check_irqs(env);
b3a23197
BS
196 }
197}
198
199static void dummy_cpu_set_irq(void *opaque, int irq, int level)
200{
201}
202
c68ea704
FB
203static void main_cpu_reset(void *opaque)
204{
5414dec6 205 SPARCCPU *cpu = opaque;
259186a7 206 CPUState *cs = CPU(cpu);
3d29fbef 207
259186a7
AF
208 cpu_reset(cs);
209 cs->halted = 0;
3d29fbef
BS
210}
211
212static void secondary_cpu_reset(void *opaque)
213{
5414dec6 214 SPARCCPU *cpu = opaque;
259186a7 215 CPUState *cs = CPU(cpu);
3d29fbef 216
259186a7
AF
217 cpu_reset(cs);
218 cs->halted = 1;
c68ea704
FB
219}
220
6d0c293d
BS
221static void cpu_halt_signal(void *opaque, int irq, int level)
222{
4917cf44
AF
223 if (level && current_cpu) {
224 cpu_interrupt(current_cpu, CPU_INTERRUPT_HALT);
c3affe56 225 }
6d0c293d
BS
226}
227
409dbce5
AJ
228static uint64_t translate_kernel_address(void *opaque, uint64_t addr)
229{
230 return addr - 0xf0000000ULL;
231}
232
3ebf5aaf 233static unsigned long sun4m_load_kernel(const char *kernel_filename,
293f78bc 234 const char *initrd_filename,
c227f099 235 ram_addr_t RAM_size)
3ebf5aaf
BS
236{
237 int linux_boot;
238 unsigned int i;
239 long initrd_size, kernel_size;
3c178e72 240 uint8_t *ptr;
3ebf5aaf
BS
241
242 linux_boot = (kernel_filename != NULL);
243
244 kernel_size = 0;
245 if (linux_boot) {
ca20cf32
BS
246 int bswap_needed;
247
248#ifdef BSWAP_NEEDED
249 bswap_needed = 1;
250#else
251 bswap_needed = 0;
252#endif
409dbce5 253 kernel_size = load_elf(kernel_filename, translate_kernel_address, NULL,
7ef295ea 254 NULL, NULL, NULL, 1, EM_SPARC, 0, 0);
3ebf5aaf 255 if (kernel_size < 0)
293f78bc 256 kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
ca20cf32
BS
257 RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
258 TARGET_PAGE_SIZE);
3ebf5aaf 259 if (kernel_size < 0)
293f78bc
BS
260 kernel_size = load_image_targphys(kernel_filename,
261 KERNEL_LOAD_ADDR,
262 RAM_size - KERNEL_LOAD_ADDR);
3ebf5aaf
BS
263 if (kernel_size < 0) {
264 fprintf(stderr, "qemu: could not load kernel '%s'\n",
265 kernel_filename);
266 exit(1);
267 }
268
269 /* load initrd */
270 initrd_size = 0;
271 if (initrd_filename) {
293f78bc
BS
272 initrd_size = load_image_targphys(initrd_filename,
273 INITRD_LOAD_ADDR,
274 RAM_size - INITRD_LOAD_ADDR);
3ebf5aaf
BS
275 if (initrd_size < 0) {
276 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
277 initrd_filename);
278 exit(1);
279 }
280 }
281 if (initrd_size > 0) {
282 for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
3c178e72
GH
283 ptr = rom_ptr(KERNEL_LOAD_ADDR + i);
284 if (ldl_p(ptr) == 0x48647253) { // HdrS
285 stl_p(ptr + 16, INITRD_LOAD_ADDR);
286 stl_p(ptr + 20, initrd_size);
3ebf5aaf
BS
287 break;
288 }
289 }
290 }
291 }
292 return kernel_size;
293}
294
a8170e5e 295static void *iommu_init(hwaddr addr, uint32_t version, qemu_irq irq)
4b48bf05
BS
296{
297 DeviceState *dev;
298 SysBusDevice *s;
299
300 dev = qdev_create(NULL, "iommu");
301 qdev_prop_set_uint32(dev, "version", version);
e23a1b33 302 qdev_init_nofail(dev);
1356b98d 303 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
304 sysbus_connect_irq(s, 0, irq);
305 sysbus_mmio_map(s, 0, addr);
306
307 return s;
308}
309
a8170e5e 310static void *sparc32_dma_init(hwaddr daddr, qemu_irq parent_irq,
86d1c388 311 void *iommu, qemu_irq *dev_irq, int is_ledma)
74ff8d90
BS
312{
313 DeviceState *dev;
314 SysBusDevice *s;
315
316 dev = qdev_create(NULL, "sparc32_dma");
317 qdev_prop_set_ptr(dev, "iommu_opaque", iommu);
86d1c388 318 qdev_prop_set_uint32(dev, "is_ledma", is_ledma);
e23a1b33 319 qdev_init_nofail(dev);
1356b98d 320 s = SYS_BUS_DEVICE(dev);
74ff8d90
BS
321 sysbus_connect_irq(s, 0, parent_irq);
322 *dev_irq = qdev_get_gpio_in(dev, 0);
323 sysbus_mmio_map(s, 0, daddr);
324
325 return s;
326}
327
a8170e5e 328static void lance_init(NICInfo *nd, hwaddr leaddr,
74ff8d90 329 void *dma_opaque, qemu_irq irq)
9d07d757
PB
330{
331 DeviceState *dev;
332 SysBusDevice *s;
74ff8d90 333 qemu_irq reset;
9d07d757
PB
334
335 qemu_check_nic_model(&nd_table[0], "lance");
336
337 dev = qdev_create(NULL, "lance");
76224833 338 qdev_set_nic_properties(dev, nd);
daa65491 339 qdev_prop_set_ptr(dev, "dma", dma_opaque);
e23a1b33 340 qdev_init_nofail(dev);
1356b98d 341 s = SYS_BUS_DEVICE(dev);
9d07d757
PB
342 sysbus_mmio_map(s, 0, leaddr);
343 sysbus_connect_irq(s, 0, irq);
74ff8d90
BS
344 reset = qdev_get_gpio_in(dev, 0);
345 qdev_connect_gpio_out(dma_opaque, 0, reset);
9d07d757
PB
346}
347
a8170e5e
AK
348static DeviceState *slavio_intctl_init(hwaddr addr,
349 hwaddr addrg,
462eda24 350 qemu_irq **parent_irq)
4b48bf05
BS
351{
352 DeviceState *dev;
353 SysBusDevice *s;
354 unsigned int i, j;
355
356 dev = qdev_create(NULL, "slavio_intctl");
e23a1b33 357 qdev_init_nofail(dev);
4b48bf05 358
1356b98d 359 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
360
361 for (i = 0; i < MAX_CPUS; i++) {
362 for (j = 0; j < MAX_PILS; j++) {
363 sysbus_connect_irq(s, i * MAX_PILS + j, parent_irq[i][j]);
364 }
365 }
366 sysbus_mmio_map(s, 0, addrg);
367 for (i = 0; i < MAX_CPUS; i++) {
368 sysbus_mmio_map(s, i + 1, addr + i * TARGET_PAGE_SIZE);
369 }
370
371 return dev;
372}
373
374#define SYS_TIMER_OFFSET 0x10000ULL
375#define CPU_TIMER_OFFSET(cpu) (0x1000ULL * cpu)
376
a8170e5e 377static void slavio_timer_init_all(hwaddr addr, qemu_irq master_irq,
4b48bf05
BS
378 qemu_irq *cpu_irqs, unsigned int num_cpus)
379{
380 DeviceState *dev;
381 SysBusDevice *s;
382 unsigned int i;
383
384 dev = qdev_create(NULL, "slavio_timer");
385 qdev_prop_set_uint32(dev, "num_cpus", num_cpus);
e23a1b33 386 qdev_init_nofail(dev);
1356b98d 387 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
388 sysbus_connect_irq(s, 0, master_irq);
389 sysbus_mmio_map(s, 0, addr + SYS_TIMER_OFFSET);
390
391 for (i = 0; i < MAX_CPUS; i++) {
a8170e5e 392 sysbus_mmio_map(s, i + 1, addr + (hwaddr)CPU_TIMER_OFFSET(i));
4b48bf05
BS
393 sysbus_connect_irq(s, i + 1, cpu_irqs[i]);
394 }
395}
396
bea42280
IM
397static qemu_irq slavio_system_powerdown;
398
399static void slavio_powerdown_req(Notifier *n, void *opaque)
400{
401 qemu_irq_raise(slavio_system_powerdown);
402}
403
404static Notifier slavio_system_powerdown_notifier = {
405 .notify = slavio_powerdown_req
406};
407
4b48bf05
BS
408#define MISC_LEDS 0x01600000
409#define MISC_CFG 0x01800000
410#define MISC_DIAG 0x01a00000
411#define MISC_MDM 0x01b00000
412#define MISC_SYS 0x01f00000
413
a8170e5e
AK
414static void slavio_misc_init(hwaddr base,
415 hwaddr aux1_base,
416 hwaddr aux2_base, qemu_irq irq,
b2b6f6ec 417 qemu_irq fdc_tc)
4b48bf05
BS
418{
419 DeviceState *dev;
420 SysBusDevice *s;
421
422 dev = qdev_create(NULL, "slavio_misc");
e23a1b33 423 qdev_init_nofail(dev);
1356b98d 424 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
425 if (base) {
426 /* 8 bit registers */
427 /* Slavio control */
428 sysbus_mmio_map(s, 0, base + MISC_CFG);
429 /* Diagnostics */
430 sysbus_mmio_map(s, 1, base + MISC_DIAG);
431 /* Modem control */
432 sysbus_mmio_map(s, 2, base + MISC_MDM);
433 /* 16 bit registers */
434 /* ss600mp diag LEDs */
435 sysbus_mmio_map(s, 3, base + MISC_LEDS);
436 /* 32 bit registers */
437 /* System control */
438 sysbus_mmio_map(s, 4, base + MISC_SYS);
439 }
440 if (aux1_base) {
441 /* AUX 1 (Misc System Functions) */
442 sysbus_mmio_map(s, 5, aux1_base);
443 }
444 if (aux2_base) {
445 /* AUX 2 (Software Powerdown Control) */
446 sysbus_mmio_map(s, 6, aux2_base);
447 }
448 sysbus_connect_irq(s, 0, irq);
449 sysbus_connect_irq(s, 1, fdc_tc);
bea42280
IM
450 slavio_system_powerdown = qdev_get_gpio_in(dev, 0);
451 qemu_register_powerdown_notifier(&slavio_system_powerdown_notifier);
4b48bf05
BS
452}
453
a8170e5e 454static void ecc_init(hwaddr base, qemu_irq irq, uint32_t version)
4b48bf05
BS
455{
456 DeviceState *dev;
457 SysBusDevice *s;
458
459 dev = qdev_create(NULL, "eccmemctl");
460 qdev_prop_set_uint32(dev, "version", version);
e23a1b33 461 qdev_init_nofail(dev);
1356b98d 462 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
463 sysbus_connect_irq(s, 0, irq);
464 sysbus_mmio_map(s, 0, base);
465 if (version == 0) { // SS-600MP only
466 sysbus_mmio_map(s, 1, base + 0x1000);
467 }
468}
469
a8170e5e 470static void apc_init(hwaddr power_base, qemu_irq cpu_halt)
4b48bf05
BS
471{
472 DeviceState *dev;
473 SysBusDevice *s;
474
475 dev = qdev_create(NULL, "apc");
e23a1b33 476 qdev_init_nofail(dev);
1356b98d 477 s = SYS_BUS_DEVICE(dev);
4b48bf05
BS
478 /* Power management (APC) XXX: not a Slavio device */
479 sysbus_mmio_map(s, 0, power_base);
480 sysbus_connect_irq(s, 0, cpu_halt);
481}
482
55d7bfe2 483static void tcx_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
4b48bf05
BS
484 int height, int depth)
485{
486 DeviceState *dev;
487 SysBusDevice *s;
488
489 dev = qdev_create(NULL, "SUNW,tcx");
4b48bf05
BS
490 qdev_prop_set_uint32(dev, "vram_size", vram_size);
491 qdev_prop_set_uint16(dev, "width", width);
492 qdev_prop_set_uint16(dev, "height", height);
493 qdev_prop_set_uint16(dev, "depth", depth);
e23a1b33 494 qdev_init_nofail(dev);
1356b98d 495 s = SYS_BUS_DEVICE(dev);
55d7bfe2
MCA
496
497 /* 10/ROM : FCode ROM */
da87dd7b 498 sysbus_mmio_map(s, 0, addr);
55d7bfe2
MCA
499 /* 2/STIP : Stipple */
500 sysbus_mmio_map(s, 1, addr + 0x04000000ULL);
501 /* 3/BLIT : Blitter */
502 sysbus_mmio_map(s, 2, addr + 0x06000000ULL);
503 /* 5/RSTIP : Raw Stipple */
504 sysbus_mmio_map(s, 3, addr + 0x0c000000ULL);
505 /* 6/RBLIT : Raw Blitter */
506 sysbus_mmio_map(s, 4, addr + 0x0e000000ULL);
507 /* 7/TEC : Transform Engine */
508 sysbus_mmio_map(s, 5, addr + 0x00700000ULL);
509 /* 8/CMAP : DAC */
510 sysbus_mmio_map(s, 6, addr + 0x00200000ULL);
511 /* 9/THC : */
512 if (depth == 8) {
513 sysbus_mmio_map(s, 7, addr + 0x00300000ULL);
4b48bf05 514 } else {
55d7bfe2 515 sysbus_mmio_map(s, 7, addr + 0x00301000ULL);
4b48bf05 516 }
55d7bfe2
MCA
517 /* 11/DHC : */
518 sysbus_mmio_map(s, 8, addr + 0x00240000ULL);
519 /* 12/ALT : */
520 sysbus_mmio_map(s, 9, addr + 0x00280000ULL);
521 /* 0/DFB8 : 8-bit plane */
522 sysbus_mmio_map(s, 10, addr + 0x00800000ULL);
523 /* 1/DFB24 : 24bit plane */
524 sysbus_mmio_map(s, 11, addr + 0x02000000ULL);
525 /* 4/RDFB32: Raw framebuffer. Control plane */
526 sysbus_mmio_map(s, 12, addr + 0x0a000000ULL);
527 /* 9/THC24bits : NetBSD writes here even with 8-bit display: dummy */
528 if (depth == 8) {
529 sysbus_mmio_map(s, 13, addr + 0x00301000ULL);
530 }
531
532 sysbus_connect_irq(s, 0, irq);
4b48bf05
BS
533}
534
af87bf29
MCA
535static void cg3_init(hwaddr addr, qemu_irq irq, int vram_size, int width,
536 int height, int depth)
537{
538 DeviceState *dev;
539 SysBusDevice *s;
540
541 dev = qdev_create(NULL, "cgthree");
542 qdev_prop_set_uint32(dev, "vram-size", vram_size);
543 qdev_prop_set_uint16(dev, "width", width);
544 qdev_prop_set_uint16(dev, "height", height);
545 qdev_prop_set_uint16(dev, "depth", depth);
af87bf29
MCA
546 qdev_init_nofail(dev);
547 s = SYS_BUS_DEVICE(dev);
548
549 /* FCode ROM */
550 sysbus_mmio_map(s, 0, addr);
551 /* DAC */
552 sysbus_mmio_map(s, 1, addr + 0x400000ULL);
553 /* 8-bit plane */
554 sysbus_mmio_map(s, 2, addr + 0x800000ULL);
555
556 sysbus_connect_irq(s, 0, irq);
557}
558
325f2747 559/* NCR89C100/MACIO Internal ID register */
ef9dfa4c
AF
560
561#define TYPE_MACIO_ID_REGISTER "macio_idreg"
562
325f2747
BS
563static const uint8_t idreg_data[] = { 0xfe, 0x81, 0x01, 0x03 };
564
a8170e5e 565static void idreg_init(hwaddr addr)
325f2747
BS
566{
567 DeviceState *dev;
568 SysBusDevice *s;
569
ef9dfa4c 570 dev = qdev_create(NULL, TYPE_MACIO_ID_REGISTER);
e23a1b33 571 qdev_init_nofail(dev);
1356b98d 572 s = SYS_BUS_DEVICE(dev);
325f2747
BS
573
574 sysbus_mmio_map(s, 0, addr);
2a221651
EI
575 cpu_physical_memory_write_rom(&address_space_memory,
576 addr, idreg_data, sizeof(idreg_data));
325f2747
BS
577}
578
ef9dfa4c
AF
579#define MACIO_ID_REGISTER(obj) \
580 OBJECT_CHECK(IDRegState, (obj), TYPE_MACIO_ID_REGISTER)
581
3150fa50 582typedef struct IDRegState {
ef9dfa4c
AF
583 SysBusDevice parent_obj;
584
3150fa50
AK
585 MemoryRegion mem;
586} IDRegState;
587
81a322d4 588static int idreg_init1(SysBusDevice *dev)
325f2747 589{
ef9dfa4c 590 IDRegState *s = MACIO_ID_REGISTER(dev);
325f2747 591
29776739 592 memory_region_init_ram(&s->mem, OBJECT(s),
f8ed85ac 593 "sun4m.idreg", sizeof(idreg_data), &error_fatal);
c5705a77 594 vmstate_register_ram_global(&s->mem);
3150fa50 595 memory_region_set_readonly(&s->mem, true);
750ecd44 596 sysbus_init_mmio(dev, &s->mem);
81a322d4 597 return 0;
325f2747
BS
598}
599
999e12bb
AL
600static void idreg_class_init(ObjectClass *klass, void *data)
601{
602 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
603
604 k->init = idreg_init1;
605}
606
8c43a6f0 607static const TypeInfo idreg_info = {
ef9dfa4c 608 .name = TYPE_MACIO_ID_REGISTER,
39bffca2
AL
609 .parent = TYPE_SYS_BUS_DEVICE,
610 .instance_size = sizeof(IDRegState),
611 .class_init = idreg_class_init,
325f2747
BS
612};
613
b3a49965
AF
614#define TYPE_TCX_AFX "tcx_afx"
615#define TCX_AFX(obj) OBJECT_CHECK(AFXState, (obj), TYPE_TCX_AFX)
616
3150fa50 617typedef struct AFXState {
b3a49965
AF
618 SysBusDevice parent_obj;
619
3150fa50
AK
620 MemoryRegion mem;
621} AFXState;
622
c5de386a 623/* SS-5 TCX AFX register */
a8170e5e 624static void afx_init(hwaddr addr)
c5de386a
AT
625{
626 DeviceState *dev;
627 SysBusDevice *s;
628
b3a49965 629 dev = qdev_create(NULL, TYPE_TCX_AFX);
c5de386a 630 qdev_init_nofail(dev);
1356b98d 631 s = SYS_BUS_DEVICE(dev);
c5de386a
AT
632
633 sysbus_mmio_map(s, 0, addr);
634}
635
636static int afx_init1(SysBusDevice *dev)
637{
b3a49965 638 AFXState *s = TCX_AFX(dev);
c5de386a 639
f8ed85ac 640 memory_region_init_ram(&s->mem, OBJECT(s), "sun4m.afx", 4, &error_fatal);
c5705a77 641 vmstate_register_ram_global(&s->mem);
750ecd44 642 sysbus_init_mmio(dev, &s->mem);
c5de386a
AT
643 return 0;
644}
645
999e12bb
AL
646static void afx_class_init(ObjectClass *klass, void *data)
647{
648 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
649
650 k->init = afx_init1;
651}
652
8c43a6f0 653static const TypeInfo afx_info = {
b3a49965 654 .name = TYPE_TCX_AFX,
39bffca2
AL
655 .parent = TYPE_SYS_BUS_DEVICE,
656 .instance_size = sizeof(AFXState),
657 .class_init = afx_class_init,
c5de386a
AT
658};
659
e6f54c91
AF
660#define TYPE_OPENPROM "openprom"
661#define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
662
3150fa50 663typedef struct PROMState {
e6f54c91
AF
664 SysBusDevice parent_obj;
665
3150fa50
AK
666 MemoryRegion prom;
667} PROMState;
668
f48f6569 669/* Boot PROM (OpenBIOS) */
409dbce5
AJ
670static uint64_t translate_prom_address(void *opaque, uint64_t addr)
671{
a8170e5e 672 hwaddr *base_addr = (hwaddr *)opaque;
409dbce5
AJ
673 return addr + *base_addr - PROM_VADDR;
674}
675
a8170e5e 676static void prom_init(hwaddr addr, const char *bios_name)
f48f6569
BS
677{
678 DeviceState *dev;
679 SysBusDevice *s;
680 char *filename;
681 int ret;
682
e6f54c91 683 dev = qdev_create(NULL, TYPE_OPENPROM);
e23a1b33 684 qdev_init_nofail(dev);
1356b98d 685 s = SYS_BUS_DEVICE(dev);
f48f6569
BS
686
687 sysbus_mmio_map(s, 0, addr);
688
689 /* load boot prom */
690 if (bios_name == NULL) {
691 bios_name = PROM_FILENAME;
692 }
693 filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
694 if (filename) {
409dbce5 695 ret = load_elf(filename, translate_prom_address, &addr, NULL,
7ef295ea 696 NULL, NULL, 1, EM_SPARC, 0, 0);
f48f6569
BS
697 if (ret < 0 || ret > PROM_SIZE_MAX) {
698 ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
699 }
7267c094 700 g_free(filename);
f48f6569
BS
701 } else {
702 ret = -1;
703 }
704 if (ret < 0 || ret > PROM_SIZE_MAX) {
705 fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
706 exit(1);
707 }
708}
709
81a322d4 710static int prom_init1(SysBusDevice *dev)
f48f6569 711{
e6f54c91 712 PROMState *s = OPENPROM(dev);
f48f6569 713
49946538 714 memory_region_init_ram(&s->prom, OBJECT(s), "sun4m.prom", PROM_SIZE_MAX,
f8ed85ac 715 &error_fatal);
c5705a77 716 vmstate_register_ram_global(&s->prom);
3150fa50 717 memory_region_set_readonly(&s->prom, true);
750ecd44 718 sysbus_init_mmio(dev, &s->prom);
81a322d4 719 return 0;
f48f6569
BS
720}
721
999e12bb
AL
722static Property prom_properties[] = {
723 {/* end of property list */},
724};
725
726static void prom_class_init(ObjectClass *klass, void *data)
727{
39bffca2 728 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
729 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
730
731 k->init = prom_init1;
39bffca2 732 dc->props = prom_properties;
999e12bb
AL
733}
734
8c43a6f0 735static const TypeInfo prom_info = {
e6f54c91 736 .name = TYPE_OPENPROM,
39bffca2
AL
737 .parent = TYPE_SYS_BUS_DEVICE,
738 .instance_size = sizeof(PROMState),
739 .class_init = prom_class_init,
f48f6569
BS
740};
741
5ab6b4c6
AF
742#define TYPE_SUN4M_MEMORY "memory"
743#define SUN4M_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4M_MEMORY)
744
745typedef struct RamDevice {
746 SysBusDevice parent_obj;
747
3150fa50 748 MemoryRegion ram;
04843626 749 uint64_t size;
ee6847d1
GH
750} RamDevice;
751
a350db85 752/* System RAM */
81a322d4 753static int ram_init1(SysBusDevice *dev)
a350db85 754{
5ab6b4c6 755 RamDevice *d = SUN4M_RAM(dev);
a350db85 756
8e7ba4ed
DM
757 memory_region_allocate_system_memory(&d->ram, OBJECT(d), "sun4m.ram",
758 d->size);
750ecd44 759 sysbus_init_mmio(dev, &d->ram);
81a322d4 760 return 0;
a350db85
BS
761}
762
a8170e5e 763static void ram_init(hwaddr addr, ram_addr_t RAM_size,
a350db85
BS
764 uint64_t max_mem)
765{
766 DeviceState *dev;
767 SysBusDevice *s;
ee6847d1 768 RamDevice *d;
a350db85
BS
769
770 /* allocate RAM */
771 if ((uint64_t)RAM_size > max_mem) {
772 fprintf(stderr,
773 "qemu: Too much memory for this machine: %d, maximum %d\n",
774 (unsigned int)(RAM_size / (1024 * 1024)),
775 (unsigned int)(max_mem / (1024 * 1024)));
776 exit(1);
777 }
778 dev = qdev_create(NULL, "memory");
1356b98d 779 s = SYS_BUS_DEVICE(dev);
a350db85 780
5ab6b4c6 781 d = SUN4M_RAM(dev);
ee6847d1 782 d->size = RAM_size;
e23a1b33 783 qdev_init_nofail(dev);
ee6847d1 784
a350db85
BS
785 sysbus_mmio_map(s, 0, addr);
786}
787
999e12bb
AL
788static Property ram_properties[] = {
789 DEFINE_PROP_UINT64("size", RamDevice, size, 0),
790 DEFINE_PROP_END_OF_LIST(),
791};
792
793static void ram_class_init(ObjectClass *klass, void *data)
794{
39bffca2 795 DeviceClass *dc = DEVICE_CLASS(klass);
999e12bb
AL
796 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
797
798 k->init = ram_init1;
39bffca2 799 dc->props = ram_properties;
999e12bb
AL
800}
801
8c43a6f0 802static const TypeInfo ram_info = {
5ab6b4c6 803 .name = TYPE_SUN4M_MEMORY,
39bffca2
AL
804 .parent = TYPE_SYS_BUS_DEVICE,
805 .instance_size = sizeof(RamDevice),
806 .class_init = ram_class_init,
a350db85
BS
807};
808
89835363
BS
809static void cpu_devinit(const char *cpu_model, unsigned int id,
810 uint64_t prom_addr, qemu_irq **cpu_irqs)
666713c0 811{
259186a7 812 CPUState *cs;
8968f588 813 SPARCCPU *cpu;
98cec4a2 814 CPUSPARCState *env;
666713c0 815
8968f588
AF
816 cpu = cpu_sparc_init(cpu_model);
817 if (cpu == NULL) {
666713c0
BS
818 fprintf(stderr, "qemu: Unable to find Sparc CPU definition\n");
819 exit(1);
820 }
8968f588 821 env = &cpu->env;
666713c0
BS
822
823 cpu_sparc_set_id(env, id);
824 if (id == 0) {
5414dec6 825 qemu_register_reset(main_cpu_reset, cpu);
666713c0 826 } else {
5414dec6 827 qemu_register_reset(secondary_cpu_reset, cpu);
259186a7
AF
828 cs = CPU(cpu);
829 cs->halted = 1;
666713c0 830 }
e0bbf9b5 831 *cpu_irqs = qemu_allocate_irqs(cpu_set_irq, cpu, MAX_PILS);
666713c0 832 env->prom_addr = prom_addr;
666713c0
BS
833}
834
acfbe712
BS
835static void dummy_fdc_tc(void *opaque, int irq, int level)
836{
837}
838
6b63ef4d 839static void sun4m_hw_init(const struct sun4m_hwdef *hwdef,
3ef96221 840 MachineState *machine)
420557e8 841{
61b97833 842 DeviceState *slavio_intctl;
3ef96221 843 const char *cpu_model = machine->cpu_model;
713c45fa 844 unsigned int i;
cfb9de9c 845 void *iommu, *espdma, *ledma, *nvram;
a1961a4b 846 qemu_irq *cpu_irqs[MAX_CPUS], slavio_irq[32], slavio_cpu_irq[MAX_CPUS],
6f6260c7 847 espdma_irq, ledma_irq;
73d74342 848 qemu_irq esp_reset, dma_enable;
2582cfa0 849 qemu_irq fdc_tc;
5c6602c5 850 unsigned long kernel_size;
fd8014e1 851 DriveInfo *fd[MAX_FD];
a88b362c 852 FWCfgState *fw_cfg;
9a62fb24 853 unsigned int num_vsimms;
420557e8 854
ba3c64fb 855 /* init CPUs */
3ebf5aaf
BS
856 if (!cpu_model)
857 cpu_model = hwdef->default_cpu_model;
b3a23197 858
ba3c64fb 859 for(i = 0; i < smp_cpus; i++) {
89835363 860 cpu_devinit(cpu_model, i, hwdef->slavio_base, &cpu_irqs[i]);
ba3c64fb 861 }
b3a23197
BS
862
863 for (i = smp_cpus; i < MAX_CPUS; i++)
864 cpu_irqs[i] = qemu_allocate_irqs(dummy_cpu_set_irq, NULL, MAX_PILS);
865
3ebf5aaf 866
3ebf5aaf 867 /* set up devices */
3ef96221 868 ram_init(0, machine->ram_size, hwdef->max_mem);
676d9b9b
AT
869 /* models without ECC don't trap when missing ram is accessed */
870 if (!hwdef->ecc_base) {
3ef96221 871 empty_slot_init(machine->ram_size, hwdef->max_mem - machine->ram_size);
676d9b9b 872 }
a350db85 873
f48f6569
BS
874 prom_init(hwdef->slavio_base, bios_name);
875
d453c2c3
BS
876 slavio_intctl = slavio_intctl_init(hwdef->intctl_base,
877 hwdef->intctl_base + 0x10000ULL,
462eda24 878 cpu_irqs);
a1961a4b
BS
879
880 for (i = 0; i < 32; i++) {
d453c2c3 881 slavio_irq[i] = qdev_get_gpio_in(slavio_intctl, i);
a1961a4b
BS
882 }
883 for (i = 0; i < MAX_CPUS; i++) {
d453c2c3 884 slavio_cpu_irq[i] = qdev_get_gpio_in(slavio_intctl, 32 + i);
a1961a4b 885 }
b3a23197 886
fe096129 887 if (hwdef->idreg_base) {
325f2747 888 idreg_init(hwdef->idreg_base);
4c2485de
BS
889 }
890
c5de386a
AT
891 if (hwdef->afx_base) {
892 afx_init(hwdef->afx_base);
893 }
894
ff403da6 895 iommu = iommu_init(hwdef->iommu_base, hwdef->iommu_version,
c533e0b3 896 slavio_irq[30]);
ff403da6 897
3386376c
AT
898 if (hwdef->iommu_pad_base) {
899 /* On the real hardware (SS-5, LX) the MMU is not padded, but aliased.
900 Software shouldn't use aliased addresses, neither should it crash
901 when does. Using empty_slot instead of aliasing can help with
902 debugging such accesses */
903 empty_slot_init(hwdef->iommu_pad_base,hwdef->iommu_pad_len);
904 }
905
c533e0b3 906 espdma = sparc32_dma_init(hwdef->dma_base, slavio_irq[18],
86d1c388 907 iommu, &espdma_irq, 0);
2d069bab 908
5aca8c3b 909 ledma = sparc32_dma_init(hwdef->dma_base + 16ULL,
86d1c388 910 slavio_irq[16], iommu, &ledma_irq, 1);
ba3c64fb 911
eee0b836 912 if (graphic_depth != 8 && graphic_depth != 24) {
af87bf29 913 error_report("Unsupported depth: %d", graphic_depth);
eee0b836
BS
914 exit (1);
915 }
9a62fb24
BB
916 num_vsimms = 0;
917 if (num_vsimms == 0) {
af87bf29
MCA
918 if (vga_interface_type == VGA_CG3) {
919 if (graphic_depth != 8) {
920 error_report("Unsupported depth: %d", graphic_depth);
921 exit(1);
922 }
923
924 if (!(graphic_width == 1024 && graphic_height == 768) &&
925 !(graphic_width == 1152 && graphic_height == 900)) {
926 error_report("Unsupported resolution: %d x %d", graphic_width,
927 graphic_height);
928 exit(1);
929 }
930
931 /* sbus irq 5 */
932 cg3_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
933 graphic_width, graphic_height, graphic_depth);
934 } else {
935 /* If no display specified, default to TCX */
936 if (graphic_depth != 8 && graphic_depth != 24) {
937 error_report("Unsupported depth: %d", graphic_depth);
938 exit(1);
939 }
940
941 if (!(graphic_width == 1024 && graphic_height == 768)) {
942 error_report("Unsupported resolution: %d x %d",
943 graphic_width, graphic_height);
944 exit(1);
945 }
946
55d7bfe2
MCA
947 tcx_init(hwdef->tcx_base, slavio_irq[11], 0x00100000,
948 graphic_width, graphic_height, graphic_depth);
af87bf29 949 }
9a62fb24
BB
950 }
951
952 for (i = num_vsimms; i < MAX_VSIMMS; i++) {
953 /* vsimm registers probed by OBP */
954 if (hwdef->vsimm[i].reg_base) {
955 empty_slot_init(hwdef->vsimm[i].reg_base, 0x2000);
956 }
957 }
958
959 if (hwdef->sx_base) {
960 empty_slot_init(hwdef->sx_base, 0x2000);
961 }
dbe06e18 962
74ff8d90 963 lance_init(&nd_table[0], hwdef->le_base, ledma, ledma_irq);
dbe06e18 964
6de04973 965 nvram = m48t59_init(slavio_irq[0], hwdef->nvram_base, 0, 0x2000, 1968, 8);
81732d19 966
c533e0b3 967 slavio_timer_init_all(hwdef->counter_base, slavio_irq[19], slavio_cpu_irq, smp_cpus);
81732d19 968
c533e0b3 969 slavio_serial_ms_kbd_init(hwdef->ms_kb_base, slavio_irq[14],
cfc58cf3 970 !machine->enable_graphics, ESCC_CLOCK, 1);
5cbdb3a3
SW
971 /* Slavio TTYA (base+4, Linux ttyS0) is the first QEMU serial device
972 Slavio TTYB (base+0, Linux ttyS1) is the second QEMU serial device */
c533e0b3 973 escc_init(hwdef->serial_base, slavio_irq[15], slavio_irq[15],
aeeb69c7 974 serial_hds[0], serial_hds[1], ESCC_CLOCK, 1);
741402f9 975
2582cfa0 976 if (hwdef->apc_base) {
ca43b97b 977 apc_init(hwdef->apc_base, qemu_allocate_irq(cpu_halt_signal, NULL, 0));
2582cfa0 978 }
2be17ebd 979
fe096129 980 if (hwdef->fd_base) {
e4bcb14c 981 /* there is zero or one floppy drive */
309e60bd 982 memset(fd, 0, sizeof(fd));
fd8014e1 983 fd[0] = drive_get(IF_FLOPPY, 0, 0);
c533e0b3 984 sun4m_fdctrl_init(slavio_irq[22], hwdef->fd_base, fd,
2582cfa0 985 &fdc_tc);
acfbe712 986 } else {
ca43b97b 987 fdc_tc = qemu_allocate_irq(dummy_fdc_tc, NULL, 0);
e4bcb14c
TS
988 }
989
acfbe712
BS
990 slavio_misc_init(hwdef->slavio_base, hwdef->aux1_base, hwdef->aux2_base,
991 slavio_irq[30], fdc_tc);
992
cfb9de9c
PB
993 esp_init(hwdef->esp_base, 2,
994 espdma_memory_read, espdma_memory_write,
73d74342 995 espdma, espdma_irq, &esp_reset, &dma_enable);
74ff8d90 996
73d74342
BS
997 qdev_connect_gpio_out(espdma, 0, esp_reset);
998 qdev_connect_gpio_out(espdma, 1, dma_enable);
f1587550 999
fa28ec52
BS
1000 if (hwdef->cs_base) {
1001 sysbus_create_simple("SUNW,CS4231", hwdef->cs_base,
c533e0b3 1002 slavio_irq[5]);
fa28ec52 1003 }
b3ceef24 1004
9a62fb24
BB
1005 if (hwdef->dbri_base) {
1006 /* ISDN chip with attached CS4215 audio codec */
1007 /* prom space */
1008 empty_slot_init(hwdef->dbri_base+0x1000, 0x30);
1009 /* reg space */
1010 empty_slot_init(hwdef->dbri_base+0x10000, 0x100);
1011 }
1012
1013 if (hwdef->bpp_base) {
1014 /* parallel port */
1015 empty_slot_init(hwdef->bpp_base, 0x20);
1016 }
1017
3ef96221
MA
1018 kernel_size = sun4m_load_kernel(machine->kernel_filename,
1019 machine->initrd_filename,
1020 machine->ram_size);
36cd9210 1021
3ef96221
MA
1022 nvram_init(nvram, (uint8_t *)&nd_table[0].macaddr, machine->kernel_cmdline,
1023 machine->boot_order, machine->ram_size, kernel_size,
1024 graphic_width, graphic_height, graphic_depth,
1025 hwdef->nvram_machine_id, "Sun4m");
7eb0c8e8 1026
fe096129 1027 if (hwdef->ecc_base)
c533e0b3 1028 ecc_init(hwdef->ecc_base, slavio_irq[28],
e42c20b4 1029 hwdef->ecc_version);
3cce6243 1030
66708822 1031 fw_cfg = fw_cfg_init_mem(CFG_ADDR, CFG_ADDR + 2);
5836d168 1032 fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
70db9222 1033 fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
905fdcb5
BS
1034 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
1035 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
fbfcf955 1036 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_DEPTH, graphic_depth);
b96919e0
MCA
1037 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_WIDTH, graphic_width);
1038 fw_cfg_add_i16(fw_cfg, FW_CFG_SUN4M_HEIGHT, graphic_height);
513f789f
BS
1039 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_ADDR, KERNEL_LOAD_ADDR);
1040 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
3ef96221 1041 if (machine->kernel_cmdline) {
513f789f 1042 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, CMDLINE_ADDR);
6b63ef4d 1043 pstrcpy_targphys("cmdline", CMDLINE_ADDR, TARGET_PAGE_SIZE,
3ef96221
MA
1044 machine->kernel_cmdline);
1045 fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
748a4ee3 1046 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
3ef96221 1047 strlen(machine->kernel_cmdline) + 1);
513f789f
BS
1048 } else {
1049 fw_cfg_add_i32(fw_cfg, FW_CFG_KERNEL_CMDLINE, 0);
748a4ee3 1050 fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
513f789f
BS
1051 }
1052 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_ADDR, INITRD_LOAD_ADDR);
1053 fw_cfg_add_i32(fw_cfg, FW_CFG_INITRD_SIZE, 0); // not used
3ef96221 1054 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
513f789f 1055 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
36cd9210
BS
1056}
1057
905fdcb5 1058enum {
905fdcb5
BS
1059 ss5_id = 32,
1060 vger_id,
1061 lx_id,
1062 ss4_id,
1063 scls_id,
1064 sbook_id,
1065 ss10_id = 64,
1066 ss20_id,
1067 ss600mp_id,
905fdcb5
BS
1068};
1069
8137cde8 1070static const struct sun4m_hwdef sun4m_hwdefs[] = {
36cd9210
BS
1071 /* SS-5 */
1072 {
1073 .iommu_base = 0x10000000,
3386376c
AT
1074 .iommu_pad_base = 0x10004000,
1075 .iommu_pad_len = 0x0fffb000,
36cd9210
BS
1076 .tcx_base = 0x50000000,
1077 .cs_base = 0x6c000000,
384ccb5d 1078 .slavio_base = 0x70000000,
36cd9210
BS
1079 .ms_kb_base = 0x71000000,
1080 .serial_base = 0x71100000,
1081 .nvram_base = 0x71200000,
1082 .fd_base = 0x71400000,
1083 .counter_base = 0x71d00000,
1084 .intctl_base = 0x71e00000,
4c2485de 1085 .idreg_base = 0x78000000,
36cd9210
BS
1086 .dma_base = 0x78400000,
1087 .esp_base = 0x78800000,
1088 .le_base = 0x78c00000,
127fc407 1089 .apc_base = 0x6a000000,
c5de386a 1090 .afx_base = 0x6e000000,
0019ad53
BS
1091 .aux1_base = 0x71900000,
1092 .aux2_base = 0x71910000,
905fdcb5
BS
1093 .nvram_machine_id = 0x80,
1094 .machine_id = ss5_id,
cf3102ac 1095 .iommu_version = 0x05000000,
3ebf5aaf
BS
1096 .max_mem = 0x10000000,
1097 .default_cpu_model = "Fujitsu MB86904",
e0353fe2
BS
1098 },
1099 /* SS-10 */
e0353fe2 1100 {
5dcb6b91
BS
1101 .iommu_base = 0xfe0000000ULL,
1102 .tcx_base = 0xe20000000ULL,
5dcb6b91
BS
1103 .slavio_base = 0xff0000000ULL,
1104 .ms_kb_base = 0xff1000000ULL,
1105 .serial_base = 0xff1100000ULL,
1106 .nvram_base = 0xff1200000ULL,
1107 .fd_base = 0xff1700000ULL,
1108 .counter_base = 0xff1300000ULL,
1109 .intctl_base = 0xff1400000ULL,
4c2485de 1110 .idreg_base = 0xef0000000ULL,
5dcb6b91
BS
1111 .dma_base = 0xef0400000ULL,
1112 .esp_base = 0xef0800000ULL,
1113 .le_base = 0xef0c00000ULL,
0019ad53 1114 .apc_base = 0xefa000000ULL, // XXX should not exist
127fc407
BS
1115 .aux1_base = 0xff1800000ULL,
1116 .aux2_base = 0xff1a01000ULL,
7eb0c8e8
BS
1117 .ecc_base = 0xf00000000ULL,
1118 .ecc_version = 0x10000000, // version 0, implementation 1
905fdcb5
BS
1119 .nvram_machine_id = 0x72,
1120 .machine_id = ss10_id,
7fbfb139 1121 .iommu_version = 0x03000000,
6ef05b95 1122 .max_mem = 0xf00000000ULL,
3ebf5aaf 1123 .default_cpu_model = "TI SuperSparc II",
36cd9210 1124 },
6a3b9cc9
BS
1125 /* SS-600MP */
1126 {
1127 .iommu_base = 0xfe0000000ULL,
1128 .tcx_base = 0xe20000000ULL,
6a3b9cc9
BS
1129 .slavio_base = 0xff0000000ULL,
1130 .ms_kb_base = 0xff1000000ULL,
1131 .serial_base = 0xff1100000ULL,
1132 .nvram_base = 0xff1200000ULL,
6a3b9cc9
BS
1133 .counter_base = 0xff1300000ULL,
1134 .intctl_base = 0xff1400000ULL,
1135 .dma_base = 0xef0081000ULL,
1136 .esp_base = 0xef0080000ULL,
1137 .le_base = 0xef0060000ULL,
0019ad53 1138 .apc_base = 0xefa000000ULL, // XXX should not exist
127fc407
BS
1139 .aux1_base = 0xff1800000ULL,
1140 .aux2_base = 0xff1a01000ULL, // XXX should not exist
7eb0c8e8
BS
1141 .ecc_base = 0xf00000000ULL,
1142 .ecc_version = 0x00000000, // version 0, implementation 0
905fdcb5
BS
1143 .nvram_machine_id = 0x71,
1144 .machine_id = ss600mp_id,
7fbfb139 1145 .iommu_version = 0x01000000,
6ef05b95 1146 .max_mem = 0xf00000000ULL,
3ebf5aaf 1147 .default_cpu_model = "TI SuperSparc II",
6a3b9cc9 1148 },
ae40972f
BS
1149 /* SS-20 */
1150 {
1151 .iommu_base = 0xfe0000000ULL,
1152 .tcx_base = 0xe20000000ULL,
ae40972f
BS
1153 .slavio_base = 0xff0000000ULL,
1154 .ms_kb_base = 0xff1000000ULL,
1155 .serial_base = 0xff1100000ULL,
1156 .nvram_base = 0xff1200000ULL,
1157 .fd_base = 0xff1700000ULL,
1158 .counter_base = 0xff1300000ULL,
1159 .intctl_base = 0xff1400000ULL,
4c2485de 1160 .idreg_base = 0xef0000000ULL,
ae40972f
BS
1161 .dma_base = 0xef0400000ULL,
1162 .esp_base = 0xef0800000ULL,
1163 .le_base = 0xef0c00000ULL,
9a62fb24 1164 .bpp_base = 0xef4800000ULL,
0019ad53 1165 .apc_base = 0xefa000000ULL, // XXX should not exist
577d8dd4
BS
1166 .aux1_base = 0xff1800000ULL,
1167 .aux2_base = 0xff1a01000ULL,
9a62fb24
BB
1168 .dbri_base = 0xee0000000ULL,
1169 .sx_base = 0xf80000000ULL,
1170 .vsimm = {
1171 {
1172 .reg_base = 0x9c000000ULL,
1173 .vram_base = 0xfc000000ULL
1174 }, {
1175 .reg_base = 0x90000000ULL,
1176 .vram_base = 0xf0000000ULL
1177 }, {
1178 .reg_base = 0x94000000ULL
1179 }, {
1180 .reg_base = 0x98000000ULL
1181 }
1182 },
ae40972f
BS
1183 .ecc_base = 0xf00000000ULL,
1184 .ecc_version = 0x20000000, // version 0, implementation 2
905fdcb5
BS
1185 .nvram_machine_id = 0x72,
1186 .machine_id = ss20_id,
ae40972f 1187 .iommu_version = 0x13000000,
6ef05b95 1188 .max_mem = 0xf00000000ULL,
ae40972f
BS
1189 .default_cpu_model = "TI SuperSparc II",
1190 },
a526a31c
BS
1191 /* Voyager */
1192 {
1193 .iommu_base = 0x10000000,
1194 .tcx_base = 0x50000000,
a526a31c
BS
1195 .slavio_base = 0x70000000,
1196 .ms_kb_base = 0x71000000,
1197 .serial_base = 0x71100000,
1198 .nvram_base = 0x71200000,
1199 .fd_base = 0x71400000,
1200 .counter_base = 0x71d00000,
1201 .intctl_base = 0x71e00000,
1202 .idreg_base = 0x78000000,
1203 .dma_base = 0x78400000,
1204 .esp_base = 0x78800000,
1205 .le_base = 0x78c00000,
1206 .apc_base = 0x71300000, // pmc
1207 .aux1_base = 0x71900000,
1208 .aux2_base = 0x71910000,
905fdcb5
BS
1209 .nvram_machine_id = 0x80,
1210 .machine_id = vger_id,
a526a31c 1211 .iommu_version = 0x05000000,
a526a31c
BS
1212 .max_mem = 0x10000000,
1213 .default_cpu_model = "Fujitsu MB86904",
1214 },
1215 /* LX */
1216 {
1217 .iommu_base = 0x10000000,
3386376c
AT
1218 .iommu_pad_base = 0x10004000,
1219 .iommu_pad_len = 0x0fffb000,
a526a31c 1220 .tcx_base = 0x50000000,
a526a31c
BS
1221 .slavio_base = 0x70000000,
1222 .ms_kb_base = 0x71000000,
1223 .serial_base = 0x71100000,
1224 .nvram_base = 0x71200000,
1225 .fd_base = 0x71400000,
1226 .counter_base = 0x71d00000,
1227 .intctl_base = 0x71e00000,
1228 .idreg_base = 0x78000000,
1229 .dma_base = 0x78400000,
1230 .esp_base = 0x78800000,
1231 .le_base = 0x78c00000,
a526a31c
BS
1232 .aux1_base = 0x71900000,
1233 .aux2_base = 0x71910000,
905fdcb5
BS
1234 .nvram_machine_id = 0x80,
1235 .machine_id = lx_id,
a526a31c 1236 .iommu_version = 0x04000000,
a526a31c
BS
1237 .max_mem = 0x10000000,
1238 .default_cpu_model = "TI MicroSparc I",
1239 },
1240 /* SS-4 */
1241 {
1242 .iommu_base = 0x10000000,
1243 .tcx_base = 0x50000000,
1244 .cs_base = 0x6c000000,
1245 .slavio_base = 0x70000000,
1246 .ms_kb_base = 0x71000000,
1247 .serial_base = 0x71100000,
1248 .nvram_base = 0x71200000,
1249 .fd_base = 0x71400000,
1250 .counter_base = 0x71d00000,
1251 .intctl_base = 0x71e00000,
1252 .idreg_base = 0x78000000,
1253 .dma_base = 0x78400000,
1254 .esp_base = 0x78800000,
1255 .le_base = 0x78c00000,
1256 .apc_base = 0x6a000000,
1257 .aux1_base = 0x71900000,
1258 .aux2_base = 0x71910000,
905fdcb5
BS
1259 .nvram_machine_id = 0x80,
1260 .machine_id = ss4_id,
a526a31c 1261 .iommu_version = 0x05000000,
a526a31c
BS
1262 .max_mem = 0x10000000,
1263 .default_cpu_model = "Fujitsu MB86904",
1264 },
1265 /* SPARCClassic */
1266 {
1267 .iommu_base = 0x10000000,
1268 .tcx_base = 0x50000000,
a526a31c
BS
1269 .slavio_base = 0x70000000,
1270 .ms_kb_base = 0x71000000,
1271 .serial_base = 0x71100000,
1272 .nvram_base = 0x71200000,
1273 .fd_base = 0x71400000,
1274 .counter_base = 0x71d00000,
1275 .intctl_base = 0x71e00000,
1276 .idreg_base = 0x78000000,
1277 .dma_base = 0x78400000,
1278 .esp_base = 0x78800000,
1279 .le_base = 0x78c00000,
1280 .apc_base = 0x6a000000,
1281 .aux1_base = 0x71900000,
1282 .aux2_base = 0x71910000,
905fdcb5
BS
1283 .nvram_machine_id = 0x80,
1284 .machine_id = scls_id,
a526a31c 1285 .iommu_version = 0x05000000,
a526a31c
BS
1286 .max_mem = 0x10000000,
1287 .default_cpu_model = "TI MicroSparc I",
1288 },
1289 /* SPARCbook */
1290 {
1291 .iommu_base = 0x10000000,
1292 .tcx_base = 0x50000000, // XXX
a526a31c
BS
1293 .slavio_base = 0x70000000,
1294 .ms_kb_base = 0x71000000,
1295 .serial_base = 0x71100000,
1296 .nvram_base = 0x71200000,
1297 .fd_base = 0x71400000,
1298 .counter_base = 0x71d00000,
1299 .intctl_base = 0x71e00000,
1300 .idreg_base = 0x78000000,
1301 .dma_base = 0x78400000,
1302 .esp_base = 0x78800000,
1303 .le_base = 0x78c00000,
1304 .apc_base = 0x6a000000,
1305 .aux1_base = 0x71900000,
1306 .aux2_base = 0x71910000,
905fdcb5
BS
1307 .nvram_machine_id = 0x80,
1308 .machine_id = sbook_id,
a526a31c 1309 .iommu_version = 0x05000000,
a526a31c
BS
1310 .max_mem = 0x10000000,
1311 .default_cpu_model = "TI MicroSparc I",
1312 },
36cd9210
BS
1313};
1314
36cd9210 1315/* SPARCstation 5 hardware initialisation */
3ef96221 1316static void ss5_init(MachineState *machine)
36cd9210 1317{
3ef96221 1318 sun4m_hw_init(&sun4m_hwdefs[0], machine);
420557e8 1319}
c0e564d5 1320
e0353fe2 1321/* SPARCstation 10 hardware initialisation */
3ef96221 1322static void ss10_init(MachineState *machine)
e0353fe2 1323{
3ef96221 1324 sun4m_hw_init(&sun4m_hwdefs[1], machine);
e0353fe2
BS
1325}
1326
6a3b9cc9 1327/* SPARCserver 600MP hardware initialisation */
3ef96221 1328static void ss600mp_init(MachineState *machine)
6a3b9cc9 1329{
3ef96221 1330 sun4m_hw_init(&sun4m_hwdefs[2], machine);
6a3b9cc9
BS
1331}
1332
ae40972f 1333/* SPARCstation 20 hardware initialisation */
3ef96221 1334static void ss20_init(MachineState *machine)
ae40972f 1335{
3ef96221 1336 sun4m_hw_init(&sun4m_hwdefs[3], machine);
ee76f82e
BS
1337}
1338
a526a31c 1339/* SPARCstation Voyager hardware initialisation */
3ef96221 1340static void vger_init(MachineState *machine)
a526a31c 1341{
3ef96221 1342 sun4m_hw_init(&sun4m_hwdefs[4], machine);
a526a31c
BS
1343}
1344
1345/* SPARCstation LX hardware initialisation */
3ef96221 1346static void ss_lx_init(MachineState *machine)
a526a31c 1347{
3ef96221 1348 sun4m_hw_init(&sun4m_hwdefs[5], machine);
a526a31c
BS
1349}
1350
1351/* SPARCstation 4 hardware initialisation */
3ef96221 1352static void ss4_init(MachineState *machine)
a526a31c 1353{
3ef96221 1354 sun4m_hw_init(&sun4m_hwdefs[6], machine);
a526a31c
BS
1355}
1356
1357/* SPARCClassic hardware initialisation */
3ef96221 1358static void scls_init(MachineState *machine)
a526a31c 1359{
3ef96221 1360 sun4m_hw_init(&sun4m_hwdefs[7], machine);
a526a31c
BS
1361}
1362
1363/* SPARCbook hardware initialisation */
3ef96221 1364static void sbook_init(MachineState *machine)
a526a31c 1365{
3ef96221 1366 sun4m_hw_init(&sun4m_hwdefs[8], machine);
a526a31c
BS
1367}
1368
8a661aea 1369static void ss5_class_init(ObjectClass *oc, void *data)
e264d29d 1370{
8a661aea
AF
1371 MachineClass *mc = MACHINE_CLASS(oc);
1372
e264d29d
EH
1373 mc->desc = "Sun4m platform, SPARCstation 5";
1374 mc->init = ss5_init;
1375 mc->block_default_type = IF_SCSI;
1376 mc->is_default = 1;
1377 mc->default_boot_order = "c";
1378}
e0353fe2 1379
8a661aea
AF
1380static const TypeInfo ss5_type = {
1381 .name = MACHINE_TYPE_NAME("SS-5"),
1382 .parent = TYPE_MACHINE,
1383 .class_init = ss5_class_init,
1384};
6a3b9cc9 1385
8a661aea 1386static void ss10_class_init(ObjectClass *oc, void *data)
e264d29d 1387{
8a661aea
AF
1388 MachineClass *mc = MACHINE_CLASS(oc);
1389
e264d29d
EH
1390 mc->desc = "Sun4m platform, SPARCstation 10";
1391 mc->init = ss10_init;
1392 mc->block_default_type = IF_SCSI;
1393 mc->max_cpus = 4;
1394 mc->default_boot_order = "c";
1395}
ae40972f 1396
8a661aea
AF
1397static const TypeInfo ss10_type = {
1398 .name = MACHINE_TYPE_NAME("SS-10"),
1399 .parent = TYPE_MACHINE,
1400 .class_init = ss10_class_init,
1401};
ae40972f 1402
8a661aea 1403static void ss600mp_class_init(ObjectClass *oc, void *data)
e264d29d 1404{
8a661aea
AF
1405 MachineClass *mc = MACHINE_CLASS(oc);
1406
e264d29d
EH
1407 mc->desc = "Sun4m platform, SPARCserver 600MP";
1408 mc->init = ss600mp_init;
1409 mc->block_default_type = IF_SCSI;
1410 mc->max_cpus = 4;
1411 mc->default_boot_order = "c";
1412}
a526a31c 1413
8a661aea
AF
1414static const TypeInfo ss600mp_type = {
1415 .name = MACHINE_TYPE_NAME("SS-600MP"),
1416 .parent = TYPE_MACHINE,
1417 .class_init = ss600mp_class_init,
1418};
a526a31c 1419
8a661aea 1420static void ss20_class_init(ObjectClass *oc, void *data)
e264d29d 1421{
8a661aea
AF
1422 MachineClass *mc = MACHINE_CLASS(oc);
1423
e264d29d
EH
1424 mc->desc = "Sun4m platform, SPARCstation 20";
1425 mc->init = ss20_init;
1426 mc->block_default_type = IF_SCSI;
1427 mc->max_cpus = 4;
1428 mc->default_boot_order = "c";
1429}
a526a31c 1430
8a661aea
AF
1431static const TypeInfo ss20_type = {
1432 .name = MACHINE_TYPE_NAME("SS-20"),
1433 .parent = TYPE_MACHINE,
1434 .class_init = ss20_class_init,
1435};
a526a31c 1436
8a661aea 1437static void voyager_class_init(ObjectClass *oc, void *data)
e264d29d 1438{
8a661aea
AF
1439 MachineClass *mc = MACHINE_CLASS(oc);
1440
e264d29d
EH
1441 mc->desc = "Sun4m platform, SPARCstation Voyager";
1442 mc->init = vger_init;
1443 mc->block_default_type = IF_SCSI;
1444 mc->default_boot_order = "c";
1445}
1446
8a661aea
AF
1447static const TypeInfo voyager_type = {
1448 .name = MACHINE_TYPE_NAME("Voyager"),
1449 .parent = TYPE_MACHINE,
1450 .class_init = voyager_class_init,
1451};
e264d29d 1452
8a661aea 1453static void ss_lx_class_init(ObjectClass *oc, void *data)
e264d29d 1454{
8a661aea
AF
1455 MachineClass *mc = MACHINE_CLASS(oc);
1456
e264d29d
EH
1457 mc->desc = "Sun4m platform, SPARCstation LX";
1458 mc->init = ss_lx_init;
1459 mc->block_default_type = IF_SCSI;
1460 mc->default_boot_order = "c";
1461}
1462
8a661aea
AF
1463static const TypeInfo ss_lx_type = {
1464 .name = MACHINE_TYPE_NAME("LX"),
1465 .parent = TYPE_MACHINE,
1466 .class_init = ss_lx_class_init,
1467};
e264d29d 1468
8a661aea 1469static void ss4_class_init(ObjectClass *oc, void *data)
e264d29d 1470{
8a661aea
AF
1471 MachineClass *mc = MACHINE_CLASS(oc);
1472
e264d29d
EH
1473 mc->desc = "Sun4m platform, SPARCstation 4";
1474 mc->init = ss4_init;
1475 mc->block_default_type = IF_SCSI;
1476 mc->default_boot_order = "c";
1477}
1478
8a661aea
AF
1479static const TypeInfo ss4_type = {
1480 .name = MACHINE_TYPE_NAME("SS-4"),
1481 .parent = TYPE_MACHINE,
1482 .class_init = ss4_class_init,
1483};
e264d29d 1484
8a661aea 1485static void scls_class_init(ObjectClass *oc, void *data)
e264d29d 1486{
8a661aea
AF
1487 MachineClass *mc = MACHINE_CLASS(oc);
1488
e264d29d
EH
1489 mc->desc = "Sun4m platform, SPARCClassic";
1490 mc->init = scls_init;
1491 mc->block_default_type = IF_SCSI;
1492 mc->default_boot_order = "c";
1493}
1494
8a661aea
AF
1495static const TypeInfo scls_type = {
1496 .name = MACHINE_TYPE_NAME("SPARCClassic"),
1497 .parent = TYPE_MACHINE,
1498 .class_init = scls_class_init,
1499};
e264d29d 1500
8a661aea 1501static void sbook_class_init(ObjectClass *oc, void *data)
e264d29d 1502{
8a661aea
AF
1503 MachineClass *mc = MACHINE_CLASS(oc);
1504
e264d29d
EH
1505 mc->desc = "Sun4m platform, SPARCbook";
1506 mc->init = sbook_init;
1507 mc->block_default_type = IF_SCSI;
1508 mc->default_boot_order = "c";
1509}
1510
8a661aea
AF
1511static const TypeInfo sbook_type = {
1512 .name = MACHINE_TYPE_NAME("SPARCbook"),
1513 .parent = TYPE_MACHINE,
1514 .class_init = sbook_class_init,
1515};
a526a31c 1516
83f7d43a
AF
1517static void sun4m_register_types(void)
1518{
1519 type_register_static(&idreg_info);
1520 type_register_static(&afx_info);
1521 type_register_static(&prom_info);
1522 type_register_static(&ram_info);
83f7d43a 1523
8a661aea
AF
1524 type_register_static(&ss5_type);
1525 type_register_static(&ss10_type);
1526 type_register_static(&ss600mp_type);
1527 type_register_static(&ss20_type);
1528 type_register_static(&voyager_type);
1529 type_register_static(&ss_lx_type);
1530 type_register_static(&ss4_type);
1531 type_register_static(&scls_type);
1532 type_register_static(&sbook_type);
1533}
1534
83f7d43a 1535type_init(sun4m_register_types)
This page took 1.315064 seconds and 4 git commands to generate.