]> Git Repo - qemu.git/blame - hw/char/serial.c
Merge remote-tracking branch 'remotes/kraxel/tags/usb-20170717-pull-request' into...
[qemu.git] / hw / char / serial.c
CommitLineData
80cabfad 1/*
81174dae 2 * QEMU 16550A UART emulation
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
81174dae 5 * Copyright (c) 2008 Citrix Systems, Inc.
5fafdf24 6 *
80cabfad
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
488cb996 25
b6a0aa05 26#include "qemu/osdep.h"
0d09e41a 27#include "hw/char/serial.h"
7566c6ef 28#include "chardev/char-serial.h"
da34e65c 29#include "qapi/error.h"
1de7afc9 30#include "qemu/timer.h"
022c62cb 31#include "exec/address-spaces.h"
4a44d85e 32#include "qemu/error-report.h"
80cabfad
FB
33
34//#define DEBUG_SERIAL
35
36#define UART_LCR_DLAB 0x80 /* Divisor latch access bit */
37
38#define UART_IER_MSI 0x08 /* Enable Modem status interrupt */
39#define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */
40#define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */
41#define UART_IER_RDI 0x01 /* Enable receiver data interrupt */
42
43#define UART_IIR_NO_INT 0x01 /* No interrupts pending */
44#define UART_IIR_ID 0x06 /* Mask for the interrupt ID */
45
46#define UART_IIR_MSI 0x00 /* Modem status interrupt */
47#define UART_IIR_THRI 0x02 /* Transmitter holding register empty */
48#define UART_IIR_RDI 0x04 /* Receiver data interrupt */
49#define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */
81174dae
AL
50#define UART_IIR_CTI 0x0C /* Character Timeout Indication */
51
52#define UART_IIR_FENF 0x80 /* Fifo enabled, but not functionning */
53#define UART_IIR_FE 0xC0 /* Fifo enabled */
80cabfad
FB
54
55/*
56 * These are the definitions for the Modem Control Register
57 */
58#define UART_MCR_LOOP 0x10 /* Enable loopback test mode */
59#define UART_MCR_OUT2 0x08 /* Out2 complement */
60#define UART_MCR_OUT1 0x04 /* Out1 complement */
61#define UART_MCR_RTS 0x02 /* RTS complement */
62#define UART_MCR_DTR 0x01 /* DTR complement */
63
64/*
65 * These are the definitions for the Modem Status Register
66 */
67#define UART_MSR_DCD 0x80 /* Data Carrier Detect */
68#define UART_MSR_RI 0x40 /* Ring Indicator */
69#define UART_MSR_DSR 0x20 /* Data Set Ready */
70#define UART_MSR_CTS 0x10 /* Clear to Send */
71#define UART_MSR_DDCD 0x08 /* Delta DCD */
72#define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */
73#define UART_MSR_DDSR 0x02 /* Delta DSR */
74#define UART_MSR_DCTS 0x01 /* Delta CTS */
75#define UART_MSR_ANY_DELTA 0x0F /* Any of the delta bits! */
76
77#define UART_LSR_TEMT 0x40 /* Transmitter empty */
78#define UART_LSR_THRE 0x20 /* Transmit-hold-register empty */
79#define UART_LSR_BI 0x10 /* Break interrupt indicator */
80#define UART_LSR_FE 0x08 /* Frame error indicator */
81#define UART_LSR_PE 0x04 /* Parity error indicator */
82#define UART_LSR_OE 0x02 /* Overrun error indicator */
83#define UART_LSR_DR 0x01 /* Receiver data ready */
81174dae 84#define UART_LSR_INT_ANY 0x1E /* Any of the lsr-interrupt-triggering status bits */
80cabfad 85
81174dae
AL
86/* Interrupt trigger levels. The byte-counts are for 16550A - in newer UARTs the byte-count for each ITL is higher. */
87
88#define UART_FCR_ITL_1 0x00 /* 1 byte ITL */
89#define UART_FCR_ITL_2 0x40 /* 4 bytes ITL */
90#define UART_FCR_ITL_3 0x80 /* 8 bytes ITL */
91#define UART_FCR_ITL_4 0xC0 /* 14 bytes ITL */
92
93#define UART_FCR_DMS 0x08 /* DMA Mode Select */
94#define UART_FCR_XFR 0x04 /* XMIT Fifo Reset */
95#define UART_FCR_RFR 0x02 /* RCVR Fifo Reset */
96#define UART_FCR_FE 0x01 /* FIFO Enable */
97
81174dae
AL
98#define MAX_XMIT_RETRY 4
99
b6601141
MN
100#ifdef DEBUG_SERIAL
101#define DPRINTF(fmt, ...) \
46411f86 102do { fprintf(stderr, "serial: " fmt , ## __VA_ARGS__); } while (0)
b6601141
MN
103#else
104#define DPRINTF(fmt, ...) \
46411f86 105do {} while (0)
b6601141
MN
106#endif
107
81174dae 108static void serial_receive1(void *opaque, const uint8_t *buf, int size);
b0585e7e 109static void serial_xmit(SerialState *s);
b2a5160c 110
8e8638fa 111static inline void recv_fifo_put(SerialState *s, uint8_t chr)
80cabfad 112{
71e605f8 113 /* Receive overruns do not overwrite FIFO contents. */
8e8638fa
PC
114 if (!fifo8_is_full(&s->recv_fifo)) {
115 fifo8_push(&s->recv_fifo, chr);
116 } else {
71e605f8 117 s->lsr |= UART_LSR_OE;
8e8638fa 118 }
81174dae 119}
6936bfe5 120
81174dae
AL
121static void serial_update_irq(SerialState *s)
122{
123 uint8_t tmp_iir = UART_IIR_NO_INT;
124
81174dae
AL
125 if ((s->ier & UART_IER_RLSI) && (s->lsr & UART_LSR_INT_ANY)) {
126 tmp_iir = UART_IIR_RLSI;
5628a626 127 } else if ((s->ier & UART_IER_RDI) && s->timeout_ipending) {
c9a33054
AZ
128 /* Note that(s->ier & UART_IER_RDI) can mask this interrupt,
129 * this is not in the specification but is observed on existing
130 * hardware. */
81174dae 131 tmp_iir = UART_IIR_CTI;
2d6ee8e7
JL
132 } else if ((s->ier & UART_IER_RDI) && (s->lsr & UART_LSR_DR) &&
133 (!(s->fcr & UART_FCR_FE) ||
8e8638fa 134 s->recv_fifo.num >= s->recv_fifo_itl)) {
2d6ee8e7 135 tmp_iir = UART_IIR_RDI;
81174dae
AL
136 } else if ((s->ier & UART_IER_THRI) && s->thr_ipending) {
137 tmp_iir = UART_IIR_THRI;
138 } else if ((s->ier & UART_IER_MSI) && (s->msr & UART_MSR_ANY_DELTA)) {
139 tmp_iir = UART_IIR_MSI;
140 }
141
142 s->iir = tmp_iir | (s->iir & 0xF0);
143
144 if (tmp_iir != UART_IIR_NO_INT) {
145 qemu_irq_raise(s->irq);
146 } else {
147 qemu_irq_lower(s->irq);
6936bfe5 148 }
6936bfe5
AJ
149}
150
f8d179e3
FB
151static void serial_update_parameters(SerialState *s)
152{
81174dae 153 int speed, parity, data_bits, stop_bits, frame_size;
2122c51a 154 QEMUSerialSetParams ssp;
f8d179e3 155
3592fe0c 156 if (s->divider == 0 || s->divider > s->baudbase) {
81174dae 157 return;
3592fe0c 158 }
81174dae 159
718b8aec 160 /* Start bit. */
81174dae 161 frame_size = 1;
f8d179e3 162 if (s->lcr & 0x08) {
718b8aec
SW
163 /* Parity bit. */
164 frame_size++;
f8d179e3
FB
165 if (s->lcr & 0x10)
166 parity = 'E';
167 else
168 parity = 'O';
169 } else {
170 parity = 'N';
171 }
5fafdf24 172 if (s->lcr & 0x04)
f8d179e3
FB
173 stop_bits = 2;
174 else
175 stop_bits = 1;
81174dae 176
f8d179e3 177 data_bits = (s->lcr & 0x03) + 5;
81174dae 178 frame_size += data_bits + stop_bits;
b6cd0ea1 179 speed = s->baudbase / s->divider;
2122c51a
FB
180 ssp.speed = speed;
181 ssp.parity = parity;
182 ssp.data_bits = data_bits;
183 ssp.stop_bits = stop_bits;
73bcb24d 184 s->char_transmit_time = (NANOSECONDS_PER_SECOND / speed) * frame_size;
5345fdb4 185 qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
b6601141
MN
186
187 DPRINTF("speed=%d parity=%c data=%d stop=%d\n",
f8d179e3 188 speed, parity, data_bits, stop_bits);
f8d179e3
FB
189}
190
81174dae
AL
191static void serial_update_msl(SerialState *s)
192{
193 uint8_t omsr;
194 int flags;
195
bc72ad67 196 timer_del(s->modem_status_poll);
81174dae 197
5345fdb4 198 if (qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_GET_TIOCM,
becdfa00 199 &flags) == -ENOTSUP) {
81174dae
AL
200 s->poll_msl = -1;
201 return;
202 }
203
204 omsr = s->msr;
205
206 s->msr = (flags & CHR_TIOCM_CTS) ? s->msr | UART_MSR_CTS : s->msr & ~UART_MSR_CTS;
207 s->msr = (flags & CHR_TIOCM_DSR) ? s->msr | UART_MSR_DSR : s->msr & ~UART_MSR_DSR;
208 s->msr = (flags & CHR_TIOCM_CAR) ? s->msr | UART_MSR_DCD : s->msr & ~UART_MSR_DCD;
209 s->msr = (flags & CHR_TIOCM_RI) ? s->msr | UART_MSR_RI : s->msr & ~UART_MSR_RI;
210
211 if (s->msr != omsr) {
212 /* Set delta bits */
213 s->msr = s->msr | ((s->msr >> 4) ^ (omsr >> 4));
214 /* UART_MSR_TERI only if change was from 1 -> 0 */
215 if ((s->msr & UART_MSR_TERI) && !(omsr & UART_MSR_RI))
216 s->msr &= ~UART_MSR_TERI;
217 serial_update_irq(s);
218 }
219
220 /* The real 16550A apparently has a 250ns response latency to line status changes.
221 We'll be lazy and poll only every 10ms, and only poll it at all if MSI interrupts are turned on */
222
73bcb24d
RS
223 if (s->poll_msl) {
224 timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
225 NANOSECONDS_PER_SECOND / 100);
226 }
81174dae
AL
227}
228
b0585e7e
PB
229static gboolean serial_watch_cb(GIOChannel *chan, GIOCondition cond,
230 void *opaque)
81174dae
AL
231{
232 SerialState *s = opaque;
a1df76da 233 s->watch_tag = 0;
b0585e7e
PB
234 serial_xmit(s);
235 return FALSE;
236}
81174dae 237
b0585e7e
PB
238static void serial_xmit(SerialState *s)
239{
f702e62a 240 do {
0d931d70 241 assert(!(s->lsr & UART_LSR_TEMT));
807464d8 242 if (s->tsr_retry == 0) {
0d931d70
PB
243 assert(!(s->lsr & UART_LSR_THRE));
244
f702e62a 245 if (s->fcr & UART_FCR_FE) {
0d931d70 246 assert(!fifo8_is_empty(&s->xmit_fifo));
f702e62a
KB
247 s->tsr = fifo8_pop(&s->xmit_fifo);
248 if (!s->xmit_fifo.num) {
249 s->lsr |= UART_LSR_THRE;
250 }
f702e62a
KB
251 } else {
252 s->tsr = s->thr;
81174dae 253 s->lsr |= UART_LSR_THRE;
0d931d70
PB
254 }
255 if ((s->lsr & UART_LSR_THRE) && !s->thr_ipending) {
256 s->thr_ipending = 1;
257 serial_update_irq(s);
7f4f0a22 258 }
81174dae 259 }
81174dae 260
f702e62a
KB
261 if (s->mcr & UART_MCR_LOOP) {
262 /* in loopback mode, say that we just received a char */
263 serial_receive1(s, &s->tsr, 1);
5345fdb4 264 } else if (qemu_chr_fe_write(&s->chr, &s->tsr, 1) != 1 &&
a1df76da
PB
265 s->tsr_retry < MAX_XMIT_RETRY) {
266 assert(s->watch_tag == 0);
becdfa00 267 s->watch_tag =
5345fdb4 268 qemu_chr_fe_add_watch(&s->chr, G_IO_OUT | G_IO_HUP,
becdfa00 269 serial_watch_cb, s);
a1df76da 270 if (s->watch_tag > 0) {
f702e62a 271 s->tsr_retry++;
b0585e7e 272 return;
f702e62a 273 }
81174dae 274 }
bce933b8 275 s->tsr_retry = 0;
0d931d70 276
f702e62a
KB
277 /* Transmit another byte if it is already available. It is only
278 possible when FIFO is enabled and not empty. */
0d931d70 279 } while (!(s->lsr & UART_LSR_THRE));
81174dae 280
bc72ad67 281 s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
0d931d70 282 s->lsr |= UART_LSR_TEMT;
81174dae
AL
283}
284
7385b275
PD
285/* Setter for FCR.
286 is_load flag means, that value is set while loading VM state
287 and interrupt should not be invoked */
288static void serial_write_fcr(SerialState *s, uint8_t val)
289{
290 /* Set fcr - val only has the bits that are supposed to "stick" */
291 s->fcr = val;
292
293 if (val & UART_FCR_FE) {
294 s->iir |= UART_IIR_FE;
295 /* Set recv_fifo trigger Level */
296 switch (val & 0xC0) {
297 case UART_FCR_ITL_1:
298 s->recv_fifo_itl = 1;
299 break;
300 case UART_FCR_ITL_2:
301 s->recv_fifo_itl = 4;
302 break;
303 case UART_FCR_ITL_3:
304 s->recv_fifo_itl = 8;
305 break;
306 case UART_FCR_ITL_4:
307 s->recv_fifo_itl = 14;
308 break;
309 }
310 } else {
311 s->iir &= ~UART_IIR_FE;
312 }
313}
314
75735842
AN
315static void serial_update_tiocm(SerialState *s)
316{
317 int flags;
318
319 qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_GET_TIOCM, &flags);
320
321 flags &= ~(CHR_TIOCM_RTS | CHR_TIOCM_DTR);
322
323 if (s->mcr & UART_MCR_RTS) {
324 flags |= CHR_TIOCM_RTS;
325 }
326 if (s->mcr & UART_MCR_DTR) {
327 flags |= CHR_TIOCM_DTR;
328 }
329
330 qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_TIOCM, &flags);
331}
332
5ec3a23e
AG
333static void serial_ioport_write(void *opaque, hwaddr addr, uint64_t val,
334 unsigned size)
80cabfad 335{
b41a2cd1 336 SerialState *s = opaque;
3b46e624 337
80cabfad 338 addr &= 7;
8b4a8988 339 DPRINTF("write addr=0x%" HWADDR_PRIx " val=0x%" PRIx64 "\n", addr, val);
80cabfad
FB
340 switch(addr) {
341 default:
342 case 0:
343 if (s->lcr & UART_LCR_DLAB) {
344 s->divider = (s->divider & 0xff00) | val;
f8d179e3 345 serial_update_parameters(s);
80cabfad 346 } else {
81174dae
AL
347 s->thr = (uint8_t) val;
348 if(s->fcr & UART_FCR_FE) {
8e8638fa
PC
349 /* xmit overruns overwrite data, so make space if needed */
350 if (fifo8_is_full(&s->xmit_fifo)) {
351 fifo8_pop(&s->xmit_fifo);
352 }
353 fifo8_push(&s->xmit_fifo, s->thr);
6936bfe5 354 }
b5601df7
PC
355 s->thr_ipending = 0;
356 s->lsr &= ~UART_LSR_THRE;
0d931d70 357 s->lsr &= ~UART_LSR_TEMT;
b5601df7 358 serial_update_irq(s);
807464d8 359 if (s->tsr_retry == 0) {
b0585e7e 360 serial_xmit(s);
f702e62a 361 }
80cabfad
FB
362 }
363 break;
364 case 1:
365 if (s->lcr & UART_LCR_DLAB) {
366 s->divider = (s->divider & 0x00ff) | (val << 8);
f8d179e3 367 serial_update_parameters(s);
80cabfad 368 } else {
1645b8ee 369 uint8_t changed = (s->ier ^ val) & 0x0f;
60e336db 370 s->ier = val & 0x0f;
81174dae 371 /* If the backend device is a real serial port, turn polling of the modem
1645b8ee
PB
372 * status lines on physical port on or off depending on UART_IER_MSI state.
373 */
374 if ((changed & UART_IER_MSI) && s->poll_msl >= 0) {
81174dae
AL
375 if (s->ier & UART_IER_MSI) {
376 s->poll_msl = 1;
377 serial_update_msl(s);
378 } else {
bc72ad67 379 timer_del(s->modem_status_poll);
81174dae
AL
380 s->poll_msl = 0;
381 }
382 }
4e02b0fc
PB
383
384 /* Turning on the THRE interrupt on IER can trigger the interrupt
385 * if LSR.THRE=1, even if it had been masked before by reading IIR.
386 * This is not in the datasheet, but Windows relies on it. It is
387 * unclear if THRE has to be resampled every time THRI becomes
388 * 1, or only on the rising edge. Bochs does the latter, and Windows
1645b8ee
PB
389 * always toggles IER to all zeroes and back to all ones, so do the
390 * same.
4e02b0fc
PB
391 *
392 * If IER.THRI is zero, thr_ipending is not used. Set it to zero
393 * so that the thr_ipending subsection is not migrated.
394 */
1645b8ee
PB
395 if (changed & UART_IER_THRI) {
396 if ((s->ier & UART_IER_THRI) && (s->lsr & UART_LSR_THRE)) {
397 s->thr_ipending = 1;
398 } else {
399 s->thr_ipending = 0;
400 }
401 }
402
403 if (changed) {
404 serial_update_irq(s);
60e336db 405 }
80cabfad
FB
406 }
407 break;
408 case 2:
81174dae 409 /* Did the enable/disable flag change? If so, make sure FIFOs get flushed */
7385b275 410 if ((val ^ s->fcr) & UART_FCR_FE) {
81174dae 411 val |= UART_FCR_XFR | UART_FCR_RFR;
7385b275 412 }
81174dae
AL
413
414 /* FIFO clear */
415
416 if (val & UART_FCR_RFR) {
023c3a97 417 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
bc72ad67 418 timer_del(s->fifo_timeout_timer);
7385b275 419 s->timeout_ipending = 0;
8e8638fa 420 fifo8_reset(&s->recv_fifo);
81174dae
AL
421 }
422
423 if (val & UART_FCR_XFR) {
023c3a97
PB
424 s->lsr |= UART_LSR_THRE;
425 s->thr_ipending = 1;
8e8638fa 426 fifo8_reset(&s->xmit_fifo);
81174dae
AL
427 }
428
7385b275 429 serial_write_fcr(s, val & 0xC9);
81174dae 430 serial_update_irq(s);
80cabfad
FB
431 break;
432 case 3:
f8d179e3
FB
433 {
434 int break_enable;
435 s->lcr = val;
436 serial_update_parameters(s);
437 break_enable = (val >> 6) & 1;
438 if (break_enable != s->last_break_enable) {
439 s->last_break_enable = break_enable;
5345fdb4
MAL
440 qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_BREAK,
441 &break_enable);
f8d179e3
FB
442 }
443 }
80cabfad
FB
444 break;
445 case 4:
81174dae 446 {
81174dae
AL
447 int old_mcr = s->mcr;
448 s->mcr = val & 0x1f;
449 if (val & UART_MCR_LOOP)
450 break;
451
452 if (s->poll_msl >= 0 && old_mcr != s->mcr) {
75735842 453 serial_update_tiocm(s);
81174dae
AL
454 /* Update the modem status after a one-character-send wait-time, since there may be a response
455 from the device/computer at the other end of the serial line */
bc72ad67 456 timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time);
81174dae
AL
457 }
458 }
80cabfad
FB
459 break;
460 case 5:
461 break;
462 case 6:
80cabfad
FB
463 break;
464 case 7:
465 s->scr = val;
466 break;
467 }
468}
469
5ec3a23e 470static uint64_t serial_ioport_read(void *opaque, hwaddr addr, unsigned size)
80cabfad 471{
b41a2cd1 472 SerialState *s = opaque;
80cabfad
FB
473 uint32_t ret;
474
475 addr &= 7;
476 switch(addr) {
477 default:
478 case 0:
479 if (s->lcr & UART_LCR_DLAB) {
5fafdf24 480 ret = s->divider & 0xff;
80cabfad 481 } else {
81174dae 482 if(s->fcr & UART_FCR_FE) {
b165b0d8 483 ret = fifo8_is_empty(&s->recv_fifo) ?
8e8638fa
PC
484 0 : fifo8_pop(&s->recv_fifo);
485 if (s->recv_fifo.num == 0) {
81174dae 486 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
7f4f0a22 487 } else {
bc72ad67 488 timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
7f4f0a22 489 }
81174dae
AL
490 s->timeout_ipending = 0;
491 } else {
492 ret = s->rbr;
493 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
494 }
b41a2cd1 495 serial_update_irq(s);
b2a5160c
AZ
496 if (!(s->mcr & UART_MCR_LOOP)) {
497 /* in loopback mode, don't receive any data */
5345fdb4 498 qemu_chr_fe_accept_input(&s->chr);
b2a5160c 499 }
80cabfad
FB
500 }
501 break;
502 case 1:
503 if (s->lcr & UART_LCR_DLAB) {
504 ret = (s->divider >> 8) & 0xff;
505 } else {
506 ret = s->ier;
507 }
508 break;
509 case 2:
510 ret = s->iir;
cdee7bdf 511 if ((ret & UART_IIR_ID) == UART_IIR_THRI) {
80cabfad 512 s->thr_ipending = 0;
71e605f8
JG
513 serial_update_irq(s);
514 }
80cabfad
FB
515 break;
516 case 3:
517 ret = s->lcr;
518 break;
519 case 4:
520 ret = s->mcr;
521 break;
522 case 5:
523 ret = s->lsr;
71e605f8
JG
524 /* Clear break and overrun interrupts */
525 if (s->lsr & (UART_LSR_BI|UART_LSR_OE)) {
526 s->lsr &= ~(UART_LSR_BI|UART_LSR_OE);
81174dae
AL
527 serial_update_irq(s);
528 }
80cabfad
FB
529 break;
530 case 6:
531 if (s->mcr & UART_MCR_LOOP) {
532 /* in loopback, the modem output pins are connected to the
533 inputs */
534 ret = (s->mcr & 0x0c) << 4;
535 ret |= (s->mcr & 0x02) << 3;
536 ret |= (s->mcr & 0x01) << 5;
537 } else {
81174dae
AL
538 if (s->poll_msl >= 0)
539 serial_update_msl(s);
80cabfad 540 ret = s->msr;
81174dae
AL
541 /* Clear delta bits & msr int after read, if they were set */
542 if (s->msr & UART_MSR_ANY_DELTA) {
543 s->msr &= 0xF0;
544 serial_update_irq(s);
545 }
80cabfad
FB
546 }
547 break;
548 case 7:
549 ret = s->scr;
550 break;
551 }
8b4a8988 552 DPRINTF("read addr=0x%" HWADDR_PRIx " val=0x%02x\n", addr, ret);
80cabfad
FB
553 return ret;
554}
555
82c643ff 556static int serial_can_receive(SerialState *s)
80cabfad 557{
81174dae 558 if(s->fcr & UART_FCR_FE) {
8e8638fa 559 if (s->recv_fifo.num < UART_FIFO_LENGTH) {
7f4f0a22
PC
560 /*
561 * Advertise (fifo.itl - fifo.count) bytes when count < ITL, and 1
562 * if above. If UART_FIFO_LENGTH - fifo.count is advertised the
563 * effect will be to almost always fill the fifo completely before
564 * the guest has a chance to respond, effectively overriding the ITL
565 * that the guest has set.
566 */
8e8638fa
PC
567 return (s->recv_fifo.num <= s->recv_fifo_itl) ?
568 s->recv_fifo_itl - s->recv_fifo.num : 1;
7f4f0a22
PC
569 } else {
570 return 0;
571 }
81174dae 572 } else {
7f4f0a22 573 return !(s->lsr & UART_LSR_DR);
81174dae 574 }
80cabfad
FB
575}
576
82c643ff 577static void serial_receive_break(SerialState *s)
80cabfad 578{
80cabfad 579 s->rbr = 0;
40ff1624 580 /* When the LSR_DR is set a null byte is pushed into the fifo */
8e8638fa 581 recv_fifo_put(s, '\0');
80cabfad 582 s->lsr |= UART_LSR_BI | UART_LSR_DR;
b41a2cd1 583 serial_update_irq(s);
80cabfad
FB
584}
585
81174dae
AL
586/* There's data in recv_fifo and s->rbr has not been read for 4 char transmit times */
587static void fifo_timeout_int (void *opaque) {
588 SerialState *s = opaque;
8e8638fa 589 if (s->recv_fifo.num) {
81174dae
AL
590 s->timeout_ipending = 1;
591 serial_update_irq(s);
592 }
593}
594
b41a2cd1 595static int serial_can_receive1(void *opaque)
80cabfad 596{
b41a2cd1
FB
597 SerialState *s = opaque;
598 return serial_can_receive(s);
599}
600
601static void serial_receive1(void *opaque, const uint8_t *buf, int size)
602{
603 SerialState *s = opaque;
9826fd59
GH
604
605 if (s->wakeup) {
606 qemu_system_wakeup_request(QEMU_WAKEUP_REASON_OTHER);
607 }
81174dae
AL
608 if(s->fcr & UART_FCR_FE) {
609 int i;
610 for (i = 0; i < size; i++) {
8e8638fa 611 recv_fifo_put(s, buf[i]);
81174dae
AL
612 }
613 s->lsr |= UART_LSR_DR;
614 /* call the timeout receive callback in 4 char transmit time */
bc72ad67 615 timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
81174dae 616 } else {
71e605f8
JG
617 if (s->lsr & UART_LSR_DR)
618 s->lsr |= UART_LSR_OE;
81174dae
AL
619 s->rbr = buf[0];
620 s->lsr |= UART_LSR_DR;
621 }
622 serial_update_irq(s);
b41a2cd1 623}
80cabfad 624
82c643ff
FB
625static void serial_event(void *opaque, int event)
626{
627 SerialState *s = opaque;
b6601141 628 DPRINTF("event %x\n", event);
82c643ff
FB
629 if (event == CHR_EVENT_BREAK)
630 serial_receive_break(s);
631}
632
d4bfa4d7 633static void serial_pre_save(void *opaque)
8738a8d0 634{
d4bfa4d7 635 SerialState *s = opaque;
747791f1 636 s->fcr_vmstate = s->fcr;
8738a8d0
FB
637}
638
7385b275
PD
639static int serial_pre_load(void *opaque)
640{
641 SerialState *s = opaque;
642 s->thr_ipending = -1;
643 s->poll_msl = -1;
644 return 0;
645}
646
e59fb374 647static int serial_post_load(void *opaque, int version_id)
747791f1
JQ
648{
649 SerialState *s = opaque;
81174dae 650
4c18ce94
JQ
651 if (version_id < 3) {
652 s->fcr_vmstate = 0;
653 }
7385b275
PD
654 if (s->thr_ipending == -1) {
655 s->thr_ipending = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
656 }
9f34a35e
PB
657
658 if (s->tsr_retry > 0) {
659 /* tsr_retry > 0 implies LSR.TEMT = 0 (transmitter not empty). */
660 if (s->lsr & UART_LSR_TEMT) {
661 error_report("inconsistent state in serial device "
662 "(tsr empty, tsr_retry=%d", s->tsr_retry);
663 return -1;
664 }
665
666 if (s->tsr_retry > MAX_XMIT_RETRY) {
667 s->tsr_retry = MAX_XMIT_RETRY;
668 }
669
670 assert(s->watch_tag == 0);
5345fdb4 671 s->watch_tag = qemu_chr_fe_add_watch(&s->chr, G_IO_OUT | G_IO_HUP,
9f34a35e
PB
672 serial_watch_cb, s);
673 } else {
674 /* tsr_retry == 0 implies LSR.TEMT = 1 (transmitter empty). */
675 if (!(s->lsr & UART_LSR_TEMT)) {
676 error_report("inconsistent state in serial device "
677 "(tsr not empty, tsr_retry=0");
678 return -1;
679 }
807464d8
PB
680 }
681
7385b275 682 s->last_break_enable = (s->lcr >> 6) & 1;
81174dae 683 /* Initialize fcr via setter to perform essential side-effects */
7385b275 684 serial_write_fcr(s, s->fcr_vmstate);
9a7c4878 685 serial_update_parameters(s);
8738a8d0
FB
686 return 0;
687}
688
7385b275
PD
689static bool serial_thr_ipending_needed(void *opaque)
690{
691 SerialState *s = opaque;
bfa73628
PB
692
693 if (s->ier & UART_IER_THRI) {
694 bool expected_value = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
695 return s->thr_ipending != expected_value;
696 } else {
697 /* LSR.THRE will be sampled again when the interrupt is
698 * enabled. thr_ipending is not used in this case, do
699 * not migrate it.
700 */
701 return false;
702 }
7385b275
PD
703}
704
92013cf8 705static const VMStateDescription vmstate_serial_thr_ipending = {
7385b275
PD
706 .name = "serial/thr_ipending",
707 .version_id = 1,
708 .minimum_version_id = 1,
5cd8cada 709 .needed = serial_thr_ipending_needed,
7385b275
PD
710 .fields = (VMStateField[]) {
711 VMSTATE_INT32(thr_ipending, SerialState),
712 VMSTATE_END_OF_LIST()
713 }
714};
715
716static bool serial_tsr_needed(void *opaque)
717{
718 SerialState *s = (SerialState *)opaque;
719 return s->tsr_retry != 0;
720}
721
92013cf8 722static const VMStateDescription vmstate_serial_tsr = {
7385b275
PD
723 .name = "serial/tsr",
724 .version_id = 1,
725 .minimum_version_id = 1,
5cd8cada 726 .needed = serial_tsr_needed,
7385b275 727 .fields = (VMStateField[]) {
807464d8 728 VMSTATE_UINT32(tsr_retry, SerialState),
7385b275
PD
729 VMSTATE_UINT8(thr, SerialState),
730 VMSTATE_UINT8(tsr, SerialState),
731 VMSTATE_END_OF_LIST()
732 }
733};
734
735static bool serial_recv_fifo_needed(void *opaque)
736{
737 SerialState *s = (SerialState *)opaque;
738 return !fifo8_is_empty(&s->recv_fifo);
739
740}
741
92013cf8 742static const VMStateDescription vmstate_serial_recv_fifo = {
7385b275
PD
743 .name = "serial/recv_fifo",
744 .version_id = 1,
745 .minimum_version_id = 1,
5cd8cada 746 .needed = serial_recv_fifo_needed,
7385b275
PD
747 .fields = (VMStateField[]) {
748 VMSTATE_STRUCT(recv_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
749 VMSTATE_END_OF_LIST()
750 }
751};
752
753static bool serial_xmit_fifo_needed(void *opaque)
754{
755 SerialState *s = (SerialState *)opaque;
756 return !fifo8_is_empty(&s->xmit_fifo);
757}
758
92013cf8 759static const VMStateDescription vmstate_serial_xmit_fifo = {
7385b275
PD
760 .name = "serial/xmit_fifo",
761 .version_id = 1,
762 .minimum_version_id = 1,
5cd8cada 763 .needed = serial_xmit_fifo_needed,
7385b275
PD
764 .fields = (VMStateField[]) {
765 VMSTATE_STRUCT(xmit_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
766 VMSTATE_END_OF_LIST()
767 }
768};
769
770static bool serial_fifo_timeout_timer_needed(void *opaque)
771{
772 SerialState *s = (SerialState *)opaque;
773 return timer_pending(s->fifo_timeout_timer);
774}
775
92013cf8 776static const VMStateDescription vmstate_serial_fifo_timeout_timer = {
7385b275
PD
777 .name = "serial/fifo_timeout_timer",
778 .version_id = 1,
779 .minimum_version_id = 1,
5cd8cada 780 .needed = serial_fifo_timeout_timer_needed,
7385b275 781 .fields = (VMStateField[]) {
e720677e 782 VMSTATE_TIMER_PTR(fifo_timeout_timer, SerialState),
7385b275
PD
783 VMSTATE_END_OF_LIST()
784 }
785};
786
787static bool serial_timeout_ipending_needed(void *opaque)
788{
789 SerialState *s = (SerialState *)opaque;
790 return s->timeout_ipending != 0;
791}
792
92013cf8 793static const VMStateDescription vmstate_serial_timeout_ipending = {
7385b275
PD
794 .name = "serial/timeout_ipending",
795 .version_id = 1,
796 .minimum_version_id = 1,
5cd8cada 797 .needed = serial_timeout_ipending_needed,
7385b275
PD
798 .fields = (VMStateField[]) {
799 VMSTATE_INT32(timeout_ipending, SerialState),
800 VMSTATE_END_OF_LIST()
801 }
802};
803
804static bool serial_poll_needed(void *opaque)
805{
806 SerialState *s = (SerialState *)opaque;
807 return s->poll_msl >= 0;
808}
809
92013cf8 810static const VMStateDescription vmstate_serial_poll = {
7385b275
PD
811 .name = "serial/poll",
812 .version_id = 1,
5cd8cada 813 .needed = serial_poll_needed,
7385b275
PD
814 .minimum_version_id = 1,
815 .fields = (VMStateField[]) {
816 VMSTATE_INT32(poll_msl, SerialState),
e720677e 817 VMSTATE_TIMER_PTR(modem_status_poll, SerialState),
7385b275
PD
818 VMSTATE_END_OF_LIST()
819 }
820};
821
488cb996 822const VMStateDescription vmstate_serial = {
747791f1
JQ
823 .name = "serial",
824 .version_id = 3,
825 .minimum_version_id = 2,
826 .pre_save = serial_pre_save,
7385b275 827 .pre_load = serial_pre_load,
747791f1 828 .post_load = serial_post_load,
d49805ae 829 .fields = (VMStateField[]) {
747791f1
JQ
830 VMSTATE_UINT16_V(divider, SerialState, 2),
831 VMSTATE_UINT8(rbr, SerialState),
832 VMSTATE_UINT8(ier, SerialState),
833 VMSTATE_UINT8(iir, SerialState),
834 VMSTATE_UINT8(lcr, SerialState),
835 VMSTATE_UINT8(mcr, SerialState),
836 VMSTATE_UINT8(lsr, SerialState),
837 VMSTATE_UINT8(msr, SerialState),
838 VMSTATE_UINT8(scr, SerialState),
839 VMSTATE_UINT8_V(fcr_vmstate, SerialState, 3),
840 VMSTATE_END_OF_LIST()
7385b275 841 },
5cd8cada
JQ
842 .subsections = (const VMStateDescription*[]) {
843 &vmstate_serial_thr_ipending,
844 &vmstate_serial_tsr,
845 &vmstate_serial_recv_fifo,
846 &vmstate_serial_xmit_fifo,
847 &vmstate_serial_fifo_timeout_timer,
848 &vmstate_serial_timeout_ipending,
849 &vmstate_serial_poll,
850 NULL
747791f1
JQ
851 }
852};
853
b2a5160c
AZ
854static void serial_reset(void *opaque)
855{
856 SerialState *s = opaque;
857
a1df76da
PB
858 if (s->watch_tag > 0) {
859 g_source_remove(s->watch_tag);
860 s->watch_tag = 0;
861 }
862
b2a5160c
AZ
863 s->rbr = 0;
864 s->ier = 0;
865 s->iir = UART_IIR_NO_INT;
866 s->lcr = 0;
b2a5160c
AZ
867 s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
868 s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS;
718b8aec 869 /* Default to 9600 baud, 1 start bit, 8 data bits, 1 stop bit, no parity. */
81174dae
AL
870 s->divider = 0x0C;
871 s->mcr = UART_MCR_OUT2;
b2a5160c 872 s->scr = 0;
81174dae 873 s->tsr_retry = 0;
73bcb24d 874 s->char_transmit_time = (NANOSECONDS_PER_SECOND / 9600) * 10;
81174dae
AL
875 s->poll_msl = 0;
876
7385b275
PD
877 s->timeout_ipending = 0;
878 timer_del(s->fifo_timeout_timer);
879 timer_del(s->modem_status_poll);
880
8e8638fa
PC
881 fifo8_reset(&s->recv_fifo);
882 fifo8_reset(&s->xmit_fifo);
81174dae 883
bc72ad67 884 s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
b2a5160c
AZ
885
886 s->thr_ipending = 0;
887 s->last_break_enable = 0;
888 qemu_irq_lower(s->irq);
a30cf876
PB
889
890 serial_update_msl(s);
891 s->msr &= ~UART_MSR_ANY_DELTA;
b2a5160c
AZ
892}
893
1a29cc8f
AN
894static int serial_be_change(void *opaque)
895{
896 SerialState *s = opaque;
897
898 qemu_chr_fe_set_handlers(&s->chr, serial_can_receive1, serial_receive1,
899 serial_event, serial_be_change, s, NULL, true);
900
901 serial_update_parameters(s);
902
903 qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_BREAK,
904 &s->last_break_enable);
905
906 s->poll_msl = (s->ier & UART_IER_MSI) ? 1 : 0;
907 serial_update_msl(s);
908
909 if (s->poll_msl >= 0 && !(s->mcr & UART_MCR_LOOP)) {
910 serial_update_tiocm(s);
911 }
912
913 if (s->watch_tag > 0) {
914 g_source_remove(s->watch_tag);
915 s->watch_tag = qemu_chr_fe_add_watch(&s->chr, G_IO_OUT | G_IO_HUP,
916 serial_watch_cb, s);
917 }
918
919 return 0;
920}
921
db895a1e 922void serial_realize_core(SerialState *s, Error **errp)
81174dae 923{
30650701 924 if (!qemu_chr_fe_backend_connected(&s->chr)) {
db895a1e
AF
925 error_setg(errp, "Can't create serial device, empty char device");
926 return;
387f4a5a
AJ
927 }
928
bc72ad67 929 s->modem_status_poll = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) serial_update_msl, s);
81174dae 930
bc72ad67 931 s->fifo_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) fifo_timeout_int, s);
a08d4367 932 qemu_register_reset(serial_reset, s);
81174dae 933
5345fdb4 934 qemu_chr_fe_set_handlers(&s->chr, serial_can_receive1, serial_receive1,
1a29cc8f 935 serial_event, serial_be_change, s, NULL, true);
8e8638fa
PC
936 fifo8_create(&s->recv_fifo, UART_FIFO_LENGTH);
937 fifo8_create(&s->xmit_fifo, UART_FIFO_LENGTH);
4df7961f 938 serial_reset(s);
81174dae
AL
939}
940
419ad672
GH
941void serial_exit_core(SerialState *s)
942{
1ce2610c 943 qemu_chr_fe_deinit(&s->chr, false);
8409dc88
LQ
944
945 timer_del(s->modem_status_poll);
946 timer_free(s->modem_status_poll);
947
948 timer_del(s->fifo_timeout_timer);
949 timer_free(s->fifo_timeout_timer);
950
951 fifo8_destroy(&s->recv_fifo);
952 fifo8_destroy(&s->xmit_fifo);
953
419ad672
GH
954 qemu_unregister_reset(serial_reset, s);
955}
956
038eaf82
SW
957/* Change the main reference oscillator frequency. */
958void serial_set_frequency(SerialState *s, uint32_t frequency)
959{
960 s->baudbase = frequency;
961 serial_update_parameters(s);
962}
963
488cb996 964const MemoryRegionOps serial_io_ops = {
5ec3a23e
AG
965 .read = serial_ioport_read,
966 .write = serial_ioport_write,
967 .impl = {
968 .min_access_size = 1,
969 .max_access_size = 1,
970 },
971 .endianness = DEVICE_LITTLE_ENDIAN,
a941ae45
RH
972};
973
b6cd0ea1 974SerialState *serial_init(int base, qemu_irq irq, int baudbase,
0ec7b3e7 975 Chardev *chr, MemoryRegion *system_io)
b41a2cd1
FB
976{
977 SerialState *s;
978
7267c094 979 s = g_malloc0(sizeof(SerialState));
6936bfe5 980
ac0be998
GH
981 s->irq = irq;
982 s->baudbase = baudbase;
becdfa00 983 qemu_chr_fe_init(&s->chr, chr, &error_abort);
007b0657 984 serial_realize_core(s, &error_fatal);
b41a2cd1 985
0be71e32 986 vmstate_register(NULL, base, &vmstate_serial, s);
8738a8d0 987
2c9b15ca 988 memory_region_init_io(&s->io, NULL, &serial_io_ops, s, "serial", 8);
568fd159 989 memory_region_add_subregion(system_io, base, &s->io);
5ec3a23e 990
b41a2cd1 991 return s;
80cabfad 992}
e5d13e2f
FB
993
994/* Memory mapped interface */
a8170e5e 995static uint64_t serial_mm_read(void *opaque, hwaddr addr,
8e8ffc44 996 unsigned size)
e5d13e2f
FB
997{
998 SerialState *s = opaque;
5ec3a23e 999 return serial_ioport_read(s, addr >> s->it_shift, 1);
e5d13e2f
FB
1000}
1001
a8170e5e 1002static void serial_mm_write(void *opaque, hwaddr addr,
8e8ffc44 1003 uint64_t value, unsigned size)
2d48377a
BS
1004{
1005 SerialState *s = opaque;
8e8ffc44 1006 value &= ~0u >> (32 - (size * 8));
5ec3a23e 1007 serial_ioport_write(s, addr >> s->it_shift, value, 1);
2d48377a
BS
1008}
1009
8e8ffc44
RH
1010static const MemoryRegionOps serial_mm_ops[3] = {
1011 [DEVICE_NATIVE_ENDIAN] = {
1012 .read = serial_mm_read,
1013 .write = serial_mm_write,
1014 .endianness = DEVICE_NATIVE_ENDIAN,
1015 },
1016 [DEVICE_LITTLE_ENDIAN] = {
1017 .read = serial_mm_read,
1018 .write = serial_mm_write,
1019 .endianness = DEVICE_LITTLE_ENDIAN,
1020 },
1021 [DEVICE_BIG_ENDIAN] = {
1022 .read = serial_mm_read,
1023 .write = serial_mm_write,
1024 .endianness = DEVICE_BIG_ENDIAN,
1025 },
e5d13e2f
FB
1026};
1027
39186d8a 1028SerialState *serial_mm_init(MemoryRegion *address_space,
a8170e5e 1029 hwaddr base, int it_shift,
39186d8a 1030 qemu_irq irq, int baudbase,
0ec7b3e7 1031 Chardev *chr, enum device_endian end)
e5d13e2f
FB
1032{
1033 SerialState *s;
e5d13e2f 1034
7267c094 1035 s = g_malloc0(sizeof(SerialState));
81174dae 1036
e5d13e2f 1037 s->it_shift = it_shift;
ac0be998
GH
1038 s->irq = irq;
1039 s->baudbase = baudbase;
becdfa00 1040 qemu_chr_fe_init(&s->chr, chr, &error_abort);
e5d13e2f 1041
007b0657 1042 serial_realize_core(s, &error_fatal);
0be71e32 1043 vmstate_register(NULL, base, &vmstate_serial, s);
e5d13e2f 1044
2c9b15ca 1045 memory_region_init_io(&s->io, NULL, &serial_mm_ops[end], s,
8e8ffc44 1046 "serial", 8 << it_shift);
39186d8a 1047 memory_region_add_subregion(address_space, base, &s->io);
e5d13e2f
FB
1048 return s;
1049}
This page took 1.117001 seconds and 4 git commands to generate.