]> Git Repo - qemu.git/blame - hw/char/serial.c
serial: update LSR on enabling/disabling FIFOs
[qemu.git] / hw / char / serial.c
CommitLineData
80cabfad 1/*
81174dae 2 * QEMU 16550A UART emulation
5fafdf24 3 *
80cabfad 4 * Copyright (c) 2003-2004 Fabrice Bellard
81174dae 5 * Copyright (c) 2008 Citrix Systems, Inc.
5fafdf24 6 *
80cabfad
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
488cb996 25
0d09e41a 26#include "hw/char/serial.h"
dccfcd0e 27#include "sysemu/char.h"
1de7afc9 28#include "qemu/timer.h"
022c62cb 29#include "exec/address-spaces.h"
4a44d85e 30#include "qemu/error-report.h"
80cabfad
FB
31
32//#define DEBUG_SERIAL
33
34#define UART_LCR_DLAB 0x80 /* Divisor latch access bit */
35
36#define UART_IER_MSI 0x08 /* Enable Modem status interrupt */
37#define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */
38#define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */
39#define UART_IER_RDI 0x01 /* Enable receiver data interrupt */
40
41#define UART_IIR_NO_INT 0x01 /* No interrupts pending */
42#define UART_IIR_ID 0x06 /* Mask for the interrupt ID */
43
44#define UART_IIR_MSI 0x00 /* Modem status interrupt */
45#define UART_IIR_THRI 0x02 /* Transmitter holding register empty */
46#define UART_IIR_RDI 0x04 /* Receiver data interrupt */
47#define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */
81174dae
AL
48#define UART_IIR_CTI 0x0C /* Character Timeout Indication */
49
50#define UART_IIR_FENF 0x80 /* Fifo enabled, but not functionning */
51#define UART_IIR_FE 0xC0 /* Fifo enabled */
80cabfad
FB
52
53/*
54 * These are the definitions for the Modem Control Register
55 */
56#define UART_MCR_LOOP 0x10 /* Enable loopback test mode */
57#define UART_MCR_OUT2 0x08 /* Out2 complement */
58#define UART_MCR_OUT1 0x04 /* Out1 complement */
59#define UART_MCR_RTS 0x02 /* RTS complement */
60#define UART_MCR_DTR 0x01 /* DTR complement */
61
62/*
63 * These are the definitions for the Modem Status Register
64 */
65#define UART_MSR_DCD 0x80 /* Data Carrier Detect */
66#define UART_MSR_RI 0x40 /* Ring Indicator */
67#define UART_MSR_DSR 0x20 /* Data Set Ready */
68#define UART_MSR_CTS 0x10 /* Clear to Send */
69#define UART_MSR_DDCD 0x08 /* Delta DCD */
70#define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */
71#define UART_MSR_DDSR 0x02 /* Delta DSR */
72#define UART_MSR_DCTS 0x01 /* Delta CTS */
73#define UART_MSR_ANY_DELTA 0x0F /* Any of the delta bits! */
74
75#define UART_LSR_TEMT 0x40 /* Transmitter empty */
76#define UART_LSR_THRE 0x20 /* Transmit-hold-register empty */
77#define UART_LSR_BI 0x10 /* Break interrupt indicator */
78#define UART_LSR_FE 0x08 /* Frame error indicator */
79#define UART_LSR_PE 0x04 /* Parity error indicator */
80#define UART_LSR_OE 0x02 /* Overrun error indicator */
81#define UART_LSR_DR 0x01 /* Receiver data ready */
81174dae 82#define UART_LSR_INT_ANY 0x1E /* Any of the lsr-interrupt-triggering status bits */
80cabfad 83
81174dae
AL
84/* Interrupt trigger levels. The byte-counts are for 16550A - in newer UARTs the byte-count for each ITL is higher. */
85
86#define UART_FCR_ITL_1 0x00 /* 1 byte ITL */
87#define UART_FCR_ITL_2 0x40 /* 4 bytes ITL */
88#define UART_FCR_ITL_3 0x80 /* 8 bytes ITL */
89#define UART_FCR_ITL_4 0xC0 /* 14 bytes ITL */
90
91#define UART_FCR_DMS 0x08 /* DMA Mode Select */
92#define UART_FCR_XFR 0x04 /* XMIT Fifo Reset */
93#define UART_FCR_RFR 0x02 /* RCVR Fifo Reset */
94#define UART_FCR_FE 0x01 /* FIFO Enable */
95
81174dae
AL
96#define MAX_XMIT_RETRY 4
97
b6601141
MN
98#ifdef DEBUG_SERIAL
99#define DPRINTF(fmt, ...) \
46411f86 100do { fprintf(stderr, "serial: " fmt , ## __VA_ARGS__); } while (0)
b6601141
MN
101#else
102#define DPRINTF(fmt, ...) \
46411f86 103do {} while (0)
b6601141
MN
104#endif
105
81174dae 106static void serial_receive1(void *opaque, const uint8_t *buf, int size);
b2a5160c 107
8e8638fa 108static inline void recv_fifo_put(SerialState *s, uint8_t chr)
80cabfad 109{
71e605f8 110 /* Receive overruns do not overwrite FIFO contents. */
8e8638fa
PC
111 if (!fifo8_is_full(&s->recv_fifo)) {
112 fifo8_push(&s->recv_fifo, chr);
113 } else {
71e605f8 114 s->lsr |= UART_LSR_OE;
8e8638fa 115 }
81174dae 116}
6936bfe5 117
81174dae
AL
118static void serial_update_irq(SerialState *s)
119{
120 uint8_t tmp_iir = UART_IIR_NO_INT;
121
81174dae
AL
122 if ((s->ier & UART_IER_RLSI) && (s->lsr & UART_LSR_INT_ANY)) {
123 tmp_iir = UART_IIR_RLSI;
5628a626 124 } else if ((s->ier & UART_IER_RDI) && s->timeout_ipending) {
c9a33054
AZ
125 /* Note that(s->ier & UART_IER_RDI) can mask this interrupt,
126 * this is not in the specification but is observed on existing
127 * hardware. */
81174dae 128 tmp_iir = UART_IIR_CTI;
2d6ee8e7
JL
129 } else if ((s->ier & UART_IER_RDI) && (s->lsr & UART_LSR_DR) &&
130 (!(s->fcr & UART_FCR_FE) ||
8e8638fa 131 s->recv_fifo.num >= s->recv_fifo_itl)) {
2d6ee8e7 132 tmp_iir = UART_IIR_RDI;
81174dae
AL
133 } else if ((s->ier & UART_IER_THRI) && s->thr_ipending) {
134 tmp_iir = UART_IIR_THRI;
135 } else if ((s->ier & UART_IER_MSI) && (s->msr & UART_MSR_ANY_DELTA)) {
136 tmp_iir = UART_IIR_MSI;
137 }
138
139 s->iir = tmp_iir | (s->iir & 0xF0);
140
141 if (tmp_iir != UART_IIR_NO_INT) {
142 qemu_irq_raise(s->irq);
143 } else {
144 qemu_irq_lower(s->irq);
6936bfe5 145 }
6936bfe5
AJ
146}
147
f8d179e3
FB
148static void serial_update_parameters(SerialState *s)
149{
81174dae 150 int speed, parity, data_bits, stop_bits, frame_size;
2122c51a 151 QEMUSerialSetParams ssp;
f8d179e3 152
81174dae
AL
153 if (s->divider == 0)
154 return;
155
718b8aec 156 /* Start bit. */
81174dae 157 frame_size = 1;
f8d179e3 158 if (s->lcr & 0x08) {
718b8aec
SW
159 /* Parity bit. */
160 frame_size++;
f8d179e3
FB
161 if (s->lcr & 0x10)
162 parity = 'E';
163 else
164 parity = 'O';
165 } else {
166 parity = 'N';
167 }
5fafdf24 168 if (s->lcr & 0x04)
f8d179e3
FB
169 stop_bits = 2;
170 else
171 stop_bits = 1;
81174dae 172
f8d179e3 173 data_bits = (s->lcr & 0x03) + 5;
81174dae 174 frame_size += data_bits + stop_bits;
b6cd0ea1 175 speed = s->baudbase / s->divider;
2122c51a
FB
176 ssp.speed = speed;
177 ssp.parity = parity;
178 ssp.data_bits = data_bits;
179 ssp.stop_bits = stop_bits;
6ee093c9 180 s->char_transmit_time = (get_ticks_per_sec() / speed) * frame_size;
41084f1b 181 qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
b6601141
MN
182
183 DPRINTF("speed=%d parity=%c data=%d stop=%d\n",
f8d179e3 184 speed, parity, data_bits, stop_bits);
f8d179e3
FB
185}
186
81174dae
AL
187static void serial_update_msl(SerialState *s)
188{
189 uint8_t omsr;
190 int flags;
191
bc72ad67 192 timer_del(s->modem_status_poll);
81174dae 193
41084f1b 194 if (qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags) == -ENOTSUP) {
81174dae
AL
195 s->poll_msl = -1;
196 return;
197 }
198
199 omsr = s->msr;
200
201 s->msr = (flags & CHR_TIOCM_CTS) ? s->msr | UART_MSR_CTS : s->msr & ~UART_MSR_CTS;
202 s->msr = (flags & CHR_TIOCM_DSR) ? s->msr | UART_MSR_DSR : s->msr & ~UART_MSR_DSR;
203 s->msr = (flags & CHR_TIOCM_CAR) ? s->msr | UART_MSR_DCD : s->msr & ~UART_MSR_DCD;
204 s->msr = (flags & CHR_TIOCM_RI) ? s->msr | UART_MSR_RI : s->msr & ~UART_MSR_RI;
205
206 if (s->msr != omsr) {
207 /* Set delta bits */
208 s->msr = s->msr | ((s->msr >> 4) ^ (omsr >> 4));
209 /* UART_MSR_TERI only if change was from 1 -> 0 */
210 if ((s->msr & UART_MSR_TERI) && !(omsr & UART_MSR_RI))
211 s->msr &= ~UART_MSR_TERI;
212 serial_update_irq(s);
213 }
214
215 /* The real 16550A apparently has a 250ns response latency to line status changes.
216 We'll be lazy and poll only every 10ms, and only poll it at all if MSI interrupts are turned on */
217
218 if (s->poll_msl)
bc72ad67 219 timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + get_ticks_per_sec() / 100);
81174dae
AL
220}
221
fcfb4d6a 222static gboolean serial_xmit(GIOChannel *chan, GIOCondition cond, void *opaque)
81174dae
AL
223{
224 SerialState *s = opaque;
81174dae 225
f702e62a 226 do {
0d931d70 227 assert(!(s->lsr & UART_LSR_TEMT));
f702e62a 228 if (s->tsr_retry <= 0) {
0d931d70
PB
229 assert(!(s->lsr & UART_LSR_THRE));
230
f702e62a 231 if (s->fcr & UART_FCR_FE) {
0d931d70 232 assert(!fifo8_is_empty(&s->xmit_fifo));
f702e62a
KB
233 s->tsr = fifo8_pop(&s->xmit_fifo);
234 if (!s->xmit_fifo.num) {
235 s->lsr |= UART_LSR_THRE;
236 }
f702e62a
KB
237 } else {
238 s->tsr = s->thr;
81174dae 239 s->lsr |= UART_LSR_THRE;
0d931d70
PB
240 }
241 if ((s->lsr & UART_LSR_THRE) && !s->thr_ipending) {
242 s->thr_ipending = 1;
243 serial_update_irq(s);
7f4f0a22 244 }
81174dae 245 }
81174dae 246
f702e62a
KB
247 if (s->mcr & UART_MCR_LOOP) {
248 /* in loopback mode, say that we just received a char */
249 serial_receive1(s, &s->tsr, 1);
250 } else if (qemu_chr_fe_write(s->chr, &s->tsr, 1) != 1) {
251 if (s->tsr_retry >= 0 && s->tsr_retry < MAX_XMIT_RETRY &&
252 qemu_chr_fe_add_watch(s->chr, G_IO_OUT|G_IO_HUP,
253 serial_xmit, s) > 0) {
254 s->tsr_retry++;
255 return FALSE;
256 }
257 s->tsr_retry = 0;
258 } else {
259 s->tsr_retry = 0;
81174dae 260 }
0d931d70 261
f702e62a
KB
262 /* Transmit another byte if it is already available. It is only
263 possible when FIFO is enabled and not empty. */
0d931d70 264 } while (!(s->lsr & UART_LSR_THRE));
81174dae 265
bc72ad67 266 s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
0d931d70 267 s->lsr |= UART_LSR_TEMT;
fcfb4d6a
AL
268
269 return FALSE;
81174dae
AL
270}
271
272
7385b275
PD
273/* Setter for FCR.
274 is_load flag means, that value is set while loading VM state
275 and interrupt should not be invoked */
276static void serial_write_fcr(SerialState *s, uint8_t val)
277{
278 /* Set fcr - val only has the bits that are supposed to "stick" */
279 s->fcr = val;
280
281 if (val & UART_FCR_FE) {
282 s->iir |= UART_IIR_FE;
283 /* Set recv_fifo trigger Level */
284 switch (val & 0xC0) {
285 case UART_FCR_ITL_1:
286 s->recv_fifo_itl = 1;
287 break;
288 case UART_FCR_ITL_2:
289 s->recv_fifo_itl = 4;
290 break;
291 case UART_FCR_ITL_3:
292 s->recv_fifo_itl = 8;
293 break;
294 case UART_FCR_ITL_4:
295 s->recv_fifo_itl = 14;
296 break;
297 }
298 } else {
299 s->iir &= ~UART_IIR_FE;
300 }
301}
302
5ec3a23e
AG
303static void serial_ioport_write(void *opaque, hwaddr addr, uint64_t val,
304 unsigned size)
80cabfad 305{
b41a2cd1 306 SerialState *s = opaque;
3b46e624 307
80cabfad 308 addr &= 7;
8b4a8988 309 DPRINTF("write addr=0x%" HWADDR_PRIx " val=0x%" PRIx64 "\n", addr, val);
80cabfad
FB
310 switch(addr) {
311 default:
312 case 0:
313 if (s->lcr & UART_LCR_DLAB) {
314 s->divider = (s->divider & 0xff00) | val;
f8d179e3 315 serial_update_parameters(s);
80cabfad 316 } else {
81174dae
AL
317 s->thr = (uint8_t) val;
318 if(s->fcr & UART_FCR_FE) {
8e8638fa
PC
319 /* xmit overruns overwrite data, so make space if needed */
320 if (fifo8_is_full(&s->xmit_fifo)) {
321 fifo8_pop(&s->xmit_fifo);
322 }
323 fifo8_push(&s->xmit_fifo, s->thr);
6936bfe5 324 }
b5601df7
PC
325 s->thr_ipending = 0;
326 s->lsr &= ~UART_LSR_THRE;
0d931d70 327 s->lsr &= ~UART_LSR_TEMT;
b5601df7 328 serial_update_irq(s);
f702e62a
KB
329 if (s->tsr_retry <= 0) {
330 serial_xmit(NULL, G_IO_OUT, s);
331 }
80cabfad
FB
332 }
333 break;
334 case 1:
335 if (s->lcr & UART_LCR_DLAB) {
336 s->divider = (s->divider & 0x00ff) | (val << 8);
f8d179e3 337 serial_update_parameters(s);
80cabfad 338 } else {
60e336db 339 s->ier = val & 0x0f;
81174dae
AL
340 /* If the backend device is a real serial port, turn polling of the modem
341 status lines on physical port on or off depending on UART_IER_MSI state */
342 if (s->poll_msl >= 0) {
343 if (s->ier & UART_IER_MSI) {
344 s->poll_msl = 1;
345 serial_update_msl(s);
346 } else {
bc72ad67 347 timer_del(s->modem_status_poll);
81174dae
AL
348 s->poll_msl = 0;
349 }
350 }
4e02b0fc
PB
351
352 /* Turning on the THRE interrupt on IER can trigger the interrupt
353 * if LSR.THRE=1, even if it had been masked before by reading IIR.
354 * This is not in the datasheet, but Windows relies on it. It is
355 * unclear if THRE has to be resampled every time THRI becomes
356 * 1, or only on the rising edge. Bochs does the latter, and Windows
357 * always toggles IER to all zeroes and back to all ones. But for
358 * now leave it as it has always been in QEMU.
359 *
360 * If IER.THRI is zero, thr_ipending is not used. Set it to zero
361 * so that the thr_ipending subsection is not migrated.
362 */
363 if ((s->ier & UART_IER_THRI) && (s->lsr & UART_LSR_THRE)) {
60e336db 364 s->thr_ipending = 1;
4e02b0fc
PB
365 } else {
366 s->thr_ipending = 0;
60e336db 367 }
4e02b0fc 368 serial_update_irq(s);
80cabfad
FB
369 }
370 break;
371 case 2:
81174dae 372 /* Did the enable/disable flag change? If so, make sure FIFOs get flushed */
7385b275 373 if ((val ^ s->fcr) & UART_FCR_FE) {
81174dae 374 val |= UART_FCR_XFR | UART_FCR_RFR;
7385b275 375 }
81174dae
AL
376
377 /* FIFO clear */
378
379 if (val & UART_FCR_RFR) {
023c3a97 380 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
bc72ad67 381 timer_del(s->fifo_timeout_timer);
7385b275 382 s->timeout_ipending = 0;
8e8638fa 383 fifo8_reset(&s->recv_fifo);
81174dae
AL
384 }
385
386 if (val & UART_FCR_XFR) {
023c3a97
PB
387 s->lsr |= UART_LSR_THRE;
388 s->thr_ipending = 1;
8e8638fa 389 fifo8_reset(&s->xmit_fifo);
81174dae
AL
390 }
391
7385b275 392 serial_write_fcr(s, val & 0xC9);
81174dae 393 serial_update_irq(s);
80cabfad
FB
394 break;
395 case 3:
f8d179e3
FB
396 {
397 int break_enable;
398 s->lcr = val;
399 serial_update_parameters(s);
400 break_enable = (val >> 6) & 1;
401 if (break_enable != s->last_break_enable) {
402 s->last_break_enable = break_enable;
41084f1b 403 qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_BREAK,
2122c51a 404 &break_enable);
f8d179e3
FB
405 }
406 }
80cabfad
FB
407 break;
408 case 4:
81174dae
AL
409 {
410 int flags;
411 int old_mcr = s->mcr;
412 s->mcr = val & 0x1f;
413 if (val & UART_MCR_LOOP)
414 break;
415
416 if (s->poll_msl >= 0 && old_mcr != s->mcr) {
417
41084f1b 418 qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_GET_TIOCM, &flags);
81174dae
AL
419
420 flags &= ~(CHR_TIOCM_RTS | CHR_TIOCM_DTR);
421
422 if (val & UART_MCR_RTS)
423 flags |= CHR_TIOCM_RTS;
424 if (val & UART_MCR_DTR)
425 flags |= CHR_TIOCM_DTR;
426
41084f1b 427 qemu_chr_fe_ioctl(s->chr,CHR_IOCTL_SERIAL_SET_TIOCM, &flags);
81174dae
AL
428 /* Update the modem status after a one-character-send wait-time, since there may be a response
429 from the device/computer at the other end of the serial line */
bc72ad67 430 timer_mod(s->modem_status_poll, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time);
81174dae
AL
431 }
432 }
80cabfad
FB
433 break;
434 case 5:
435 break;
436 case 6:
80cabfad
FB
437 break;
438 case 7:
439 s->scr = val;
440 break;
441 }
442}
443
5ec3a23e 444static uint64_t serial_ioport_read(void *opaque, hwaddr addr, unsigned size)
80cabfad 445{
b41a2cd1 446 SerialState *s = opaque;
80cabfad
FB
447 uint32_t ret;
448
449 addr &= 7;
450 switch(addr) {
451 default:
452 case 0:
453 if (s->lcr & UART_LCR_DLAB) {
5fafdf24 454 ret = s->divider & 0xff;
80cabfad 455 } else {
81174dae 456 if(s->fcr & UART_FCR_FE) {
b165b0d8 457 ret = fifo8_is_empty(&s->recv_fifo) ?
8e8638fa
PC
458 0 : fifo8_pop(&s->recv_fifo);
459 if (s->recv_fifo.num == 0) {
81174dae 460 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
7f4f0a22 461 } else {
bc72ad67 462 timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
7f4f0a22 463 }
81174dae
AL
464 s->timeout_ipending = 0;
465 } else {
466 ret = s->rbr;
467 s->lsr &= ~(UART_LSR_DR | UART_LSR_BI);
468 }
b41a2cd1 469 serial_update_irq(s);
b2a5160c
AZ
470 if (!(s->mcr & UART_MCR_LOOP)) {
471 /* in loopback mode, don't receive any data */
472 qemu_chr_accept_input(s->chr);
473 }
80cabfad
FB
474 }
475 break;
476 case 1:
477 if (s->lcr & UART_LCR_DLAB) {
478 ret = (s->divider >> 8) & 0xff;
479 } else {
480 ret = s->ier;
481 }
482 break;
483 case 2:
484 ret = s->iir;
cdee7bdf 485 if ((ret & UART_IIR_ID) == UART_IIR_THRI) {
80cabfad 486 s->thr_ipending = 0;
71e605f8
JG
487 serial_update_irq(s);
488 }
80cabfad
FB
489 break;
490 case 3:
491 ret = s->lcr;
492 break;
493 case 4:
494 ret = s->mcr;
495 break;
496 case 5:
497 ret = s->lsr;
71e605f8
JG
498 /* Clear break and overrun interrupts */
499 if (s->lsr & (UART_LSR_BI|UART_LSR_OE)) {
500 s->lsr &= ~(UART_LSR_BI|UART_LSR_OE);
81174dae
AL
501 serial_update_irq(s);
502 }
80cabfad
FB
503 break;
504 case 6:
505 if (s->mcr & UART_MCR_LOOP) {
506 /* in loopback, the modem output pins are connected to the
507 inputs */
508 ret = (s->mcr & 0x0c) << 4;
509 ret |= (s->mcr & 0x02) << 3;
510 ret |= (s->mcr & 0x01) << 5;
511 } else {
81174dae
AL
512 if (s->poll_msl >= 0)
513 serial_update_msl(s);
80cabfad 514 ret = s->msr;
81174dae
AL
515 /* Clear delta bits & msr int after read, if they were set */
516 if (s->msr & UART_MSR_ANY_DELTA) {
517 s->msr &= 0xF0;
518 serial_update_irq(s);
519 }
80cabfad
FB
520 }
521 break;
522 case 7:
523 ret = s->scr;
524 break;
525 }
8b4a8988 526 DPRINTF("read addr=0x%" HWADDR_PRIx " val=0x%02x\n", addr, ret);
80cabfad
FB
527 return ret;
528}
529
82c643ff 530static int serial_can_receive(SerialState *s)
80cabfad 531{
81174dae 532 if(s->fcr & UART_FCR_FE) {
8e8638fa 533 if (s->recv_fifo.num < UART_FIFO_LENGTH) {
7f4f0a22
PC
534 /*
535 * Advertise (fifo.itl - fifo.count) bytes when count < ITL, and 1
536 * if above. If UART_FIFO_LENGTH - fifo.count is advertised the
537 * effect will be to almost always fill the fifo completely before
538 * the guest has a chance to respond, effectively overriding the ITL
539 * that the guest has set.
540 */
8e8638fa
PC
541 return (s->recv_fifo.num <= s->recv_fifo_itl) ?
542 s->recv_fifo_itl - s->recv_fifo.num : 1;
7f4f0a22
PC
543 } else {
544 return 0;
545 }
81174dae 546 } else {
7f4f0a22 547 return !(s->lsr & UART_LSR_DR);
81174dae 548 }
80cabfad
FB
549}
550
82c643ff 551static void serial_receive_break(SerialState *s)
80cabfad 552{
80cabfad 553 s->rbr = 0;
40ff1624 554 /* When the LSR_DR is set a null byte is pushed into the fifo */
8e8638fa 555 recv_fifo_put(s, '\0');
80cabfad 556 s->lsr |= UART_LSR_BI | UART_LSR_DR;
b41a2cd1 557 serial_update_irq(s);
80cabfad
FB
558}
559
81174dae
AL
560/* There's data in recv_fifo and s->rbr has not been read for 4 char transmit times */
561static void fifo_timeout_int (void *opaque) {
562 SerialState *s = opaque;
8e8638fa 563 if (s->recv_fifo.num) {
81174dae
AL
564 s->timeout_ipending = 1;
565 serial_update_irq(s);
566 }
567}
568
b41a2cd1 569static int serial_can_receive1(void *opaque)
80cabfad 570{
b41a2cd1
FB
571 SerialState *s = opaque;
572 return serial_can_receive(s);
573}
574
575static void serial_receive1(void *opaque, const uint8_t *buf, int size)
576{
577 SerialState *s = opaque;
9826fd59
GH
578
579 if (s->wakeup) {
580 qemu_system_wakeup_request(QEMU_WAKEUP_REASON_OTHER);
581 }
81174dae
AL
582 if(s->fcr & UART_FCR_FE) {
583 int i;
584 for (i = 0; i < size; i++) {
8e8638fa 585 recv_fifo_put(s, buf[i]);
81174dae
AL
586 }
587 s->lsr |= UART_LSR_DR;
588 /* call the timeout receive callback in 4 char transmit time */
bc72ad67 589 timer_mod(s->fifo_timeout_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 4);
81174dae 590 } else {
71e605f8
JG
591 if (s->lsr & UART_LSR_DR)
592 s->lsr |= UART_LSR_OE;
81174dae
AL
593 s->rbr = buf[0];
594 s->lsr |= UART_LSR_DR;
595 }
596 serial_update_irq(s);
b41a2cd1 597}
80cabfad 598
82c643ff
FB
599static void serial_event(void *opaque, int event)
600{
601 SerialState *s = opaque;
b6601141 602 DPRINTF("event %x\n", event);
82c643ff
FB
603 if (event == CHR_EVENT_BREAK)
604 serial_receive_break(s);
605}
606
d4bfa4d7 607static void serial_pre_save(void *opaque)
8738a8d0 608{
d4bfa4d7 609 SerialState *s = opaque;
747791f1 610 s->fcr_vmstate = s->fcr;
8738a8d0
FB
611}
612
7385b275
PD
613static int serial_pre_load(void *opaque)
614{
615 SerialState *s = opaque;
616 s->thr_ipending = -1;
617 s->poll_msl = -1;
618 return 0;
619}
620
e59fb374 621static int serial_post_load(void *opaque, int version_id)
747791f1
JQ
622{
623 SerialState *s = opaque;
81174dae 624
4c18ce94
JQ
625 if (version_id < 3) {
626 s->fcr_vmstate = 0;
627 }
7385b275
PD
628 if (s->thr_ipending == -1) {
629 s->thr_ipending = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
630 }
631 s->last_break_enable = (s->lcr >> 6) & 1;
81174dae 632 /* Initialize fcr via setter to perform essential side-effects */
7385b275 633 serial_write_fcr(s, s->fcr_vmstate);
9a7c4878 634 serial_update_parameters(s);
8738a8d0
FB
635 return 0;
636}
637
7385b275
PD
638static bool serial_thr_ipending_needed(void *opaque)
639{
640 SerialState *s = opaque;
641 bool expected_value = ((s->iir & UART_IIR_ID) == UART_IIR_THRI);
642 return s->thr_ipending != expected_value;
643}
644
645const VMStateDescription vmstate_serial_thr_ipending = {
646 .name = "serial/thr_ipending",
647 .version_id = 1,
648 .minimum_version_id = 1,
649 .fields = (VMStateField[]) {
650 VMSTATE_INT32(thr_ipending, SerialState),
651 VMSTATE_END_OF_LIST()
652 }
653};
654
655static bool serial_tsr_needed(void *opaque)
656{
657 SerialState *s = (SerialState *)opaque;
658 return s->tsr_retry != 0;
659}
660
661const VMStateDescription vmstate_serial_tsr = {
662 .name = "serial/tsr",
663 .version_id = 1,
664 .minimum_version_id = 1,
665 .fields = (VMStateField[]) {
666 VMSTATE_INT32(tsr_retry, SerialState),
667 VMSTATE_UINT8(thr, SerialState),
668 VMSTATE_UINT8(tsr, SerialState),
669 VMSTATE_END_OF_LIST()
670 }
671};
672
673static bool serial_recv_fifo_needed(void *opaque)
674{
675 SerialState *s = (SerialState *)opaque;
676 return !fifo8_is_empty(&s->recv_fifo);
677
678}
679
680const VMStateDescription vmstate_serial_recv_fifo = {
681 .name = "serial/recv_fifo",
682 .version_id = 1,
683 .minimum_version_id = 1,
684 .fields = (VMStateField[]) {
685 VMSTATE_STRUCT(recv_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
686 VMSTATE_END_OF_LIST()
687 }
688};
689
690static bool serial_xmit_fifo_needed(void *opaque)
691{
692 SerialState *s = (SerialState *)opaque;
693 return !fifo8_is_empty(&s->xmit_fifo);
694}
695
696const VMStateDescription vmstate_serial_xmit_fifo = {
697 .name = "serial/xmit_fifo",
698 .version_id = 1,
699 .minimum_version_id = 1,
700 .fields = (VMStateField[]) {
701 VMSTATE_STRUCT(xmit_fifo, SerialState, 1, vmstate_fifo8, Fifo8),
702 VMSTATE_END_OF_LIST()
703 }
704};
705
706static bool serial_fifo_timeout_timer_needed(void *opaque)
707{
708 SerialState *s = (SerialState *)opaque;
709 return timer_pending(s->fifo_timeout_timer);
710}
711
712const VMStateDescription vmstate_serial_fifo_timeout_timer = {
713 .name = "serial/fifo_timeout_timer",
714 .version_id = 1,
715 .minimum_version_id = 1,
716 .fields = (VMStateField[]) {
717 VMSTATE_TIMER(fifo_timeout_timer, SerialState),
718 VMSTATE_END_OF_LIST()
719 }
720};
721
722static bool serial_timeout_ipending_needed(void *opaque)
723{
724 SerialState *s = (SerialState *)opaque;
725 return s->timeout_ipending != 0;
726}
727
728const VMStateDescription vmstate_serial_timeout_ipending = {
729 .name = "serial/timeout_ipending",
730 .version_id = 1,
731 .minimum_version_id = 1,
732 .fields = (VMStateField[]) {
733 VMSTATE_INT32(timeout_ipending, SerialState),
734 VMSTATE_END_OF_LIST()
735 }
736};
737
738static bool serial_poll_needed(void *opaque)
739{
740 SerialState *s = (SerialState *)opaque;
741 return s->poll_msl >= 0;
742}
743
744const VMStateDescription vmstate_serial_poll = {
745 .name = "serial/poll",
746 .version_id = 1,
747 .minimum_version_id = 1,
748 .fields = (VMStateField[]) {
749 VMSTATE_INT32(poll_msl, SerialState),
750 VMSTATE_TIMER(modem_status_poll, SerialState),
751 VMSTATE_END_OF_LIST()
752 }
753};
754
488cb996 755const VMStateDescription vmstate_serial = {
747791f1
JQ
756 .name = "serial",
757 .version_id = 3,
758 .minimum_version_id = 2,
759 .pre_save = serial_pre_save,
7385b275 760 .pre_load = serial_pre_load,
747791f1 761 .post_load = serial_post_load,
d49805ae 762 .fields = (VMStateField[]) {
747791f1
JQ
763 VMSTATE_UINT16_V(divider, SerialState, 2),
764 VMSTATE_UINT8(rbr, SerialState),
765 VMSTATE_UINT8(ier, SerialState),
766 VMSTATE_UINT8(iir, SerialState),
767 VMSTATE_UINT8(lcr, SerialState),
768 VMSTATE_UINT8(mcr, SerialState),
769 VMSTATE_UINT8(lsr, SerialState),
770 VMSTATE_UINT8(msr, SerialState),
771 VMSTATE_UINT8(scr, SerialState),
772 VMSTATE_UINT8_V(fcr_vmstate, SerialState, 3),
773 VMSTATE_END_OF_LIST()
7385b275
PD
774 },
775 .subsections = (VMStateSubsection[]) {
776 {
777 .vmsd = &vmstate_serial_thr_ipending,
778 .needed = &serial_thr_ipending_needed,
779 } , {
780 .vmsd = &vmstate_serial_tsr,
781 .needed = &serial_tsr_needed,
782 } , {
783 .vmsd = &vmstate_serial_recv_fifo,
784 .needed = &serial_recv_fifo_needed,
785 } , {
786 .vmsd = &vmstate_serial_xmit_fifo,
787 .needed = &serial_xmit_fifo_needed,
788 } , {
789 .vmsd = &vmstate_serial_fifo_timeout_timer,
790 .needed = &serial_fifo_timeout_timer_needed,
791 } , {
792 .vmsd = &vmstate_serial_timeout_ipending,
793 .needed = &serial_timeout_ipending_needed,
794 } , {
795 .vmsd = &vmstate_serial_poll,
796 .needed = &serial_poll_needed,
797 } , {
798 /* empty */
799 }
747791f1
JQ
800 }
801};
802
b2a5160c
AZ
803static void serial_reset(void *opaque)
804{
805 SerialState *s = opaque;
806
b2a5160c
AZ
807 s->rbr = 0;
808 s->ier = 0;
809 s->iir = UART_IIR_NO_INT;
810 s->lcr = 0;
b2a5160c
AZ
811 s->lsr = UART_LSR_TEMT | UART_LSR_THRE;
812 s->msr = UART_MSR_DCD | UART_MSR_DSR | UART_MSR_CTS;
718b8aec 813 /* Default to 9600 baud, 1 start bit, 8 data bits, 1 stop bit, no parity. */
81174dae
AL
814 s->divider = 0x0C;
815 s->mcr = UART_MCR_OUT2;
b2a5160c 816 s->scr = 0;
81174dae 817 s->tsr_retry = 0;
718b8aec 818 s->char_transmit_time = (get_ticks_per_sec() / 9600) * 10;
81174dae
AL
819 s->poll_msl = 0;
820
7385b275
PD
821 s->timeout_ipending = 0;
822 timer_del(s->fifo_timeout_timer);
823 timer_del(s->modem_status_poll);
824
8e8638fa
PC
825 fifo8_reset(&s->recv_fifo);
826 fifo8_reset(&s->xmit_fifo);
81174dae 827
bc72ad67 828 s->last_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
b2a5160c
AZ
829
830 s->thr_ipending = 0;
831 s->last_break_enable = 0;
832 qemu_irq_lower(s->irq);
a30cf876
PB
833
834 serial_update_msl(s);
835 s->msr &= ~UART_MSR_ANY_DELTA;
b2a5160c
AZ
836}
837
db895a1e 838void serial_realize_core(SerialState *s, Error **errp)
81174dae 839{
ac0be998 840 if (!s->chr) {
db895a1e
AF
841 error_setg(errp, "Can't create serial device, empty char device");
842 return;
387f4a5a
AJ
843 }
844
bc72ad67 845 s->modem_status_poll = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) serial_update_msl, s);
81174dae 846
bc72ad67 847 s->fifo_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, (QEMUTimerCB *) fifo_timeout_int, s);
a08d4367 848 qemu_register_reset(serial_reset, s);
81174dae 849
b47543c4
AJ
850 qemu_chr_add_handlers(s->chr, serial_can_receive1, serial_receive1,
851 serial_event, s);
8e8638fa
PC
852 fifo8_create(&s->recv_fifo, UART_FIFO_LENGTH);
853 fifo8_create(&s->xmit_fifo, UART_FIFO_LENGTH);
4df7961f 854 serial_reset(s);
81174dae
AL
855}
856
419ad672
GH
857void serial_exit_core(SerialState *s)
858{
859 qemu_chr_add_handlers(s->chr, NULL, NULL, NULL, NULL);
860 qemu_unregister_reset(serial_reset, s);
861}
862
038eaf82
SW
863/* Change the main reference oscillator frequency. */
864void serial_set_frequency(SerialState *s, uint32_t frequency)
865{
866 s->baudbase = frequency;
867 serial_update_parameters(s);
868}
869
488cb996 870const MemoryRegionOps serial_io_ops = {
5ec3a23e
AG
871 .read = serial_ioport_read,
872 .write = serial_ioport_write,
873 .impl = {
874 .min_access_size = 1,
875 .max_access_size = 1,
876 },
877 .endianness = DEVICE_LITTLE_ENDIAN,
a941ae45
RH
878};
879
b6cd0ea1 880SerialState *serial_init(int base, qemu_irq irq, int baudbase,
568fd159 881 CharDriverState *chr, MemoryRegion *system_io)
b41a2cd1
FB
882{
883 SerialState *s;
db895a1e 884 Error *err = NULL;
b41a2cd1 885
7267c094 886 s = g_malloc0(sizeof(SerialState));
6936bfe5 887
ac0be998
GH
888 s->irq = irq;
889 s->baudbase = baudbase;
890 s->chr = chr;
db895a1e
AF
891 serial_realize_core(s, &err);
892 if (err != NULL) {
4a44d85e 893 error_report("%s", error_get_pretty(err));
db895a1e
AF
894 error_free(err);
895 exit(1);
896 }
b41a2cd1 897
0be71e32 898 vmstate_register(NULL, base, &vmstate_serial, s);
8738a8d0 899
2c9b15ca 900 memory_region_init_io(&s->io, NULL, &serial_io_ops, s, "serial", 8);
568fd159 901 memory_region_add_subregion(system_io, base, &s->io);
5ec3a23e 902
b41a2cd1 903 return s;
80cabfad 904}
e5d13e2f
FB
905
906/* Memory mapped interface */
a8170e5e 907static uint64_t serial_mm_read(void *opaque, hwaddr addr,
8e8ffc44 908 unsigned size)
e5d13e2f
FB
909{
910 SerialState *s = opaque;
5ec3a23e 911 return serial_ioport_read(s, addr >> s->it_shift, 1);
e5d13e2f
FB
912}
913
a8170e5e 914static void serial_mm_write(void *opaque, hwaddr addr,
8e8ffc44 915 uint64_t value, unsigned size)
2d48377a
BS
916{
917 SerialState *s = opaque;
8e8ffc44 918 value &= ~0u >> (32 - (size * 8));
5ec3a23e 919 serial_ioport_write(s, addr >> s->it_shift, value, 1);
2d48377a
BS
920}
921
8e8ffc44
RH
922static const MemoryRegionOps serial_mm_ops[3] = {
923 [DEVICE_NATIVE_ENDIAN] = {
924 .read = serial_mm_read,
925 .write = serial_mm_write,
926 .endianness = DEVICE_NATIVE_ENDIAN,
927 },
928 [DEVICE_LITTLE_ENDIAN] = {
929 .read = serial_mm_read,
930 .write = serial_mm_write,
931 .endianness = DEVICE_LITTLE_ENDIAN,
932 },
933 [DEVICE_BIG_ENDIAN] = {
934 .read = serial_mm_read,
935 .write = serial_mm_write,
936 .endianness = DEVICE_BIG_ENDIAN,
937 },
e5d13e2f
FB
938};
939
39186d8a 940SerialState *serial_mm_init(MemoryRegion *address_space,
a8170e5e 941 hwaddr base, int it_shift,
39186d8a
RH
942 qemu_irq irq, int baudbase,
943 CharDriverState *chr, enum device_endian end)
e5d13e2f
FB
944{
945 SerialState *s;
db895a1e 946 Error *err = NULL;
e5d13e2f 947
7267c094 948 s = g_malloc0(sizeof(SerialState));
81174dae 949
e5d13e2f 950 s->it_shift = it_shift;
ac0be998
GH
951 s->irq = irq;
952 s->baudbase = baudbase;
953 s->chr = chr;
e5d13e2f 954
db895a1e
AF
955 serial_realize_core(s, &err);
956 if (err != NULL) {
4a44d85e 957 error_report("%s", error_get_pretty(err));
db895a1e
AF
958 error_free(err);
959 exit(1);
960 }
0be71e32 961 vmstate_register(NULL, base, &vmstate_serial, s);
e5d13e2f 962
2c9b15ca 963 memory_region_init_io(&s->io, NULL, &serial_mm_ops[end], s,
8e8ffc44 964 "serial", 8 << it_shift);
39186d8a 965 memory_region_add_subregion(address_space, base, &s->io);
e5d13e2f
FB
966 return s;
967}
This page took 1.037458 seconds and 4 git commands to generate.