]>
Commit | Line | Data |
---|---|---|
d4e8164f FB |
1 | /* |
2 | * internal execution defines for qemu | |
5fafdf24 | 3 | * |
d4e8164f FB |
4 | * Copyright (c) 2003 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
17 | * License along with this library; if not, write to the Free Software | |
18 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA | |
19 | */ | |
20 | ||
b346ff46 FB |
21 | /* allow to see translation results - the slowdown should be negligible, so we leave it */ |
22 | #define DEBUG_DISAS | |
23 | ||
24 | /* is_jmp field values */ | |
25 | #define DISAS_NEXT 0 /* next instruction can be analyzed */ | |
26 | #define DISAS_JUMP 1 /* only pc was modified dynamically */ | |
27 | #define DISAS_UPDATE 2 /* cpu state was modified dynamically */ | |
28 | #define DISAS_TB_JUMP 3 /* only pc was modified statically */ | |
29 | ||
30 | struct TranslationBlock; | |
31 | ||
32 | /* XXX: make safe guess about sizes */ | |
33 | #define MAX_OP_PER_INSTR 32 | |
0115be31 PB |
34 | /* A Call op needs up to 6 + 2N parameters (N = number of arguments). */ |
35 | #define MAX_OPC_PARAM 10 | |
b346ff46 FB |
36 | #define OPC_BUF_SIZE 512 |
37 | #define OPC_MAX_SIZE (OPC_BUF_SIZE - MAX_OP_PER_INSTR) | |
38 | ||
0115be31 | 39 | #define OPPARAM_BUF_SIZE (OPC_BUF_SIZE * MAX_OPC_PARAM) |
b346ff46 | 40 | |
c27004ec FB |
41 | extern target_ulong gen_opc_pc[OPC_BUF_SIZE]; |
42 | extern target_ulong gen_opc_npc[OPC_BUF_SIZE]; | |
66e85a21 | 43 | extern uint8_t gen_opc_cc_op[OPC_BUF_SIZE]; |
b346ff46 | 44 | extern uint8_t gen_opc_instr_start[OPC_BUF_SIZE]; |
c3278b7b | 45 | extern target_ulong gen_opc_jump_pc[2]; |
30d6cb84 | 46 | extern uint32_t gen_opc_hflags[OPC_BUF_SIZE]; |
b346ff46 | 47 | |
9886cc16 FB |
48 | typedef void (GenOpFunc)(void); |
49 | typedef void (GenOpFunc1)(long); | |
50 | typedef void (GenOpFunc2)(long, long); | |
51 | typedef void (GenOpFunc3)(long, long, long); | |
3b46e624 | 52 | |
b346ff46 FB |
53 | #if defined(TARGET_I386) |
54 | ||
33417e70 | 55 | void optimize_flags_init(void); |
d4e8164f | 56 | |
b346ff46 FB |
57 | #endif |
58 | ||
59 | extern FILE *logfile; | |
60 | extern int loglevel; | |
61 | ||
4c3a88a2 FB |
62 | int gen_intermediate_code(CPUState *env, struct TranslationBlock *tb); |
63 | int gen_intermediate_code_pc(CPUState *env, struct TranslationBlock *tb); | |
d07bde88 | 64 | unsigned long code_gen_max_block_size(void); |
57fec1fe | 65 | void cpu_gen_init(void); |
4c3a88a2 | 66 | int cpu_gen_code(CPUState *env, struct TranslationBlock *tb, |
d07bde88 | 67 | int *gen_code_size_ptr); |
5fafdf24 | 68 | int cpu_restore_state(struct TranslationBlock *tb, |
58fe2f10 FB |
69 | CPUState *env, unsigned long searched_pc, |
70 | void *puc); | |
71 | int cpu_gen_code_copy(CPUState *env, struct TranslationBlock *tb, | |
72 | int max_code_size, int *gen_code_size_ptr); | |
5fafdf24 | 73 | int cpu_restore_state_copy(struct TranslationBlock *tb, |
58fe2f10 FB |
74 | CPUState *env, unsigned long searched_pc, |
75 | void *puc); | |
2e12669a | 76 | void cpu_resume_from_signal(CPUState *env1, void *puc); |
6a00d601 | 77 | void cpu_exec_init(CPUState *env); |
53a5960a | 78 | int page_unprotect(target_ulong address, unsigned long pc, void *puc); |
5fafdf24 | 79 | void tb_invalidate_phys_page_range(target_ulong start, target_ulong end, |
2e12669a | 80 | int is_cpu_write_access); |
4390df51 | 81 | void tb_invalidate_page_range(target_ulong start, target_ulong end); |
2e12669a | 82 | void tlb_flush_page(CPUState *env, target_ulong addr); |
ee8b7021 | 83 | void tlb_flush(CPUState *env, int flush_global); |
5fafdf24 TS |
84 | int tlb_set_page_exec(CPUState *env, target_ulong vaddr, |
85 | target_phys_addr_t paddr, int prot, | |
6ebbf390 | 86 | int mmu_idx, int is_softmmu); |
5fafdf24 TS |
87 | static inline int tlb_set_page(CPUState *env, target_ulong vaddr, |
88 | target_phys_addr_t paddr, int prot, | |
6ebbf390 | 89 | int mmu_idx, int is_softmmu) |
84b7b8e7 FB |
90 | { |
91 | if (prot & PAGE_READ) | |
92 | prot |= PAGE_EXEC; | |
6ebbf390 | 93 | return tlb_set_page_exec(env, vaddr, paddr, prot, mmu_idx, is_softmmu); |
84b7b8e7 | 94 | } |
d4e8164f | 95 | |
d4e8164f FB |
96 | #define CODE_GEN_ALIGN 16 /* must be >= of the size of a icache line */ |
97 | ||
4390df51 FB |
98 | #define CODE_GEN_PHYS_HASH_BITS 15 |
99 | #define CODE_GEN_PHYS_HASH_SIZE (1 << CODE_GEN_PHYS_HASH_BITS) | |
100 | ||
d4e8164f | 101 | /* maximum total translate dcode allocated */ |
4390df51 FB |
102 | |
103 | /* NOTE: the translated code area cannot be too big because on some | |
c4c7e3e6 | 104 | archs the range of "fast" function calls is limited. Here is a |
4390df51 FB |
105 | summary of the ranges: |
106 | ||
107 | i386 : signed 32 bits | |
108 | arm : signed 26 bits | |
109 | ppc : signed 24 bits | |
110 | sparc : signed 32 bits | |
111 | alpha : signed 23 bits | |
112 | */ | |
113 | ||
114 | #if defined(__alpha__) | |
115 | #define CODE_GEN_BUFFER_SIZE (2 * 1024 * 1024) | |
b8076a74 FB |
116 | #elif defined(__ia64) |
117 | #define CODE_GEN_BUFFER_SIZE (4 * 1024 * 1024) /* range of addl */ | |
4390df51 | 118 | #elif defined(__powerpc__) |
c4c7e3e6 | 119 | #define CODE_GEN_BUFFER_SIZE (6 * 1024 * 1024) |
4390df51 | 120 | #else |
57fec1fe | 121 | /* XXX: make it dynamic on x86 */ |
c98baaac | 122 | #define CODE_GEN_BUFFER_SIZE (16 * 1024 * 1024) |
4390df51 FB |
123 | #endif |
124 | ||
d4e8164f FB |
125 | //#define CODE_GEN_BUFFER_SIZE (128 * 1024) |
126 | ||
4390df51 FB |
127 | /* estimated block size for TB allocation */ |
128 | /* XXX: use a per code average code fragment size and modulate it | |
129 | according to the host CPU */ | |
130 | #if defined(CONFIG_SOFTMMU) | |
131 | #define CODE_GEN_AVG_BLOCK_SIZE 128 | |
132 | #else | |
133 | #define CODE_GEN_AVG_BLOCK_SIZE 64 | |
134 | #endif | |
135 | ||
136 | #define CODE_GEN_MAX_BLOCKS (CODE_GEN_BUFFER_SIZE / CODE_GEN_AVG_BLOCK_SIZE) | |
137 | ||
57fec1fe | 138 | #if defined(__powerpc__) || defined(__x86_64__) |
4390df51 FB |
139 | #define USE_DIRECT_JUMP |
140 | #endif | |
67b915a5 | 141 | #if defined(__i386__) && !defined(_WIN32) |
d4e8164f FB |
142 | #define USE_DIRECT_JUMP |
143 | #endif | |
144 | ||
145 | typedef struct TranslationBlock { | |
2e12669a FB |
146 | target_ulong pc; /* simulated PC corresponding to this block (EIP + CS base) */ |
147 | target_ulong cs_base; /* CS base for this block */ | |
c068688b | 148 | uint64_t flags; /* flags defining in which context the code was generated */ |
d4e8164f FB |
149 | uint16_t size; /* size of target code for this block (1 <= |
150 | size <= TARGET_PAGE_SIZE) */ | |
58fe2f10 | 151 | uint16_t cflags; /* compile flags */ |
bf088061 FB |
152 | #define CF_CODE_COPY 0x0001 /* block was generated in code copy mode */ |
153 | #define CF_TB_FP_USED 0x0002 /* fp ops are used in the TB */ | |
154 | #define CF_FP_USED 0x0004 /* fp ops are used in the TB or in a chained TB */ | |
2e12669a | 155 | #define CF_SINGLE_INSN 0x0008 /* compile only a single instruction */ |
58fe2f10 | 156 | |
d4e8164f | 157 | uint8_t *tc_ptr; /* pointer to the translated code */ |
4390df51 | 158 | /* next matching tb for physical address. */ |
5fafdf24 | 159 | struct TranslationBlock *phys_hash_next; |
4390df51 FB |
160 | /* first and second physical page containing code. The lower bit |
161 | of the pointer tells the index in page_next[] */ | |
5fafdf24 TS |
162 | struct TranslationBlock *page_next[2]; |
163 | target_ulong page_addr[2]; | |
4390df51 | 164 | |
d4e8164f FB |
165 | /* the following data are used to directly call another TB from |
166 | the code of this one. */ | |
167 | uint16_t tb_next_offset[2]; /* offset of original jump target */ | |
168 | #ifdef USE_DIRECT_JUMP | |
4cbb86e1 | 169 | uint16_t tb_jmp_offset[4]; /* offset of jump instruction */ |
d4e8164f | 170 | #else |
57fec1fe | 171 | unsigned long tb_next[2]; /* address of jump generated code */ |
d4e8164f FB |
172 | #endif |
173 | /* list of TBs jumping to this one. This is a circular list using | |
174 | the two least significant bits of the pointers to tell what is | |
175 | the next pointer: 0 = jmp_next[0], 1 = jmp_next[1], 2 = | |
176 | jmp_first */ | |
5fafdf24 | 177 | struct TranslationBlock *jmp_next[2]; |
d4e8164f FB |
178 | struct TranslationBlock *jmp_first; |
179 | } TranslationBlock; | |
180 | ||
b362e5e0 PB |
181 | static inline unsigned int tb_jmp_cache_hash_page(target_ulong pc) |
182 | { | |
183 | target_ulong tmp; | |
184 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); | |
185 | return (tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK; | |
186 | } | |
187 | ||
8a40a180 | 188 | static inline unsigned int tb_jmp_cache_hash_func(target_ulong pc) |
d4e8164f | 189 | { |
b362e5e0 PB |
190 | target_ulong tmp; |
191 | tmp = pc ^ (pc >> (TARGET_PAGE_BITS - TB_JMP_PAGE_BITS)); | |
192 | return (((tmp >> TB_JMP_PAGE_BITS) & TB_JMP_PAGE_MASK) | | |
193 | (tmp & TB_JMP_ADDR_MASK)); | |
d4e8164f FB |
194 | } |
195 | ||
4390df51 FB |
196 | static inline unsigned int tb_phys_hash_func(unsigned long pc) |
197 | { | |
198 | return pc & (CODE_GEN_PHYS_HASH_SIZE - 1); | |
199 | } | |
200 | ||
c27004ec | 201 | TranslationBlock *tb_alloc(target_ulong pc); |
0124311e | 202 | void tb_flush(CPUState *env); |
5fafdf24 | 203 | void tb_link_phys(TranslationBlock *tb, |
4390df51 | 204 | target_ulong phys_pc, target_ulong phys_page2); |
d4e8164f | 205 | |
4390df51 | 206 | extern TranslationBlock *tb_phys_hash[CODE_GEN_PHYS_HASH_SIZE]; |
d4e8164f FB |
207 | |
208 | extern uint8_t code_gen_buffer[CODE_GEN_BUFFER_SIZE]; | |
209 | extern uint8_t *code_gen_ptr; | |
210 | ||
4390df51 FB |
211 | #if defined(USE_DIRECT_JUMP) |
212 | ||
213 | #if defined(__powerpc__) | |
4cbb86e1 | 214 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) |
d4e8164f FB |
215 | { |
216 | uint32_t val, *ptr; | |
d4e8164f FB |
217 | |
218 | /* patch the branch destination */ | |
4cbb86e1 | 219 | ptr = (uint32_t *)jmp_addr; |
d4e8164f | 220 | val = *ptr; |
4cbb86e1 | 221 | val = (val & ~0x03fffffc) | ((addr - jmp_addr) & 0x03fffffc); |
d4e8164f FB |
222 | *ptr = val; |
223 | /* flush icache */ | |
224 | asm volatile ("dcbst 0,%0" : : "r"(ptr) : "memory"); | |
225 | asm volatile ("sync" : : : "memory"); | |
226 | asm volatile ("icbi 0,%0" : : "r"(ptr) : "memory"); | |
227 | asm volatile ("sync" : : : "memory"); | |
228 | asm volatile ("isync" : : : "memory"); | |
229 | } | |
57fec1fe | 230 | #elif defined(__i386__) || defined(__x86_64__) |
4390df51 FB |
231 | static inline void tb_set_jmp_target1(unsigned long jmp_addr, unsigned long addr) |
232 | { | |
233 | /* patch the branch destination */ | |
234 | *(uint32_t *)jmp_addr = addr - (jmp_addr + 4); | |
235 | /* no need to flush icache explicitely */ | |
236 | } | |
237 | #endif | |
d4e8164f | 238 | |
5fafdf24 | 239 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
4cbb86e1 FB |
240 | int n, unsigned long addr) |
241 | { | |
242 | unsigned long offset; | |
243 | ||
244 | offset = tb->tb_jmp_offset[n]; | |
245 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); | |
246 | offset = tb->tb_jmp_offset[n + 2]; | |
247 | if (offset != 0xffff) | |
248 | tb_set_jmp_target1((unsigned long)(tb->tc_ptr + offset), addr); | |
249 | } | |
250 | ||
d4e8164f FB |
251 | #else |
252 | ||
253 | /* set the jump target */ | |
5fafdf24 | 254 | static inline void tb_set_jmp_target(TranslationBlock *tb, |
d4e8164f FB |
255 | int n, unsigned long addr) |
256 | { | |
95f7652d | 257 | tb->tb_next[n] = addr; |
d4e8164f FB |
258 | } |
259 | ||
260 | #endif | |
261 | ||
5fafdf24 | 262 | static inline void tb_add_jump(TranslationBlock *tb, int n, |
d4e8164f FB |
263 | TranslationBlock *tb_next) |
264 | { | |
cf25629d FB |
265 | /* NOTE: this test is only needed for thread safety */ |
266 | if (!tb->jmp_next[n]) { | |
267 | /* patch the native jump address */ | |
268 | tb_set_jmp_target(tb, n, (unsigned long)tb_next->tc_ptr); | |
3b46e624 | 269 | |
cf25629d FB |
270 | /* add in TB jmp circular list */ |
271 | tb->jmp_next[n] = tb_next->jmp_first; | |
272 | tb_next->jmp_first = (TranslationBlock *)((long)(tb) | (n)); | |
273 | } | |
d4e8164f FB |
274 | } |
275 | ||
a513fe19 FB |
276 | TranslationBlock *tb_find_pc(unsigned long pc_ptr); |
277 | ||
d4e8164f FB |
278 | #ifndef offsetof |
279 | #define offsetof(type, field) ((size_t) &((type *)0)->field) | |
280 | #endif | |
281 | ||
d549f7d9 FB |
282 | #if defined(_WIN32) |
283 | #define ASM_DATA_SECTION ".section \".data\"\n" | |
284 | #define ASM_PREVIOUS_SECTION ".section .text\n" | |
285 | #elif defined(__APPLE__) | |
286 | #define ASM_DATA_SECTION ".data\n" | |
287 | #define ASM_PREVIOUS_SECTION ".text\n" | |
d549f7d9 FB |
288 | #else |
289 | #define ASM_DATA_SECTION ".section \".data\"\n" | |
290 | #define ASM_PREVIOUS_SECTION ".previous\n" | |
d549f7d9 FB |
291 | #endif |
292 | ||
75913b72 FB |
293 | #define ASM_OP_LABEL_NAME(n, opname) \ |
294 | ASM_NAME(__op_label) #n "." ASM_NAME(opname) | |
295 | ||
33417e70 FB |
296 | extern CPUWriteMemoryFunc *io_mem_write[IO_MEM_NB_ENTRIES][4]; |
297 | extern CPUReadMemoryFunc *io_mem_read[IO_MEM_NB_ENTRIES][4]; | |
a4193c8a | 298 | extern void *io_mem_opaque[IO_MEM_NB_ENTRIES]; |
33417e70 | 299 | |
204a1b8d | 300 | #if defined(__powerpc__) |
d4e8164f FB |
301 | static inline int testandset (int *p) |
302 | { | |
303 | int ret; | |
304 | __asm__ __volatile__ ( | |
02e1ec9b FB |
305 | "0: lwarx %0,0,%1\n" |
306 | " xor. %0,%3,%0\n" | |
307 | " bne 1f\n" | |
308 | " stwcx. %2,0,%1\n" | |
309 | " bne- 0b\n" | |
d4e8164f FB |
310 | "1: " |
311 | : "=&r" (ret) | |
312 | : "r" (p), "r" (1), "r" (0) | |
313 | : "cr0", "memory"); | |
314 | return ret; | |
315 | } | |
204a1b8d | 316 | #elif defined(__i386__) |
d4e8164f FB |
317 | static inline int testandset (int *p) |
318 | { | |
4955a2cd | 319 | long int readval = 0; |
3b46e624 | 320 | |
4955a2cd FB |
321 | __asm__ __volatile__ ("lock; cmpxchgl %2, %0" |
322 | : "+m" (*p), "+a" (readval) | |
323 | : "r" (1) | |
324 | : "cc"); | |
325 | return readval; | |
d4e8164f | 326 | } |
204a1b8d | 327 | #elif defined(__x86_64__) |
bc51c5c9 FB |
328 | static inline int testandset (int *p) |
329 | { | |
4955a2cd | 330 | long int readval = 0; |
3b46e624 | 331 | |
4955a2cd FB |
332 | __asm__ __volatile__ ("lock; cmpxchgl %2, %0" |
333 | : "+m" (*p), "+a" (readval) | |
334 | : "r" (1) | |
335 | : "cc"); | |
336 | return readval; | |
bc51c5c9 | 337 | } |
204a1b8d | 338 | #elif defined(__s390__) |
d4e8164f FB |
339 | static inline int testandset (int *p) |
340 | { | |
341 | int ret; | |
342 | ||
343 | __asm__ __volatile__ ("0: cs %0,%1,0(%2)\n" | |
344 | " jl 0b" | |
345 | : "=&d" (ret) | |
5fafdf24 | 346 | : "r" (1), "a" (p), "0" (*p) |
d4e8164f FB |
347 | : "cc", "memory" ); |
348 | return ret; | |
349 | } | |
204a1b8d | 350 | #elif defined(__alpha__) |
2f87c607 | 351 | static inline int testandset (int *p) |
d4e8164f FB |
352 | { |
353 | int ret; | |
354 | unsigned long one; | |
355 | ||
356 | __asm__ __volatile__ ("0: mov 1,%2\n" | |
357 | " ldl_l %0,%1\n" | |
358 | " stl_c %2,%1\n" | |
359 | " beq %2,1f\n" | |
360 | ".subsection 2\n" | |
361 | "1: br 0b\n" | |
362 | ".previous" | |
363 | : "=r" (ret), "=m" (*p), "=r" (one) | |
364 | : "m" (*p)); | |
365 | return ret; | |
366 | } | |
204a1b8d | 367 | #elif defined(__sparc__) |
d4e8164f FB |
368 | static inline int testandset (int *p) |
369 | { | |
370 | int ret; | |
371 | ||
372 | __asm__ __volatile__("ldstub [%1], %0" | |
373 | : "=r" (ret) | |
374 | : "r" (p) | |
375 | : "memory"); | |
376 | ||
377 | return (ret ? 1 : 0); | |
378 | } | |
204a1b8d | 379 | #elif defined(__arm__) |
a95c6790 FB |
380 | static inline int testandset (int *spinlock) |
381 | { | |
382 | register unsigned int ret; | |
383 | __asm__ __volatile__("swp %0, %1, [%2]" | |
384 | : "=r"(ret) | |
385 | : "0"(1), "r"(spinlock)); | |
3b46e624 | 386 | |
a95c6790 FB |
387 | return ret; |
388 | } | |
204a1b8d | 389 | #elif defined(__mc68000) |
38e584a0 FB |
390 | static inline int testandset (int *p) |
391 | { | |
392 | char ret; | |
393 | __asm__ __volatile__("tas %1; sne %0" | |
394 | : "=r" (ret) | |
395 | : "m" (p) | |
396 | : "cc","memory"); | |
4955a2cd | 397 | return ret; |
38e584a0 | 398 | } |
204a1b8d | 399 | #elif defined(__ia64) |
38e584a0 | 400 | |
b8076a74 FB |
401 | #include <ia64intrin.h> |
402 | ||
403 | static inline int testandset (int *p) | |
404 | { | |
405 | return __sync_lock_test_and_set (p, 1); | |
406 | } | |
204a1b8d | 407 | #elif defined(__mips__) |
c4b89d18 TS |
408 | static inline int testandset (int *p) |
409 | { | |
410 | int ret; | |
411 | ||
412 | __asm__ __volatile__ ( | |
413 | " .set push \n" | |
414 | " .set noat \n" | |
415 | " .set mips2 \n" | |
416 | "1: li $1, 1 \n" | |
417 | " ll %0, %1 \n" | |
418 | " sc $1, %1 \n" | |
976a0d0d | 419 | " beqz $1, 1b \n" |
c4b89d18 TS |
420 | " .set pop " |
421 | : "=r" (ret), "+R" (*p) | |
422 | : | |
423 | : "memory"); | |
424 | ||
425 | return ret; | |
426 | } | |
204a1b8d TS |
427 | #else |
428 | #error unimplemented CPU support | |
c4b89d18 TS |
429 | #endif |
430 | ||
d4e8164f FB |
431 | typedef int spinlock_t; |
432 | ||
433 | #define SPIN_LOCK_UNLOCKED 0 | |
434 | ||
aebcb60e | 435 | #if defined(CONFIG_USER_ONLY) |
d4e8164f FB |
436 | static inline void spin_lock(spinlock_t *lock) |
437 | { | |
438 | while (testandset(lock)); | |
439 | } | |
440 | ||
441 | static inline void spin_unlock(spinlock_t *lock) | |
442 | { | |
443 | *lock = 0; | |
444 | } | |
445 | ||
446 | static inline int spin_trylock(spinlock_t *lock) | |
447 | { | |
448 | return !testandset(lock); | |
449 | } | |
3c1cf9fa FB |
450 | #else |
451 | static inline void spin_lock(spinlock_t *lock) | |
452 | { | |
453 | } | |
454 | ||
455 | static inline void spin_unlock(spinlock_t *lock) | |
456 | { | |
457 | } | |
458 | ||
459 | static inline int spin_trylock(spinlock_t *lock) | |
460 | { | |
461 | return 1; | |
462 | } | |
463 | #endif | |
d4e8164f FB |
464 | |
465 | extern spinlock_t tb_lock; | |
466 | ||
36bdbe54 | 467 | extern int tb_invalidated_flag; |
6e59c1db | 468 | |
e95c8d51 | 469 | #if !defined(CONFIG_USER_ONLY) |
6e59c1db | 470 | |
6ebbf390 | 471 | void tlb_fill(target_ulong addr, int is_write, int mmu_idx, |
6e59c1db FB |
472 | void *retaddr); |
473 | ||
6ebbf390 | 474 | #define ACCESS_TYPE (NB_MMU_MODES + 1) |
6e59c1db FB |
475 | #define MEMSUFFIX _code |
476 | #define env cpu_single_env | |
477 | ||
478 | #define DATA_SIZE 1 | |
479 | #include "softmmu_header.h" | |
480 | ||
481 | #define DATA_SIZE 2 | |
482 | #include "softmmu_header.h" | |
483 | ||
484 | #define DATA_SIZE 4 | |
485 | #include "softmmu_header.h" | |
486 | ||
c27004ec FB |
487 | #define DATA_SIZE 8 |
488 | #include "softmmu_header.h" | |
489 | ||
6e59c1db FB |
490 | #undef ACCESS_TYPE |
491 | #undef MEMSUFFIX | |
492 | #undef env | |
493 | ||
494 | #endif | |
4390df51 FB |
495 | |
496 | #if defined(CONFIG_USER_ONLY) | |
497 | static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr) | |
498 | { | |
499 | return addr; | |
500 | } | |
501 | #else | |
502 | /* NOTE: this function can trigger an exception */ | |
1ccde1cb FB |
503 | /* NOTE2: the returned address is not exactly the physical address: it |
504 | is the offset relative to phys_ram_base */ | |
4390df51 FB |
505 | static inline target_ulong get_phys_addr_code(CPUState *env, target_ulong addr) |
506 | { | |
6ebbf390 | 507 | int mmu_idx, index, pd; |
4390df51 FB |
508 | |
509 | index = (addr >> TARGET_PAGE_BITS) & (CPU_TLB_SIZE - 1); | |
6ebbf390 JM |
510 | mmu_idx = cpu_mmu_index(env); |
511 | if (__builtin_expect(env->tlb_table[mmu_idx][index].addr_code != | |
4390df51 | 512 | (addr & TARGET_PAGE_MASK), 0)) { |
c27004ec FB |
513 | ldub_code(addr); |
514 | } | |
6ebbf390 | 515 | pd = env->tlb_table[mmu_idx][index].addr_code & ~TARGET_PAGE_MASK; |
2a4188a3 | 516 | if (pd > IO_MEM_ROM && !(pd & IO_MEM_ROMD)) { |
647de6ca | 517 | #if defined(TARGET_SPARC) || defined(TARGET_MIPS) |
6c36d3fa BS |
518 | do_unassigned_access(addr, 0, 1, 0); |
519 | #else | |
36d23958 | 520 | cpu_abort(env, "Trying to execute code outside RAM or ROM at 0x" TARGET_FMT_lx "\n", addr); |
6c36d3fa | 521 | #endif |
4390df51 | 522 | } |
6ebbf390 | 523 | return addr + env->tlb_table[mmu_idx][index].addend - (unsigned long)phys_ram_base; |
4390df51 FB |
524 | } |
525 | #endif | |
9df217a3 | 526 | |
9df217a3 | 527 | #ifdef USE_KQEMU |
f32fc648 FB |
528 | #define KQEMU_MODIFY_PAGE_MASK (0xff & ~(VGA_DIRTY_FLAG | CODE_DIRTY_FLAG)) |
529 | ||
9df217a3 FB |
530 | int kqemu_init(CPUState *env); |
531 | int kqemu_cpu_exec(CPUState *env); | |
532 | void kqemu_flush_page(CPUState *env, target_ulong addr); | |
533 | void kqemu_flush(CPUState *env, int global); | |
4b7df22f | 534 | void kqemu_set_notdirty(CPUState *env, ram_addr_t ram_addr); |
f32fc648 | 535 | void kqemu_modify_page(CPUState *env, ram_addr_t ram_addr); |
a332e112 | 536 | void kqemu_cpu_interrupt(CPUState *env); |
f32fc648 | 537 | void kqemu_record_dump(void); |
9df217a3 FB |
538 | |
539 | static inline int kqemu_is_ok(CPUState *env) | |
540 | { | |
541 | return(env->kqemu_enabled && | |
5fafdf24 | 542 | (env->cr[0] & CR0_PE_MASK) && |
f32fc648 | 543 | !(env->hflags & HF_INHIBIT_IRQ_MASK) && |
9df217a3 | 544 | (env->eflags & IF_MASK) && |
f32fc648 | 545 | !(env->eflags & VM_MASK) && |
5fafdf24 | 546 | (env->kqemu_enabled == 2 || |
f32fc648 FB |
547 | ((env->hflags & HF_CPL_MASK) == 3 && |
548 | (env->eflags & IOPL_MASK) != IOPL_MASK))); | |
9df217a3 FB |
549 | } |
550 | ||
551 | #endif |