]>
Commit | Line | Data |
---|---|---|
a19cbfb3 GH |
1 | /* |
2 | * Copyright (C) 2010 Red Hat, Inc. | |
3 | * | |
4 | * written by Yaniv Kamay, Izik Eidus, Gerd Hoffmann | |
5 | * maintained by Gerd Hoffmann <[email protected]> | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU General Public License as | |
9 | * published by the Free Software Foundation; either version 2 or | |
10 | * (at your option) version 3 of the License. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | * GNU General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License | |
18 | * along with this program; if not, see <http://www.gnu.org/licenses/>. | |
19 | */ | |
20 | ||
a19cbfb3 GH |
21 | #include "qemu-common.h" |
22 | #include "qemu-timer.h" | |
23 | #include "qemu-queue.h" | |
24 | #include "monitor.h" | |
25 | #include "sysemu.h" | |
c480bb7d | 26 | #include "trace.h" |
a19cbfb3 GH |
27 | |
28 | #include "qxl.h" | |
29 | ||
0b81c478 AL |
30 | /* |
31 | * NOTE: SPICE_RING_PROD_ITEM accesses memory on the pci bar and as | |
32 | * such can be changed by the guest, so to avoid a guest trigerrable | |
0a530548 | 33 | * abort we just qxl_set_guest_bug and set the return to NULL. Still |
0b81c478 AL |
34 | * it may happen as a result of emulator bug as well. |
35 | */ | |
a19cbfb3 | 36 | #undef SPICE_RING_PROD_ITEM |
0b81c478 | 37 | #define SPICE_RING_PROD_ITEM(qxl, r, ret) { \ |
a19cbfb3 GH |
38 | typeof(r) start = r; \ |
39 | typeof(r) end = r + 1; \ | |
40 | uint32_t prod = (r)->prod & SPICE_RING_INDEX_MASK(r); \ | |
41 | typeof(&(r)->items[prod]) m_item = &(r)->items[prod]; \ | |
42 | if (!((uint8_t*)m_item >= (uint8_t*)(start) && (uint8_t*)(m_item + 1) <= (uint8_t*)(end))) { \ | |
0a530548 | 43 | qxl_set_guest_bug(qxl, "SPICE_RING_PROD_ITEM indices mismatch " \ |
0b81c478 AL |
44 | "! %p <= %p < %p", (uint8_t *)start, \ |
45 | (uint8_t *)m_item, (uint8_t *)end); \ | |
46 | ret = NULL; \ | |
47 | } else { \ | |
48 | ret = &m_item->el; \ | |
a19cbfb3 | 49 | } \ |
a19cbfb3 GH |
50 | } |
51 | ||
52 | #undef SPICE_RING_CONS_ITEM | |
0b81c478 | 53 | #define SPICE_RING_CONS_ITEM(qxl, r, ret) { \ |
a19cbfb3 GH |
54 | typeof(r) start = r; \ |
55 | typeof(r) end = r + 1; \ | |
56 | uint32_t cons = (r)->cons & SPICE_RING_INDEX_MASK(r); \ | |
57 | typeof(&(r)->items[cons]) m_item = &(r)->items[cons]; \ | |
58 | if (!((uint8_t*)m_item >= (uint8_t*)(start) && (uint8_t*)(m_item + 1) <= (uint8_t*)(end))) { \ | |
0a530548 | 59 | qxl_set_guest_bug(qxl, "SPICE_RING_CONS_ITEM indices mismatch " \ |
0b81c478 AL |
60 | "! %p <= %p < %p", (uint8_t *)start, \ |
61 | (uint8_t *)m_item, (uint8_t *)end); \ | |
62 | ret = NULL; \ | |
63 | } else { \ | |
64 | ret = &m_item->el; \ | |
a19cbfb3 | 65 | } \ |
a19cbfb3 GH |
66 | } |
67 | ||
68 | #undef ALIGN | |
69 | #define ALIGN(a, b) (((a) + ((b) - 1)) & ~((b) - 1)) | |
70 | ||
71 | #define PIXEL_SIZE 0.2936875 //1280x1024 is 14.8" x 11.9" | |
72 | ||
73 | #define QXL_MODE(_x, _y, _b, _o) \ | |
74 | { .x_res = _x, \ | |
75 | .y_res = _y, \ | |
76 | .bits = _b, \ | |
77 | .stride = (_x) * (_b) / 8, \ | |
78 | .x_mili = PIXEL_SIZE * (_x), \ | |
79 | .y_mili = PIXEL_SIZE * (_y), \ | |
80 | .orientation = _o, \ | |
81 | } | |
82 | ||
83 | #define QXL_MODE_16_32(x_res, y_res, orientation) \ | |
84 | QXL_MODE(x_res, y_res, 16, orientation), \ | |
85 | QXL_MODE(x_res, y_res, 32, orientation) | |
86 | ||
87 | #define QXL_MODE_EX(x_res, y_res) \ | |
88 | QXL_MODE_16_32(x_res, y_res, 0), \ | |
89 | QXL_MODE_16_32(y_res, x_res, 1), \ | |
90 | QXL_MODE_16_32(x_res, y_res, 2), \ | |
91 | QXL_MODE_16_32(y_res, x_res, 3) | |
92 | ||
93 | static QXLMode qxl_modes[] = { | |
94 | QXL_MODE_EX(640, 480), | |
95 | QXL_MODE_EX(800, 480), | |
96 | QXL_MODE_EX(800, 600), | |
97 | QXL_MODE_EX(832, 624), | |
98 | QXL_MODE_EX(960, 640), | |
99 | QXL_MODE_EX(1024, 600), | |
100 | QXL_MODE_EX(1024, 768), | |
101 | QXL_MODE_EX(1152, 864), | |
102 | QXL_MODE_EX(1152, 870), | |
103 | QXL_MODE_EX(1280, 720), | |
104 | QXL_MODE_EX(1280, 760), | |
105 | QXL_MODE_EX(1280, 768), | |
106 | QXL_MODE_EX(1280, 800), | |
107 | QXL_MODE_EX(1280, 960), | |
108 | QXL_MODE_EX(1280, 1024), | |
109 | QXL_MODE_EX(1360, 768), | |
110 | QXL_MODE_EX(1366, 768), | |
111 | QXL_MODE_EX(1400, 1050), | |
112 | QXL_MODE_EX(1440, 900), | |
113 | QXL_MODE_EX(1600, 900), | |
114 | QXL_MODE_EX(1600, 1200), | |
115 | QXL_MODE_EX(1680, 1050), | |
116 | QXL_MODE_EX(1920, 1080), | |
117 | #if VGA_RAM_SIZE >= (16 * 1024 * 1024) | |
118 | /* these modes need more than 8 MB video memory */ | |
119 | QXL_MODE_EX(1920, 1200), | |
120 | QXL_MODE_EX(1920, 1440), | |
121 | QXL_MODE_EX(2048, 1536), | |
122 | QXL_MODE_EX(2560, 1440), | |
123 | QXL_MODE_EX(2560, 1600), | |
124 | #endif | |
125 | #if VGA_RAM_SIZE >= (32 * 1024 * 1024) | |
126 | /* these modes need more than 16 MB video memory */ | |
127 | QXL_MODE_EX(2560, 2048), | |
128 | QXL_MODE_EX(2800, 2100), | |
129 | QXL_MODE_EX(3200, 2400), | |
130 | #endif | |
131 | }; | |
132 | ||
133 | static PCIQXLDevice *qxl0; | |
134 | ||
135 | static void qxl_send_events(PCIQXLDevice *d, uint32_t events); | |
5ff4e36c | 136 | static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async); |
a19cbfb3 GH |
137 | static void qxl_reset_memslots(PCIQXLDevice *d); |
138 | static void qxl_reset_surfaces(PCIQXLDevice *d); | |
139 | static void qxl_ring_set_dirty(PCIQXLDevice *qxl); | |
140 | ||
0a530548 | 141 | void qxl_set_guest_bug(PCIQXLDevice *qxl, const char *msg, ...) |
2bce0400 | 142 | { |
2bce0400 | 143 | qxl_send_events(qxl, QXL_INTERRUPT_ERROR); |
087e6a42 | 144 | qxl->guest_bug = 1; |
2bce0400 | 145 | if (qxl->guestdebug) { |
7635392c AL |
146 | va_list ap; |
147 | va_start(ap, msg); | |
148 | fprintf(stderr, "qxl-%d: guest bug: ", qxl->id); | |
149 | vfprintf(stderr, msg, ap); | |
150 | fprintf(stderr, "\n"); | |
151 | va_end(ap); | |
2bce0400 GH |
152 | } |
153 | } | |
154 | ||
087e6a42 AL |
155 | static void qxl_clear_guest_bug(PCIQXLDevice *qxl) |
156 | { | |
157 | qxl->guest_bug = 0; | |
158 | } | |
aee32bf3 GH |
159 | |
160 | void qxl_spice_update_area(PCIQXLDevice *qxl, uint32_t surface_id, | |
161 | struct QXLRect *area, struct QXLRect *dirty_rects, | |
162 | uint32_t num_dirty_rects, | |
5ff4e36c | 163 | uint32_t clear_dirty_region, |
2e1a98c9 | 164 | qxl_async_io async, struct QXLCookie *cookie) |
aee32bf3 | 165 | { |
c480bb7d AL |
166 | trace_qxl_spice_update_area(qxl->id, surface_id, area->left, area->right, |
167 | area->top, area->bottom); | |
168 | trace_qxl_spice_update_area_rest(qxl->id, num_dirty_rects, | |
169 | clear_dirty_region); | |
5ff4e36c AL |
170 | if (async == QXL_SYNC) { |
171 | qxl->ssd.worker->update_area(qxl->ssd.worker, surface_id, area, | |
172 | dirty_rects, num_dirty_rects, clear_dirty_region); | |
173 | } else { | |
2e1a98c9 | 174 | assert(cookie != NULL); |
5ff4e36c | 175 | spice_qxl_update_area_async(&qxl->ssd.qxl, surface_id, area, |
5dba0d45 | 176 | clear_dirty_region, (uintptr_t)cookie); |
5ff4e36c | 177 | } |
aee32bf3 GH |
178 | } |
179 | ||
5ff4e36c AL |
180 | static void qxl_spice_destroy_surface_wait_complete(PCIQXLDevice *qxl, |
181 | uint32_t id) | |
aee32bf3 | 182 | { |
c480bb7d | 183 | trace_qxl_spice_destroy_surface_wait_complete(qxl->id, id); |
14898cf6 | 184 | qemu_mutex_lock(&qxl->track_lock); |
14898cf6 GH |
185 | qxl->guest_surfaces.cmds[id] = 0; |
186 | qxl->guest_surfaces.count--; | |
187 | qemu_mutex_unlock(&qxl->track_lock); | |
aee32bf3 GH |
188 | } |
189 | ||
5ff4e36c AL |
190 | static void qxl_spice_destroy_surface_wait(PCIQXLDevice *qxl, uint32_t id, |
191 | qxl_async_io async) | |
192 | { | |
2e1a98c9 AL |
193 | QXLCookie *cookie; |
194 | ||
c480bb7d | 195 | trace_qxl_spice_destroy_surface_wait(qxl->id, id, async); |
5ff4e36c | 196 | if (async) { |
2e1a98c9 AL |
197 | cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, |
198 | QXL_IO_DESTROY_SURFACE_ASYNC); | |
199 | cookie->u.surface_id = id; | |
5dba0d45 | 200 | spice_qxl_destroy_surface_async(&qxl->ssd.qxl, id, (uintptr_t)cookie); |
5ff4e36c AL |
201 | } else { |
202 | qxl->ssd.worker->destroy_surface_wait(qxl->ssd.worker, id); | |
5ff4e36c AL |
203 | } |
204 | } | |
205 | ||
3e16b9c5 AL |
206 | static void qxl_spice_flush_surfaces_async(PCIQXLDevice *qxl) |
207 | { | |
c480bb7d AL |
208 | trace_qxl_spice_flush_surfaces_async(qxl->id, qxl->guest_surfaces.count, |
209 | qxl->num_free_res); | |
2e1a98c9 | 210 | spice_qxl_flush_surfaces_async(&qxl->ssd.qxl, |
5dba0d45 PM |
211 | (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, |
212 | QXL_IO_FLUSH_SURFACES_ASYNC)); | |
3e16b9c5 | 213 | } |
3e16b9c5 | 214 | |
aee32bf3 GH |
215 | void qxl_spice_loadvm_commands(PCIQXLDevice *qxl, struct QXLCommandExt *ext, |
216 | uint32_t count) | |
217 | { | |
c480bb7d | 218 | trace_qxl_spice_loadvm_commands(qxl->id, ext, count); |
aee32bf3 GH |
219 | qxl->ssd.worker->loadvm_commands(qxl->ssd.worker, ext, count); |
220 | } | |
221 | ||
222 | void qxl_spice_oom(PCIQXLDevice *qxl) | |
223 | { | |
c480bb7d | 224 | trace_qxl_spice_oom(qxl->id); |
aee32bf3 GH |
225 | qxl->ssd.worker->oom(qxl->ssd.worker); |
226 | } | |
227 | ||
228 | void qxl_spice_reset_memslots(PCIQXLDevice *qxl) | |
229 | { | |
c480bb7d | 230 | trace_qxl_spice_reset_memslots(qxl->id); |
aee32bf3 GH |
231 | qxl->ssd.worker->reset_memslots(qxl->ssd.worker); |
232 | } | |
233 | ||
5ff4e36c | 234 | static void qxl_spice_destroy_surfaces_complete(PCIQXLDevice *qxl) |
aee32bf3 | 235 | { |
c480bb7d | 236 | trace_qxl_spice_destroy_surfaces_complete(qxl->id); |
14898cf6 | 237 | qemu_mutex_lock(&qxl->track_lock); |
14898cf6 GH |
238 | memset(&qxl->guest_surfaces.cmds, 0, sizeof(qxl->guest_surfaces.cmds)); |
239 | qxl->guest_surfaces.count = 0; | |
240 | qemu_mutex_unlock(&qxl->track_lock); | |
aee32bf3 GH |
241 | } |
242 | ||
5ff4e36c AL |
243 | static void qxl_spice_destroy_surfaces(PCIQXLDevice *qxl, qxl_async_io async) |
244 | { | |
c480bb7d | 245 | trace_qxl_spice_destroy_surfaces(qxl->id, async); |
5ff4e36c | 246 | if (async) { |
2e1a98c9 | 247 | spice_qxl_destroy_surfaces_async(&qxl->ssd.qxl, |
5dba0d45 PM |
248 | (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, |
249 | QXL_IO_DESTROY_ALL_SURFACES_ASYNC)); | |
5ff4e36c AL |
250 | } else { |
251 | qxl->ssd.worker->destroy_surfaces(qxl->ssd.worker); | |
252 | qxl_spice_destroy_surfaces_complete(qxl); | |
253 | } | |
254 | } | |
255 | ||
aee32bf3 GH |
256 | void qxl_spice_reset_image_cache(PCIQXLDevice *qxl) |
257 | { | |
c480bb7d | 258 | trace_qxl_spice_reset_image_cache(qxl->id); |
aee32bf3 GH |
259 | qxl->ssd.worker->reset_image_cache(qxl->ssd.worker); |
260 | } | |
261 | ||
262 | void qxl_spice_reset_cursor(PCIQXLDevice *qxl) | |
263 | { | |
c480bb7d | 264 | trace_qxl_spice_reset_cursor(qxl->id); |
aee32bf3 | 265 | qxl->ssd.worker->reset_cursor(qxl->ssd.worker); |
30f6da66 YH |
266 | qemu_mutex_lock(&qxl->track_lock); |
267 | qxl->guest_cursor = 0; | |
268 | qemu_mutex_unlock(&qxl->track_lock); | |
aee32bf3 GH |
269 | } |
270 | ||
271 | ||
a19cbfb3 GH |
272 | static inline uint32_t msb_mask(uint32_t val) |
273 | { | |
274 | uint32_t mask; | |
275 | ||
276 | do { | |
277 | mask = ~(val - 1) & val; | |
278 | val &= ~mask; | |
279 | } while (mask < val); | |
280 | ||
281 | return mask; | |
282 | } | |
283 | ||
284 | static ram_addr_t qxl_rom_size(void) | |
285 | { | |
286 | uint32_t rom_size = sizeof(QXLRom) + sizeof(QXLModes) + sizeof(qxl_modes); | |
287 | rom_size = MAX(rom_size, TARGET_PAGE_SIZE); | |
288 | rom_size = msb_mask(rom_size * 2 - 1); | |
289 | return rom_size; | |
290 | } | |
291 | ||
292 | static void init_qxl_rom(PCIQXLDevice *d) | |
293 | { | |
b1950430 | 294 | QXLRom *rom = memory_region_get_ram_ptr(&d->rom_bar); |
a19cbfb3 GH |
295 | QXLModes *modes = (QXLModes *)(rom + 1); |
296 | uint32_t ram_header_size; | |
297 | uint32_t surface0_area_size; | |
298 | uint32_t num_pages; | |
299 | uint32_t fb, maxfb = 0; | |
300 | int i; | |
301 | ||
302 | memset(rom, 0, d->rom_size); | |
303 | ||
304 | rom->magic = cpu_to_le32(QXL_ROM_MAGIC); | |
305 | rom->id = cpu_to_le32(d->id); | |
306 | rom->log_level = cpu_to_le32(d->guestdebug); | |
307 | rom->modes_offset = cpu_to_le32(sizeof(QXLRom)); | |
308 | ||
309 | rom->slot_gen_bits = MEMSLOT_GENERATION_BITS; | |
310 | rom->slot_id_bits = MEMSLOT_SLOT_BITS; | |
311 | rom->slots_start = 1; | |
312 | rom->slots_end = NUM_MEMSLOTS - 1; | |
313 | rom->n_surfaces = cpu_to_le32(NUM_SURFACES); | |
314 | ||
315 | modes->n_modes = cpu_to_le32(ARRAY_SIZE(qxl_modes)); | |
316 | for (i = 0; i < modes->n_modes; i++) { | |
317 | fb = qxl_modes[i].y_res * qxl_modes[i].stride; | |
318 | if (maxfb < fb) { | |
319 | maxfb = fb; | |
320 | } | |
321 | modes->modes[i].id = cpu_to_le32(i); | |
322 | modes->modes[i].x_res = cpu_to_le32(qxl_modes[i].x_res); | |
323 | modes->modes[i].y_res = cpu_to_le32(qxl_modes[i].y_res); | |
324 | modes->modes[i].bits = cpu_to_le32(qxl_modes[i].bits); | |
325 | modes->modes[i].stride = cpu_to_le32(qxl_modes[i].stride); | |
326 | modes->modes[i].x_mili = cpu_to_le32(qxl_modes[i].x_mili); | |
327 | modes->modes[i].y_mili = cpu_to_le32(qxl_modes[i].y_mili); | |
328 | modes->modes[i].orientation = cpu_to_le32(qxl_modes[i].orientation); | |
329 | } | |
330 | if (maxfb < VGA_RAM_SIZE && d->id == 0) | |
331 | maxfb = VGA_RAM_SIZE; | |
332 | ||
333 | ram_header_size = ALIGN(sizeof(QXLRam), 4096); | |
334 | surface0_area_size = ALIGN(maxfb, 4096); | |
335 | num_pages = d->vga.vram_size; | |
336 | num_pages -= ram_header_size; | |
337 | num_pages -= surface0_area_size; | |
338 | num_pages = num_pages / TARGET_PAGE_SIZE; | |
339 | ||
340 | rom->draw_area_offset = cpu_to_le32(0); | |
341 | rom->surface0_area_size = cpu_to_le32(surface0_area_size); | |
342 | rom->pages_offset = cpu_to_le32(surface0_area_size); | |
343 | rom->num_pages = cpu_to_le32(num_pages); | |
344 | rom->ram_header_offset = cpu_to_le32(d->vga.vram_size - ram_header_size); | |
345 | ||
346 | d->shadow_rom = *rom; | |
347 | d->rom = rom; | |
348 | d->modes = modes; | |
349 | } | |
350 | ||
351 | static void init_qxl_ram(PCIQXLDevice *d) | |
352 | { | |
353 | uint8_t *buf; | |
354 | uint64_t *item; | |
355 | ||
356 | buf = d->vga.vram_ptr; | |
357 | d->ram = (QXLRam *)(buf + le32_to_cpu(d->shadow_rom.ram_header_offset)); | |
358 | d->ram->magic = cpu_to_le32(QXL_RAM_MAGIC); | |
359 | d->ram->int_pending = cpu_to_le32(0); | |
360 | d->ram->int_mask = cpu_to_le32(0); | |
9f0f352d | 361 | d->ram->update_surface = 0; |
a19cbfb3 GH |
362 | SPICE_RING_INIT(&d->ram->cmd_ring); |
363 | SPICE_RING_INIT(&d->ram->cursor_ring); | |
364 | SPICE_RING_INIT(&d->ram->release_ring); | |
0b81c478 AL |
365 | SPICE_RING_PROD_ITEM(d, &d->ram->release_ring, item); |
366 | assert(item); | |
a19cbfb3 GH |
367 | *item = 0; |
368 | qxl_ring_set_dirty(d); | |
369 | } | |
370 | ||
371 | /* can be called from spice server thread context */ | |
b1950430 | 372 | static void qxl_set_dirty(MemoryRegion *mr, ram_addr_t addr, ram_addr_t end) |
a19cbfb3 | 373 | { |
fd4aa979 | 374 | memory_region_set_dirty(mr, addr, end - addr); |
a19cbfb3 GH |
375 | } |
376 | ||
377 | static void qxl_rom_set_dirty(PCIQXLDevice *qxl) | |
378 | { | |
b1950430 | 379 | qxl_set_dirty(&qxl->rom_bar, 0, qxl->rom_size); |
a19cbfb3 GH |
380 | } |
381 | ||
382 | /* called from spice server thread context only */ | |
383 | static void qxl_ram_set_dirty(PCIQXLDevice *qxl, void *ptr) | |
384 | { | |
a19cbfb3 GH |
385 | void *base = qxl->vga.vram_ptr; |
386 | intptr_t offset; | |
387 | ||
388 | offset = ptr - base; | |
389 | offset &= ~(TARGET_PAGE_SIZE-1); | |
390 | assert(offset < qxl->vga.vram_size); | |
b1950430 | 391 | qxl_set_dirty(&qxl->vga.vram, offset, offset + TARGET_PAGE_SIZE); |
a19cbfb3 GH |
392 | } |
393 | ||
394 | /* can be called from spice server thread context */ | |
395 | static void qxl_ring_set_dirty(PCIQXLDevice *qxl) | |
396 | { | |
b1950430 AK |
397 | ram_addr_t addr = qxl->shadow_rom.ram_header_offset; |
398 | ram_addr_t end = qxl->vga.vram_size; | |
399 | qxl_set_dirty(&qxl->vga.vram, addr, end); | |
a19cbfb3 GH |
400 | } |
401 | ||
402 | /* | |
403 | * keep track of some command state, for savevm/loadvm. | |
404 | * called from spice server thread context only | |
405 | */ | |
fae2afb1 | 406 | static int qxl_track_command(PCIQXLDevice *qxl, struct QXLCommandExt *ext) |
a19cbfb3 GH |
407 | { |
408 | switch (le32_to_cpu(ext->cmd.type)) { | |
409 | case QXL_CMD_SURFACE: | |
410 | { | |
411 | QXLSurfaceCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); | |
fae2afb1 AL |
412 | |
413 | if (!cmd) { | |
414 | return 1; | |
415 | } | |
a19cbfb3 | 416 | uint32_t id = le32_to_cpu(cmd->surface_id); |
47eddfbf AL |
417 | |
418 | if (id >= NUM_SURFACES) { | |
0a530548 AL |
419 | qxl_set_guest_bug(qxl, "QXL_CMD_SURFACE id %d >= %d", id, |
420 | NUM_SURFACES); | |
47eddfbf AL |
421 | return 1; |
422 | } | |
14898cf6 | 423 | qemu_mutex_lock(&qxl->track_lock); |
a19cbfb3 GH |
424 | if (cmd->type == QXL_SURFACE_CMD_CREATE) { |
425 | qxl->guest_surfaces.cmds[id] = ext->cmd.data; | |
426 | qxl->guest_surfaces.count++; | |
427 | if (qxl->guest_surfaces.max < qxl->guest_surfaces.count) | |
428 | qxl->guest_surfaces.max = qxl->guest_surfaces.count; | |
429 | } | |
430 | if (cmd->type == QXL_SURFACE_CMD_DESTROY) { | |
431 | qxl->guest_surfaces.cmds[id] = 0; | |
432 | qxl->guest_surfaces.count--; | |
433 | } | |
14898cf6 | 434 | qemu_mutex_unlock(&qxl->track_lock); |
a19cbfb3 GH |
435 | break; |
436 | } | |
437 | case QXL_CMD_CURSOR: | |
438 | { | |
439 | QXLCursorCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); | |
fae2afb1 AL |
440 | |
441 | if (!cmd) { | |
442 | return 1; | |
443 | } | |
a19cbfb3 | 444 | if (cmd->type == QXL_CURSOR_SET) { |
30f6da66 | 445 | qemu_mutex_lock(&qxl->track_lock); |
a19cbfb3 | 446 | qxl->guest_cursor = ext->cmd.data; |
30f6da66 | 447 | qemu_mutex_unlock(&qxl->track_lock); |
a19cbfb3 GH |
448 | } |
449 | break; | |
450 | } | |
451 | } | |
fae2afb1 | 452 | return 0; |
a19cbfb3 GH |
453 | } |
454 | ||
455 | /* spice display interface callbacks */ | |
456 | ||
457 | static void interface_attach_worker(QXLInstance *sin, QXLWorker *qxl_worker) | |
458 | { | |
459 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
460 | ||
c480bb7d | 461 | trace_qxl_interface_attach_worker(qxl->id); |
a19cbfb3 GH |
462 | qxl->ssd.worker = qxl_worker; |
463 | } | |
464 | ||
465 | static void interface_set_compression_level(QXLInstance *sin, int level) | |
466 | { | |
467 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
468 | ||
c480bb7d | 469 | trace_qxl_interface_set_compression_level(qxl->id, level); |
a19cbfb3 GH |
470 | qxl->shadow_rom.compression_level = cpu_to_le32(level); |
471 | qxl->rom->compression_level = cpu_to_le32(level); | |
472 | qxl_rom_set_dirty(qxl); | |
473 | } | |
474 | ||
475 | static void interface_set_mm_time(QXLInstance *sin, uint32_t mm_time) | |
476 | { | |
477 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
478 | ||
c480bb7d | 479 | trace_qxl_interface_set_mm_time(qxl->id, mm_time); |
a19cbfb3 GH |
480 | qxl->shadow_rom.mm_clock = cpu_to_le32(mm_time); |
481 | qxl->rom->mm_clock = cpu_to_le32(mm_time); | |
482 | qxl_rom_set_dirty(qxl); | |
483 | } | |
484 | ||
485 | static void interface_get_init_info(QXLInstance *sin, QXLDevInitInfo *info) | |
486 | { | |
487 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
488 | ||
c480bb7d | 489 | trace_qxl_interface_get_init_info(qxl->id); |
a19cbfb3 GH |
490 | info->memslot_gen_bits = MEMSLOT_GENERATION_BITS; |
491 | info->memslot_id_bits = MEMSLOT_SLOT_BITS; | |
492 | info->num_memslots = NUM_MEMSLOTS; | |
493 | info->num_memslots_groups = NUM_MEMSLOTS_GROUPS; | |
494 | info->internal_groupslot_id = 0; | |
495 | info->qxl_ram_size = le32_to_cpu(qxl->shadow_rom.num_pages) << TARGET_PAGE_BITS; | |
496 | info->n_surfaces = NUM_SURFACES; | |
497 | } | |
498 | ||
5b77870c AL |
499 | static const char *qxl_mode_to_string(int mode) |
500 | { | |
501 | switch (mode) { | |
502 | case QXL_MODE_COMPAT: | |
503 | return "compat"; | |
504 | case QXL_MODE_NATIVE: | |
505 | return "native"; | |
506 | case QXL_MODE_UNDEFINED: | |
507 | return "undefined"; | |
508 | case QXL_MODE_VGA: | |
509 | return "vga"; | |
510 | } | |
511 | return "INVALID"; | |
512 | } | |
513 | ||
8b92e298 AL |
514 | static const char *io_port_to_string(uint32_t io_port) |
515 | { | |
516 | if (io_port >= QXL_IO_RANGE_SIZE) { | |
517 | return "out of range"; | |
518 | } | |
519 | static const char *io_port_to_string[QXL_IO_RANGE_SIZE + 1] = { | |
520 | [QXL_IO_NOTIFY_CMD] = "QXL_IO_NOTIFY_CMD", | |
521 | [QXL_IO_NOTIFY_CURSOR] = "QXL_IO_NOTIFY_CURSOR", | |
522 | [QXL_IO_UPDATE_AREA] = "QXL_IO_UPDATE_AREA", | |
523 | [QXL_IO_UPDATE_IRQ] = "QXL_IO_UPDATE_IRQ", | |
524 | [QXL_IO_NOTIFY_OOM] = "QXL_IO_NOTIFY_OOM", | |
525 | [QXL_IO_RESET] = "QXL_IO_RESET", | |
526 | [QXL_IO_SET_MODE] = "QXL_IO_SET_MODE", | |
527 | [QXL_IO_LOG] = "QXL_IO_LOG", | |
528 | [QXL_IO_MEMSLOT_ADD] = "QXL_IO_MEMSLOT_ADD", | |
529 | [QXL_IO_MEMSLOT_DEL] = "QXL_IO_MEMSLOT_DEL", | |
530 | [QXL_IO_DETACH_PRIMARY] = "QXL_IO_DETACH_PRIMARY", | |
531 | [QXL_IO_ATTACH_PRIMARY] = "QXL_IO_ATTACH_PRIMARY", | |
532 | [QXL_IO_CREATE_PRIMARY] = "QXL_IO_CREATE_PRIMARY", | |
533 | [QXL_IO_DESTROY_PRIMARY] = "QXL_IO_DESTROY_PRIMARY", | |
534 | [QXL_IO_DESTROY_SURFACE_WAIT] = "QXL_IO_DESTROY_SURFACE_WAIT", | |
535 | [QXL_IO_DESTROY_ALL_SURFACES] = "QXL_IO_DESTROY_ALL_SURFACES", | |
8b92e298 AL |
536 | [QXL_IO_UPDATE_AREA_ASYNC] = "QXL_IO_UPDATE_AREA_ASYNC", |
537 | [QXL_IO_MEMSLOT_ADD_ASYNC] = "QXL_IO_MEMSLOT_ADD_ASYNC", | |
538 | [QXL_IO_CREATE_PRIMARY_ASYNC] = "QXL_IO_CREATE_PRIMARY_ASYNC", | |
539 | [QXL_IO_DESTROY_PRIMARY_ASYNC] = "QXL_IO_DESTROY_PRIMARY_ASYNC", | |
540 | [QXL_IO_DESTROY_SURFACE_ASYNC] = "QXL_IO_DESTROY_SURFACE_ASYNC", | |
541 | [QXL_IO_DESTROY_ALL_SURFACES_ASYNC] | |
542 | = "QXL_IO_DESTROY_ALL_SURFACES_ASYNC", | |
543 | [QXL_IO_FLUSH_SURFACES_ASYNC] = "QXL_IO_FLUSH_SURFACES_ASYNC", | |
544 | [QXL_IO_FLUSH_RELEASE] = "QXL_IO_FLUSH_RELEASE", | |
8b92e298 AL |
545 | }; |
546 | return io_port_to_string[io_port]; | |
547 | } | |
548 | ||
a19cbfb3 GH |
549 | /* called from spice server thread context only */ |
550 | static int interface_get_command(QXLInstance *sin, struct QXLCommandExt *ext) | |
551 | { | |
552 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
553 | SimpleSpiceUpdate *update; | |
554 | QXLCommandRing *ring; | |
555 | QXLCommand *cmd; | |
e0c64d08 | 556 | int notify, ret; |
a19cbfb3 | 557 | |
c480bb7d AL |
558 | trace_qxl_ring_command_check(qxl->id, qxl_mode_to_string(qxl->mode)); |
559 | ||
a19cbfb3 GH |
560 | switch (qxl->mode) { |
561 | case QXL_MODE_VGA: | |
e0c64d08 GH |
562 | ret = false; |
563 | qemu_mutex_lock(&qxl->ssd.lock); | |
564 | if (qxl->ssd.update != NULL) { | |
565 | update = qxl->ssd.update; | |
566 | qxl->ssd.update = NULL; | |
567 | *ext = update->ext; | |
568 | ret = true; | |
a19cbfb3 | 569 | } |
e0c64d08 | 570 | qemu_mutex_unlock(&qxl->ssd.lock); |
212496c9 | 571 | if (ret) { |
c480bb7d | 572 | trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); |
212496c9 AL |
573 | qxl_log_command(qxl, "vga", ext); |
574 | } | |
e0c64d08 | 575 | return ret; |
a19cbfb3 GH |
576 | case QXL_MODE_COMPAT: |
577 | case QXL_MODE_NATIVE: | |
578 | case QXL_MODE_UNDEFINED: | |
a19cbfb3 | 579 | ring = &qxl->ram->cmd_ring; |
087e6a42 | 580 | if (qxl->guest_bug || SPICE_RING_IS_EMPTY(ring)) { |
a19cbfb3 GH |
581 | return false; |
582 | } | |
0b81c478 AL |
583 | SPICE_RING_CONS_ITEM(qxl, ring, cmd); |
584 | if (!cmd) { | |
585 | return false; | |
586 | } | |
a19cbfb3 GH |
587 | ext->cmd = *cmd; |
588 | ext->group_id = MEMSLOT_GROUP_GUEST; | |
589 | ext->flags = qxl->cmdflags; | |
590 | SPICE_RING_POP(ring, notify); | |
591 | qxl_ring_set_dirty(qxl); | |
592 | if (notify) { | |
593 | qxl_send_events(qxl, QXL_INTERRUPT_DISPLAY); | |
594 | } | |
595 | qxl->guest_primary.commands++; | |
596 | qxl_track_command(qxl, ext); | |
597 | qxl_log_command(qxl, "cmd", ext); | |
0b81c478 | 598 | trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); |
a19cbfb3 GH |
599 | return true; |
600 | default: | |
601 | return false; | |
602 | } | |
603 | } | |
604 | ||
605 | /* called from spice server thread context only */ | |
606 | static int interface_req_cmd_notification(QXLInstance *sin) | |
607 | { | |
608 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
609 | int wait = 1; | |
610 | ||
c480bb7d | 611 | trace_qxl_ring_command_req_notification(qxl->id); |
a19cbfb3 GH |
612 | switch (qxl->mode) { |
613 | case QXL_MODE_COMPAT: | |
614 | case QXL_MODE_NATIVE: | |
615 | case QXL_MODE_UNDEFINED: | |
616 | SPICE_RING_CONS_WAIT(&qxl->ram->cmd_ring, wait); | |
617 | qxl_ring_set_dirty(qxl); | |
618 | break; | |
619 | default: | |
620 | /* nothing */ | |
621 | break; | |
622 | } | |
623 | return wait; | |
624 | } | |
625 | ||
626 | /* called from spice server thread context only */ | |
627 | static inline void qxl_push_free_res(PCIQXLDevice *d, int flush) | |
628 | { | |
629 | QXLReleaseRing *ring = &d->ram->release_ring; | |
630 | uint64_t *item; | |
631 | int notify; | |
632 | ||
633 | #define QXL_FREE_BUNCH_SIZE 32 | |
634 | ||
635 | if (ring->prod - ring->cons + 1 == ring->num_items) { | |
636 | /* ring full -- can't push */ | |
637 | return; | |
638 | } | |
639 | if (!flush && d->oom_running) { | |
640 | /* collect everything from oom handler before pushing */ | |
641 | return; | |
642 | } | |
643 | if (!flush && d->num_free_res < QXL_FREE_BUNCH_SIZE) { | |
644 | /* collect a bit more before pushing */ | |
645 | return; | |
646 | } | |
647 | ||
648 | SPICE_RING_PUSH(ring, notify); | |
c480bb7d AL |
649 | trace_qxl_ring_res_push(d->id, qxl_mode_to_string(d->mode), |
650 | d->guest_surfaces.count, d->num_free_res, | |
651 | d->last_release, notify ? "yes" : "no"); | |
652 | trace_qxl_ring_res_push_rest(d->id, ring->prod - ring->cons, | |
653 | ring->num_items, ring->prod, ring->cons); | |
a19cbfb3 GH |
654 | if (notify) { |
655 | qxl_send_events(d, QXL_INTERRUPT_DISPLAY); | |
656 | } | |
0b81c478 AL |
657 | SPICE_RING_PROD_ITEM(d, ring, item); |
658 | if (!item) { | |
659 | return; | |
660 | } | |
a19cbfb3 GH |
661 | *item = 0; |
662 | d->num_free_res = 0; | |
663 | d->last_release = NULL; | |
664 | qxl_ring_set_dirty(d); | |
665 | } | |
666 | ||
667 | /* called from spice server thread context only */ | |
668 | static void interface_release_resource(QXLInstance *sin, | |
669 | struct QXLReleaseInfoExt ext) | |
670 | { | |
671 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
672 | QXLReleaseRing *ring; | |
673 | uint64_t *item, id; | |
674 | ||
675 | if (ext.group_id == MEMSLOT_GROUP_HOST) { | |
676 | /* host group -> vga mode update request */ | |
f4a8a424 | 677 | qemu_spice_destroy_update(&qxl->ssd, (void *)(intptr_t)ext.info->id); |
a19cbfb3 GH |
678 | return; |
679 | } | |
680 | ||
681 | /* | |
682 | * ext->info points into guest-visible memory | |
683 | * pci bar 0, $command.release_info | |
684 | */ | |
685 | ring = &qxl->ram->release_ring; | |
0b81c478 AL |
686 | SPICE_RING_PROD_ITEM(qxl, ring, item); |
687 | if (!item) { | |
688 | return; | |
689 | } | |
a19cbfb3 GH |
690 | if (*item == 0) { |
691 | /* stick head into the ring */ | |
692 | id = ext.info->id; | |
693 | ext.info->next = 0; | |
694 | qxl_ram_set_dirty(qxl, &ext.info->next); | |
695 | *item = id; | |
696 | qxl_ring_set_dirty(qxl); | |
697 | } else { | |
698 | /* append item to the list */ | |
699 | qxl->last_release->next = ext.info->id; | |
700 | qxl_ram_set_dirty(qxl, &qxl->last_release->next); | |
701 | ext.info->next = 0; | |
702 | qxl_ram_set_dirty(qxl, &ext.info->next); | |
703 | } | |
704 | qxl->last_release = ext.info; | |
705 | qxl->num_free_res++; | |
c480bb7d | 706 | trace_qxl_ring_res_put(qxl->id, qxl->num_free_res); |
a19cbfb3 GH |
707 | qxl_push_free_res(qxl, 0); |
708 | } | |
709 | ||
710 | /* called from spice server thread context only */ | |
711 | static int interface_get_cursor_command(QXLInstance *sin, struct QXLCommandExt *ext) | |
712 | { | |
713 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
714 | QXLCursorRing *ring; | |
715 | QXLCommand *cmd; | |
716 | int notify; | |
717 | ||
c480bb7d AL |
718 | trace_qxl_ring_cursor_check(qxl->id, qxl_mode_to_string(qxl->mode)); |
719 | ||
a19cbfb3 GH |
720 | switch (qxl->mode) { |
721 | case QXL_MODE_COMPAT: | |
722 | case QXL_MODE_NATIVE: | |
723 | case QXL_MODE_UNDEFINED: | |
724 | ring = &qxl->ram->cursor_ring; | |
725 | if (SPICE_RING_IS_EMPTY(ring)) { | |
726 | return false; | |
727 | } | |
0b81c478 AL |
728 | SPICE_RING_CONS_ITEM(qxl, ring, cmd); |
729 | if (!cmd) { | |
730 | return false; | |
731 | } | |
a19cbfb3 GH |
732 | ext->cmd = *cmd; |
733 | ext->group_id = MEMSLOT_GROUP_GUEST; | |
734 | ext->flags = qxl->cmdflags; | |
735 | SPICE_RING_POP(ring, notify); | |
736 | qxl_ring_set_dirty(qxl); | |
737 | if (notify) { | |
738 | qxl_send_events(qxl, QXL_INTERRUPT_CURSOR); | |
739 | } | |
740 | qxl->guest_primary.commands++; | |
741 | qxl_track_command(qxl, ext); | |
742 | qxl_log_command(qxl, "csr", ext); | |
743 | if (qxl->id == 0) { | |
744 | qxl_render_cursor(qxl, ext); | |
745 | } | |
c480bb7d | 746 | trace_qxl_ring_cursor_get(qxl->id, qxl_mode_to_string(qxl->mode)); |
a19cbfb3 GH |
747 | return true; |
748 | default: | |
749 | return false; | |
750 | } | |
751 | } | |
752 | ||
753 | /* called from spice server thread context only */ | |
754 | static int interface_req_cursor_notification(QXLInstance *sin) | |
755 | { | |
756 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
757 | int wait = 1; | |
758 | ||
c480bb7d | 759 | trace_qxl_ring_cursor_req_notification(qxl->id); |
a19cbfb3 GH |
760 | switch (qxl->mode) { |
761 | case QXL_MODE_COMPAT: | |
762 | case QXL_MODE_NATIVE: | |
763 | case QXL_MODE_UNDEFINED: | |
764 | SPICE_RING_CONS_WAIT(&qxl->ram->cursor_ring, wait); | |
765 | qxl_ring_set_dirty(qxl); | |
766 | break; | |
767 | default: | |
768 | /* nothing */ | |
769 | break; | |
770 | } | |
771 | return wait; | |
772 | } | |
773 | ||
774 | /* called from spice server thread context */ | |
775 | static void interface_notify_update(QXLInstance *sin, uint32_t update_id) | |
776 | { | |
baeae407 AL |
777 | /* |
778 | * Called by spice-server as a result of a QXL_CMD_UPDATE which is not in | |
779 | * use by xf86-video-qxl and is defined out in the qxl windows driver. | |
780 | * Probably was at some earlier version that is prior to git start (2009), | |
781 | * and is still guest trigerrable. | |
782 | */ | |
783 | fprintf(stderr, "%s: deprecated\n", __func__); | |
a19cbfb3 GH |
784 | } |
785 | ||
786 | /* called from spice server thread context only */ | |
787 | static int interface_flush_resources(QXLInstance *sin) | |
788 | { | |
789 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
790 | int ret; | |
791 | ||
a19cbfb3 GH |
792 | ret = qxl->num_free_res; |
793 | if (ret) { | |
794 | qxl_push_free_res(qxl, 1); | |
795 | } | |
796 | return ret; | |
797 | } | |
798 | ||
5ff4e36c AL |
799 | static void qxl_create_guest_primary_complete(PCIQXLDevice *d); |
800 | ||
5ff4e36c | 801 | /* called from spice server thread context only */ |
2e1a98c9 | 802 | static void interface_async_complete_io(PCIQXLDevice *qxl, QXLCookie *cookie) |
5ff4e36c | 803 | { |
5ff4e36c AL |
804 | uint32_t current_async; |
805 | ||
806 | qemu_mutex_lock(&qxl->async_lock); | |
807 | current_async = qxl->current_async; | |
808 | qxl->current_async = QXL_UNDEFINED_IO; | |
809 | qemu_mutex_unlock(&qxl->async_lock); | |
810 | ||
c480bb7d | 811 | trace_qxl_interface_async_complete_io(qxl->id, current_async, cookie); |
2e1a98c9 AL |
812 | if (!cookie) { |
813 | fprintf(stderr, "qxl: %s: error, cookie is NULL\n", __func__); | |
814 | return; | |
815 | } | |
816 | if (cookie && current_async != cookie->io) { | |
817 | fprintf(stderr, | |
2fce7edf AL |
818 | "qxl: %s: error: current_async = %d != %" |
819 | PRId64 " = cookie->io\n", __func__, current_async, cookie->io); | |
2e1a98c9 | 820 | } |
5ff4e36c | 821 | switch (current_async) { |
81fb6f15 AL |
822 | case QXL_IO_MEMSLOT_ADD_ASYNC: |
823 | case QXL_IO_DESTROY_PRIMARY_ASYNC: | |
824 | case QXL_IO_UPDATE_AREA_ASYNC: | |
825 | case QXL_IO_FLUSH_SURFACES_ASYNC: | |
826 | break; | |
5ff4e36c AL |
827 | case QXL_IO_CREATE_PRIMARY_ASYNC: |
828 | qxl_create_guest_primary_complete(qxl); | |
829 | break; | |
830 | case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: | |
831 | qxl_spice_destroy_surfaces_complete(qxl); | |
832 | break; | |
833 | case QXL_IO_DESTROY_SURFACE_ASYNC: | |
2e1a98c9 | 834 | qxl_spice_destroy_surface_wait_complete(qxl, cookie->u.surface_id); |
5ff4e36c | 835 | break; |
81fb6f15 AL |
836 | default: |
837 | fprintf(stderr, "qxl: %s: unexpected current_async %d\n", __func__, | |
838 | current_async); | |
5ff4e36c AL |
839 | } |
840 | qxl_send_events(qxl, QXL_INTERRUPT_IO_CMD); | |
841 | } | |
842 | ||
81fb6f15 AL |
843 | /* called from spice server thread context only */ |
844 | static void interface_update_area_complete(QXLInstance *sin, | |
845 | uint32_t surface_id, | |
846 | QXLRect *dirty, uint32_t num_updated_rects) | |
847 | { | |
848 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
849 | int i; | |
850 | int qxl_i; | |
851 | ||
852 | qemu_mutex_lock(&qxl->ssd.lock); | |
853 | if (surface_id != 0 || !qxl->render_update_cookie_num) { | |
854 | qemu_mutex_unlock(&qxl->ssd.lock); | |
855 | return; | |
856 | } | |
c480bb7d AL |
857 | trace_qxl_interface_update_area_complete(qxl->id, surface_id, dirty->left, |
858 | dirty->right, dirty->top, dirty->bottom); | |
859 | trace_qxl_interface_update_area_complete_rest(qxl->id, num_updated_rects); | |
81fb6f15 AL |
860 | if (qxl->num_dirty_rects + num_updated_rects > QXL_NUM_DIRTY_RECTS) { |
861 | /* | |
862 | * overflow - treat this as a full update. Not expected to be common. | |
863 | */ | |
c480bb7d AL |
864 | trace_qxl_interface_update_area_complete_overflow(qxl->id, |
865 | QXL_NUM_DIRTY_RECTS); | |
81fb6f15 AL |
866 | qxl->guest_primary.resized = 1; |
867 | } | |
868 | if (qxl->guest_primary.resized) { | |
869 | /* | |
870 | * Don't bother copying or scheduling the bh since we will flip | |
871 | * the whole area anyway on completion of the update_area async call | |
872 | */ | |
873 | qemu_mutex_unlock(&qxl->ssd.lock); | |
874 | return; | |
875 | } | |
876 | qxl_i = qxl->num_dirty_rects; | |
877 | for (i = 0; i < num_updated_rects; i++) { | |
878 | qxl->dirty[qxl_i++] = dirty[i]; | |
879 | } | |
880 | qxl->num_dirty_rects += num_updated_rects; | |
c480bb7d AL |
881 | trace_qxl_interface_update_area_complete_schedule_bh(qxl->id, |
882 | qxl->num_dirty_rects); | |
81fb6f15 AL |
883 | qemu_bh_schedule(qxl->update_area_bh); |
884 | qemu_mutex_unlock(&qxl->ssd.lock); | |
885 | } | |
886 | ||
2e1a98c9 AL |
887 | /* called from spice server thread context only */ |
888 | static void interface_async_complete(QXLInstance *sin, uint64_t cookie_token) | |
889 | { | |
890 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
5dba0d45 | 891 | QXLCookie *cookie = (QXLCookie *)(uintptr_t)cookie_token; |
2e1a98c9 AL |
892 | |
893 | switch (cookie->type) { | |
894 | case QXL_COOKIE_TYPE_IO: | |
895 | interface_async_complete_io(qxl, cookie); | |
81fb6f15 AL |
896 | g_free(cookie); |
897 | break; | |
898 | case QXL_COOKIE_TYPE_RENDER_UPDATE_AREA: | |
899 | qxl_render_update_area_done(qxl, cookie); | |
2e1a98c9 AL |
900 | break; |
901 | default: | |
902 | fprintf(stderr, "qxl: %s: unexpected cookie type %d\n", | |
903 | __func__, cookie->type); | |
81fb6f15 | 904 | g_free(cookie); |
2e1a98c9 | 905 | } |
2e1a98c9 AL |
906 | } |
907 | ||
a19cbfb3 GH |
908 | static const QXLInterface qxl_interface = { |
909 | .base.type = SPICE_INTERFACE_QXL, | |
910 | .base.description = "qxl gpu", | |
911 | .base.major_version = SPICE_INTERFACE_QXL_MAJOR, | |
912 | .base.minor_version = SPICE_INTERFACE_QXL_MINOR, | |
913 | ||
914 | .attache_worker = interface_attach_worker, | |
915 | .set_compression_level = interface_set_compression_level, | |
916 | .set_mm_time = interface_set_mm_time, | |
917 | .get_init_info = interface_get_init_info, | |
918 | ||
919 | /* the callbacks below are called from spice server thread context */ | |
920 | .get_command = interface_get_command, | |
921 | .req_cmd_notification = interface_req_cmd_notification, | |
922 | .release_resource = interface_release_resource, | |
923 | .get_cursor_command = interface_get_cursor_command, | |
924 | .req_cursor_notification = interface_req_cursor_notification, | |
925 | .notify_update = interface_notify_update, | |
926 | .flush_resources = interface_flush_resources, | |
5ff4e36c | 927 | .async_complete = interface_async_complete, |
81fb6f15 | 928 | .update_area_complete = interface_update_area_complete, |
a19cbfb3 GH |
929 | }; |
930 | ||
931 | static void qxl_enter_vga_mode(PCIQXLDevice *d) | |
932 | { | |
933 | if (d->mode == QXL_MODE_VGA) { | |
934 | return; | |
935 | } | |
c480bb7d | 936 | trace_qxl_enter_vga_mode(d->id); |
a19cbfb3 GH |
937 | qemu_spice_create_host_primary(&d->ssd); |
938 | d->mode = QXL_MODE_VGA; | |
939 | memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty)); | |
0f7bfd81 | 940 | vga_dirty_log_start(&d->vga); |
a19cbfb3 GH |
941 | } |
942 | ||
943 | static void qxl_exit_vga_mode(PCIQXLDevice *d) | |
944 | { | |
945 | if (d->mode != QXL_MODE_VGA) { | |
946 | return; | |
947 | } | |
c480bb7d | 948 | trace_qxl_exit_vga_mode(d->id); |
0f7bfd81 | 949 | vga_dirty_log_stop(&d->vga); |
5ff4e36c | 950 | qxl_destroy_primary(d, QXL_SYNC); |
a19cbfb3 GH |
951 | } |
952 | ||
40010aea | 953 | static void qxl_update_irq(PCIQXLDevice *d) |
a19cbfb3 GH |
954 | { |
955 | uint32_t pending = le32_to_cpu(d->ram->int_pending); | |
956 | uint32_t mask = le32_to_cpu(d->ram->int_mask); | |
957 | int level = !!(pending & mask); | |
958 | qemu_set_irq(d->pci.irq[0], level); | |
959 | qxl_ring_set_dirty(d); | |
960 | } | |
961 | ||
a19cbfb3 GH |
962 | static void qxl_check_state(PCIQXLDevice *d) |
963 | { | |
964 | QXLRam *ram = d->ram; | |
965 | ||
be48e995 YH |
966 | assert(!d->ssd.running || SPICE_RING_IS_EMPTY(&ram->cmd_ring)); |
967 | assert(!d->ssd.running || SPICE_RING_IS_EMPTY(&ram->cursor_ring)); | |
a19cbfb3 GH |
968 | } |
969 | ||
970 | static void qxl_reset_state(PCIQXLDevice *d) | |
971 | { | |
a19cbfb3 GH |
972 | QXLRom *rom = d->rom; |
973 | ||
be48e995 | 974 | qxl_check_state(d); |
a19cbfb3 GH |
975 | d->shadow_rom.update_id = cpu_to_le32(0); |
976 | *rom = d->shadow_rom; | |
977 | qxl_rom_set_dirty(d); | |
978 | init_qxl_ram(d); | |
979 | d->num_free_res = 0; | |
980 | d->last_release = NULL; | |
981 | memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty)); | |
982 | } | |
983 | ||
984 | static void qxl_soft_reset(PCIQXLDevice *d) | |
985 | { | |
c480bb7d | 986 | trace_qxl_soft_reset(d->id); |
a19cbfb3 | 987 | qxl_check_state(d); |
087e6a42 | 988 | qxl_clear_guest_bug(d); |
a5f68c22 | 989 | d->current_async = QXL_UNDEFINED_IO; |
a19cbfb3 GH |
990 | |
991 | if (d->id == 0) { | |
992 | qxl_enter_vga_mode(d); | |
993 | } else { | |
994 | d->mode = QXL_MODE_UNDEFINED; | |
995 | } | |
996 | } | |
997 | ||
998 | static void qxl_hard_reset(PCIQXLDevice *d, int loadvm) | |
999 | { | |
c480bb7d | 1000 | trace_qxl_hard_reset(d->id, loadvm); |
a19cbfb3 | 1001 | |
aee32bf3 GH |
1002 | qxl_spice_reset_cursor(d); |
1003 | qxl_spice_reset_image_cache(d); | |
a19cbfb3 GH |
1004 | qxl_reset_surfaces(d); |
1005 | qxl_reset_memslots(d); | |
1006 | ||
1007 | /* pre loadvm reset must not touch QXLRam. This lives in | |
1008 | * device memory, is migrated together with RAM and thus | |
1009 | * already loaded at this point */ | |
1010 | if (!loadvm) { | |
1011 | qxl_reset_state(d); | |
1012 | } | |
1013 | qemu_spice_create_host_memslot(&d->ssd); | |
1014 | qxl_soft_reset(d); | |
a19cbfb3 GH |
1015 | } |
1016 | ||
1017 | static void qxl_reset_handler(DeviceState *dev) | |
1018 | { | |
1019 | PCIQXLDevice *d = DO_UPCAST(PCIQXLDevice, pci.qdev, dev); | |
c480bb7d | 1020 | |
a19cbfb3 GH |
1021 | qxl_hard_reset(d, 0); |
1022 | } | |
1023 | ||
1024 | static void qxl_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val) | |
1025 | { | |
1026 | VGACommonState *vga = opaque; | |
1027 | PCIQXLDevice *qxl = container_of(vga, PCIQXLDevice, vga); | |
1028 | ||
c480bb7d | 1029 | trace_qxl_io_write_vga(qxl->id, qxl_mode_to_string(qxl->mode), addr, val); |
a19cbfb3 | 1030 | if (qxl->mode != QXL_MODE_VGA) { |
5ff4e36c | 1031 | qxl_destroy_primary(qxl, QXL_SYNC); |
a19cbfb3 GH |
1032 | qxl_soft_reset(qxl); |
1033 | } | |
1034 | vga_ioport_write(opaque, addr, val); | |
1035 | } | |
1036 | ||
f67ab77a GH |
1037 | static const MemoryRegionPortio qxl_vga_portio_list[] = { |
1038 | { 0x04, 2, 1, .read = vga_ioport_read, | |
1039 | .write = qxl_vga_ioport_write }, /* 3b4 */ | |
1040 | { 0x0a, 1, 1, .read = vga_ioport_read, | |
1041 | .write = qxl_vga_ioport_write }, /* 3ba */ | |
1042 | { 0x10, 16, 1, .read = vga_ioport_read, | |
1043 | .write = qxl_vga_ioport_write }, /* 3c0 */ | |
1044 | { 0x24, 2, 1, .read = vga_ioport_read, | |
1045 | .write = qxl_vga_ioport_write }, /* 3d4 */ | |
1046 | { 0x2a, 1, 1, .read = vga_ioport_read, | |
1047 | .write = qxl_vga_ioport_write }, /* 3da */ | |
1048 | PORTIO_END_OF_LIST(), | |
1049 | }; | |
1050 | ||
e954ea28 AL |
1051 | static int qxl_add_memslot(PCIQXLDevice *d, uint32_t slot_id, uint64_t delta, |
1052 | qxl_async_io async) | |
a19cbfb3 GH |
1053 | { |
1054 | static const int regions[] = { | |
1055 | QXL_RAM_RANGE_INDEX, | |
1056 | QXL_VRAM_RANGE_INDEX, | |
6f2b175a | 1057 | QXL_VRAM64_RANGE_INDEX, |
a19cbfb3 GH |
1058 | }; |
1059 | uint64_t guest_start; | |
1060 | uint64_t guest_end; | |
1061 | int pci_region; | |
1062 | pcibus_t pci_start; | |
1063 | pcibus_t pci_end; | |
1064 | intptr_t virt_start; | |
1065 | QXLDevMemSlot memslot; | |
1066 | int i; | |
1067 | ||
1068 | guest_start = le64_to_cpu(d->guest_slots[slot_id].slot.mem_start); | |
1069 | guest_end = le64_to_cpu(d->guest_slots[slot_id].slot.mem_end); | |
1070 | ||
c480bb7d | 1071 | trace_qxl_memslot_add_guest(d->id, slot_id, guest_start, guest_end); |
a19cbfb3 | 1072 | |
e954ea28 | 1073 | if (slot_id >= NUM_MEMSLOTS) { |
0a530548 | 1074 | qxl_set_guest_bug(d, "%s: slot_id >= NUM_MEMSLOTS %d >= %d", __func__, |
e954ea28 AL |
1075 | slot_id, NUM_MEMSLOTS); |
1076 | return 1; | |
1077 | } | |
1078 | if (guest_start > guest_end) { | |
0a530548 | 1079 | qxl_set_guest_bug(d, "%s: guest_start > guest_end 0x%" PRIx64 |
e954ea28 AL |
1080 | " > 0x%" PRIx64, __func__, guest_start, guest_end); |
1081 | return 1; | |
1082 | } | |
a19cbfb3 GH |
1083 | |
1084 | for (i = 0; i < ARRAY_SIZE(regions); i++) { | |
1085 | pci_region = regions[i]; | |
1086 | pci_start = d->pci.io_regions[pci_region].addr; | |
1087 | pci_end = pci_start + d->pci.io_regions[pci_region].size; | |
1088 | /* mapped? */ | |
1089 | if (pci_start == -1) { | |
1090 | continue; | |
1091 | } | |
1092 | /* start address in range ? */ | |
1093 | if (guest_start < pci_start || guest_start > pci_end) { | |
1094 | continue; | |
1095 | } | |
1096 | /* end address in range ? */ | |
1097 | if (guest_end > pci_end) { | |
1098 | continue; | |
1099 | } | |
1100 | /* passed */ | |
1101 | break; | |
1102 | } | |
e954ea28 | 1103 | if (i == ARRAY_SIZE(regions)) { |
0a530548 | 1104 | qxl_set_guest_bug(d, "%s: finished loop without match", __func__); |
e954ea28 AL |
1105 | return 1; |
1106 | } | |
a19cbfb3 GH |
1107 | |
1108 | switch (pci_region) { | |
1109 | case QXL_RAM_RANGE_INDEX: | |
b1950430 | 1110 | virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vga.vram); |
a19cbfb3 GH |
1111 | break; |
1112 | case QXL_VRAM_RANGE_INDEX: | |
6f2b175a | 1113 | case 4 /* vram 64bit */: |
b1950430 | 1114 | virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vram_bar); |
a19cbfb3 GH |
1115 | break; |
1116 | default: | |
1117 | /* should not happen */ | |
0a530548 | 1118 | qxl_set_guest_bug(d, "%s: pci_region = %d", __func__, pci_region); |
e954ea28 | 1119 | return 1; |
a19cbfb3 GH |
1120 | } |
1121 | ||
1122 | memslot.slot_id = slot_id; | |
1123 | memslot.slot_group_id = MEMSLOT_GROUP_GUEST; /* guest group */ | |
1124 | memslot.virt_start = virt_start + (guest_start - pci_start); | |
1125 | memslot.virt_end = virt_start + (guest_end - pci_start); | |
1126 | memslot.addr_delta = memslot.virt_start - delta; | |
1127 | memslot.generation = d->rom->slot_generation = 0; | |
1128 | qxl_rom_set_dirty(d); | |
1129 | ||
5ff4e36c | 1130 | qemu_spice_add_memslot(&d->ssd, &memslot, async); |
a19cbfb3 GH |
1131 | d->guest_slots[slot_id].ptr = (void*)memslot.virt_start; |
1132 | d->guest_slots[slot_id].size = memslot.virt_end - memslot.virt_start; | |
1133 | d->guest_slots[slot_id].delta = delta; | |
1134 | d->guest_slots[slot_id].active = 1; | |
e954ea28 | 1135 | return 0; |
a19cbfb3 GH |
1136 | } |
1137 | ||
1138 | static void qxl_del_memslot(PCIQXLDevice *d, uint32_t slot_id) | |
1139 | { | |
5c59d118 | 1140 | qemu_spice_del_memslot(&d->ssd, MEMSLOT_GROUP_HOST, slot_id); |
a19cbfb3 GH |
1141 | d->guest_slots[slot_id].active = 0; |
1142 | } | |
1143 | ||
1144 | static void qxl_reset_memslots(PCIQXLDevice *d) | |
1145 | { | |
aee32bf3 | 1146 | qxl_spice_reset_memslots(d); |
a19cbfb3 GH |
1147 | memset(&d->guest_slots, 0, sizeof(d->guest_slots)); |
1148 | } | |
1149 | ||
1150 | static void qxl_reset_surfaces(PCIQXLDevice *d) | |
1151 | { | |
c480bb7d | 1152 | trace_qxl_reset_surfaces(d->id); |
a19cbfb3 | 1153 | d->mode = QXL_MODE_UNDEFINED; |
5ff4e36c | 1154 | qxl_spice_destroy_surfaces(d, QXL_SYNC); |
a19cbfb3 GH |
1155 | } |
1156 | ||
e25139b3 | 1157 | /* can be also called from spice server thread context */ |
a19cbfb3 GH |
1158 | void *qxl_phys2virt(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, int group_id) |
1159 | { | |
1160 | uint64_t phys = le64_to_cpu(pqxl); | |
1161 | uint32_t slot = (phys >> (64 - 8)) & 0xff; | |
1162 | uint64_t offset = phys & 0xffffffffffff; | |
1163 | ||
1164 | switch (group_id) { | |
1165 | case MEMSLOT_GROUP_HOST: | |
f4a8a424 | 1166 | return (void *)(intptr_t)offset; |
a19cbfb3 | 1167 | case MEMSLOT_GROUP_GUEST: |
4b635c59 | 1168 | if (slot >= NUM_MEMSLOTS) { |
0a530548 AL |
1169 | qxl_set_guest_bug(qxl, "slot too large %d >= %d", slot, |
1170 | NUM_MEMSLOTS); | |
4b635c59 AL |
1171 | return NULL; |
1172 | } | |
1173 | if (!qxl->guest_slots[slot].active) { | |
0a530548 | 1174 | qxl_set_guest_bug(qxl, "inactive slot %d\n", slot); |
4b635c59 AL |
1175 | return NULL; |
1176 | } | |
1177 | if (offset < qxl->guest_slots[slot].delta) { | |
0a530548 AL |
1178 | qxl_set_guest_bug(qxl, |
1179 | "slot %d offset %"PRIu64" < delta %"PRIu64"\n", | |
4b635c59 AL |
1180 | slot, offset, qxl->guest_slots[slot].delta); |
1181 | return NULL; | |
1182 | } | |
a19cbfb3 | 1183 | offset -= qxl->guest_slots[slot].delta; |
4b635c59 | 1184 | if (offset > qxl->guest_slots[slot].size) { |
0a530548 AL |
1185 | qxl_set_guest_bug(qxl, |
1186 | "slot %d offset %"PRIu64" > size %"PRIu64"\n", | |
4b635c59 AL |
1187 | slot, offset, qxl->guest_slots[slot].size); |
1188 | return NULL; | |
1189 | } | |
a19cbfb3 | 1190 | return qxl->guest_slots[slot].ptr + offset; |
a19cbfb3 | 1191 | } |
4b635c59 | 1192 | return NULL; |
a19cbfb3 GH |
1193 | } |
1194 | ||
5ff4e36c AL |
1195 | static void qxl_create_guest_primary_complete(PCIQXLDevice *qxl) |
1196 | { | |
1197 | /* for local rendering */ | |
1198 | qxl_render_resize(qxl); | |
1199 | } | |
1200 | ||
1201 | static void qxl_create_guest_primary(PCIQXLDevice *qxl, int loadvm, | |
1202 | qxl_async_io async) | |
a19cbfb3 GH |
1203 | { |
1204 | QXLDevSurfaceCreate surface; | |
1205 | QXLSurfaceCreate *sc = &qxl->guest_primary.surface; | |
1206 | ||
ddf9f4b7 | 1207 | if (qxl->mode == QXL_MODE_NATIVE) { |
0a530548 | 1208 | qxl_set_guest_bug(qxl, "%s: nop since already in QXL_MODE_NATIVE", |
ddf9f4b7 AL |
1209 | __func__); |
1210 | } | |
a19cbfb3 GH |
1211 | qxl_exit_vga_mode(qxl); |
1212 | ||
a19cbfb3 GH |
1213 | surface.format = le32_to_cpu(sc->format); |
1214 | surface.height = le32_to_cpu(sc->height); | |
1215 | surface.mem = le64_to_cpu(sc->mem); | |
1216 | surface.position = le32_to_cpu(sc->position); | |
1217 | surface.stride = le32_to_cpu(sc->stride); | |
1218 | surface.width = le32_to_cpu(sc->width); | |
1219 | surface.type = le32_to_cpu(sc->type); | |
1220 | surface.flags = le32_to_cpu(sc->flags); | |
c480bb7d AL |
1221 | trace_qxl_create_guest_primary(qxl->id, sc->width, sc->height, sc->mem, |
1222 | sc->format, sc->position); | |
1223 | trace_qxl_create_guest_primary_rest(qxl->id, sc->stride, sc->type, | |
1224 | sc->flags); | |
a19cbfb3 GH |
1225 | |
1226 | surface.mouse_mode = true; | |
1227 | surface.group_id = MEMSLOT_GROUP_GUEST; | |
1228 | if (loadvm) { | |
1229 | surface.flags |= QXL_SURF_FLAG_KEEP_DATA; | |
1230 | } | |
1231 | ||
1232 | qxl->mode = QXL_MODE_NATIVE; | |
1233 | qxl->cmdflags = 0; | |
5ff4e36c | 1234 | qemu_spice_create_primary_surface(&qxl->ssd, 0, &surface, async); |
a19cbfb3 | 1235 | |
5ff4e36c AL |
1236 | if (async == QXL_SYNC) { |
1237 | qxl_create_guest_primary_complete(qxl); | |
1238 | } | |
a19cbfb3 GH |
1239 | } |
1240 | ||
5ff4e36c AL |
1241 | /* return 1 if surface destoy was initiated (in QXL_ASYNC case) or |
1242 | * done (in QXL_SYNC case), 0 otherwise. */ | |
1243 | static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async) | |
a19cbfb3 GH |
1244 | { |
1245 | if (d->mode == QXL_MODE_UNDEFINED) { | |
5ff4e36c | 1246 | return 0; |
a19cbfb3 | 1247 | } |
c480bb7d | 1248 | trace_qxl_destroy_primary(d->id); |
a19cbfb3 | 1249 | d->mode = QXL_MODE_UNDEFINED; |
5ff4e36c | 1250 | qemu_spice_destroy_primary_surface(&d->ssd, 0, async); |
30f6da66 | 1251 | qxl_spice_reset_cursor(d); |
5ff4e36c | 1252 | return 1; |
a19cbfb3 GH |
1253 | } |
1254 | ||
1255 | static void qxl_set_mode(PCIQXLDevice *d, int modenr, int loadvm) | |
1256 | { | |
1257 | pcibus_t start = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; | |
1258 | pcibus_t end = d->pci.io_regions[QXL_RAM_RANGE_INDEX].size + start; | |
1259 | QXLMode *mode = d->modes->modes + modenr; | |
1260 | uint64_t devmem = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; | |
1261 | QXLMemSlot slot = { | |
1262 | .mem_start = start, | |
1263 | .mem_end = end | |
1264 | }; | |
1265 | QXLSurfaceCreate surface = { | |
1266 | .width = mode->x_res, | |
1267 | .height = mode->y_res, | |
1268 | .stride = -mode->x_res * 4, | |
1269 | .format = SPICE_SURFACE_FMT_32_xRGB, | |
1270 | .flags = loadvm ? QXL_SURF_FLAG_KEEP_DATA : 0, | |
1271 | .mouse_mode = true, | |
1272 | .mem = devmem + d->shadow_rom.draw_area_offset, | |
1273 | }; | |
1274 | ||
c480bb7d AL |
1275 | trace_qxl_set_mode(d->id, modenr, mode->x_res, mode->y_res, mode->bits, |
1276 | devmem); | |
a19cbfb3 GH |
1277 | if (!loadvm) { |
1278 | qxl_hard_reset(d, 0); | |
1279 | } | |
1280 | ||
1281 | d->guest_slots[0].slot = slot; | |
e954ea28 | 1282 | assert(qxl_add_memslot(d, 0, devmem, QXL_SYNC) == 0); |
a19cbfb3 GH |
1283 | |
1284 | d->guest_primary.surface = surface; | |
5ff4e36c | 1285 | qxl_create_guest_primary(d, 0, QXL_SYNC); |
a19cbfb3 GH |
1286 | |
1287 | d->mode = QXL_MODE_COMPAT; | |
1288 | d->cmdflags = QXL_COMMAND_FLAG_COMPAT; | |
1289 | #ifdef QXL_COMMAND_FLAG_COMPAT_16BPP /* new in spice 0.6.1 */ | |
1290 | if (mode->bits == 16) { | |
1291 | d->cmdflags |= QXL_COMMAND_FLAG_COMPAT_16BPP; | |
1292 | } | |
1293 | #endif | |
1294 | d->shadow_rom.mode = cpu_to_le32(modenr); | |
1295 | d->rom->mode = cpu_to_le32(modenr); | |
1296 | qxl_rom_set_dirty(d); | |
1297 | } | |
1298 | ||
b1950430 AK |
1299 | static void ioport_write(void *opaque, target_phys_addr_t addr, |
1300 | uint64_t val, unsigned size) | |
a19cbfb3 GH |
1301 | { |
1302 | PCIQXLDevice *d = opaque; | |
b1950430 | 1303 | uint32_t io_port = addr; |
5ff4e36c | 1304 | qxl_async_io async = QXL_SYNC; |
5ff4e36c | 1305 | uint32_t orig_io_port = io_port; |
a19cbfb3 | 1306 | |
087e6a42 AL |
1307 | if (d->guest_bug && !io_port == QXL_IO_RESET) { |
1308 | return; | |
1309 | } | |
1310 | ||
a19cbfb3 GH |
1311 | switch (io_port) { |
1312 | case QXL_IO_RESET: | |
1313 | case QXL_IO_SET_MODE: | |
1314 | case QXL_IO_MEMSLOT_ADD: | |
1315 | case QXL_IO_MEMSLOT_DEL: | |
1316 | case QXL_IO_CREATE_PRIMARY: | |
81144d1a | 1317 | case QXL_IO_UPDATE_IRQ: |
a3d14054 | 1318 | case QXL_IO_LOG: |
5ff4e36c AL |
1319 | case QXL_IO_MEMSLOT_ADD_ASYNC: |
1320 | case QXL_IO_CREATE_PRIMARY_ASYNC: | |
a19cbfb3 GH |
1321 | break; |
1322 | default: | |
e21a298a | 1323 | if (d->mode != QXL_MODE_VGA) { |
a19cbfb3 | 1324 | break; |
e21a298a | 1325 | } |
c480bb7d AL |
1326 | trace_qxl_io_unexpected_vga_mode(d->id, |
1327 | io_port, io_port_to_string(io_port)); | |
5ff4e36c AL |
1328 | /* be nice to buggy guest drivers */ |
1329 | if (io_port >= QXL_IO_UPDATE_AREA_ASYNC && | |
1330 | io_port <= QXL_IO_DESTROY_ALL_SURFACES_ASYNC) { | |
1331 | qxl_send_events(d, QXL_INTERRUPT_IO_CMD); | |
1332 | } | |
a19cbfb3 GH |
1333 | return; |
1334 | } | |
1335 | ||
5ff4e36c AL |
1336 | /* we change the io_port to avoid ifdeffery in the main switch */ |
1337 | orig_io_port = io_port; | |
1338 | switch (io_port) { | |
1339 | case QXL_IO_UPDATE_AREA_ASYNC: | |
1340 | io_port = QXL_IO_UPDATE_AREA; | |
1341 | goto async_common; | |
1342 | case QXL_IO_MEMSLOT_ADD_ASYNC: | |
1343 | io_port = QXL_IO_MEMSLOT_ADD; | |
1344 | goto async_common; | |
1345 | case QXL_IO_CREATE_PRIMARY_ASYNC: | |
1346 | io_port = QXL_IO_CREATE_PRIMARY; | |
1347 | goto async_common; | |
1348 | case QXL_IO_DESTROY_PRIMARY_ASYNC: | |
1349 | io_port = QXL_IO_DESTROY_PRIMARY; | |
1350 | goto async_common; | |
1351 | case QXL_IO_DESTROY_SURFACE_ASYNC: | |
1352 | io_port = QXL_IO_DESTROY_SURFACE_WAIT; | |
1353 | goto async_common; | |
1354 | case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: | |
1355 | io_port = QXL_IO_DESTROY_ALL_SURFACES; | |
3e16b9c5 AL |
1356 | goto async_common; |
1357 | case QXL_IO_FLUSH_SURFACES_ASYNC: | |
5ff4e36c AL |
1358 | async_common: |
1359 | async = QXL_ASYNC; | |
1360 | qemu_mutex_lock(&d->async_lock); | |
1361 | if (d->current_async != QXL_UNDEFINED_IO) { | |
0a530548 | 1362 | qxl_set_guest_bug(d, "%d async started before last (%d) complete", |
5ff4e36c AL |
1363 | io_port, d->current_async); |
1364 | qemu_mutex_unlock(&d->async_lock); | |
1365 | return; | |
1366 | } | |
1367 | d->current_async = orig_io_port; | |
1368 | qemu_mutex_unlock(&d->async_lock); | |
5ff4e36c AL |
1369 | break; |
1370 | default: | |
1371 | break; | |
1372 | } | |
c480bb7d AL |
1373 | trace_qxl_io_write(d->id, qxl_mode_to_string(d->mode), addr, val, size, |
1374 | async); | |
5ff4e36c | 1375 | |
a19cbfb3 GH |
1376 | switch (io_port) { |
1377 | case QXL_IO_UPDATE_AREA: | |
1378 | { | |
81fb6f15 | 1379 | QXLCookie *cookie = NULL; |
a19cbfb3 | 1380 | QXLRect update = d->ram->update_area; |
81fb6f15 AL |
1381 | |
1382 | if (async == QXL_ASYNC) { | |
1383 | cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, | |
1384 | QXL_IO_UPDATE_AREA_ASYNC); | |
1385 | cookie->u.area = update; | |
1386 | } | |
aee32bf3 | 1387 | qxl_spice_update_area(d, d->ram->update_surface, |
81fb6f15 AL |
1388 | cookie ? &cookie->u.area : &update, |
1389 | NULL, 0, 0, async, cookie); | |
a19cbfb3 GH |
1390 | break; |
1391 | } | |
1392 | case QXL_IO_NOTIFY_CMD: | |
5c59d118 | 1393 | qemu_spice_wakeup(&d->ssd); |
a19cbfb3 GH |
1394 | break; |
1395 | case QXL_IO_NOTIFY_CURSOR: | |
5c59d118 | 1396 | qemu_spice_wakeup(&d->ssd); |
a19cbfb3 GH |
1397 | break; |
1398 | case QXL_IO_UPDATE_IRQ: | |
40010aea | 1399 | qxl_update_irq(d); |
a19cbfb3 GH |
1400 | break; |
1401 | case QXL_IO_NOTIFY_OOM: | |
a19cbfb3 GH |
1402 | if (!SPICE_RING_IS_EMPTY(&d->ram->release_ring)) { |
1403 | break; | |
1404 | } | |
1405 | d->oom_running = 1; | |
aee32bf3 | 1406 | qxl_spice_oom(d); |
a19cbfb3 GH |
1407 | d->oom_running = 0; |
1408 | break; | |
1409 | case QXL_IO_SET_MODE: | |
a19cbfb3 GH |
1410 | qxl_set_mode(d, val, 0); |
1411 | break; | |
1412 | case QXL_IO_LOG: | |
1413 | if (d->guestdebug) { | |
a680f7e7 | 1414 | fprintf(stderr, "qxl/guest-%d: %" PRId64 ": %s", d->id, |
6ebebb55 | 1415 | qemu_get_clock_ns(vm_clock), d->ram->log_buf); |
a19cbfb3 GH |
1416 | } |
1417 | break; | |
1418 | case QXL_IO_RESET: | |
a19cbfb3 GH |
1419 | qxl_hard_reset(d, 0); |
1420 | break; | |
1421 | case QXL_IO_MEMSLOT_ADD: | |
2bce0400 | 1422 | if (val >= NUM_MEMSLOTS) { |
0a530548 | 1423 | qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_ADD: val out of range"); |
2bce0400 GH |
1424 | break; |
1425 | } | |
1426 | if (d->guest_slots[val].active) { | |
0a530548 AL |
1427 | qxl_set_guest_bug(d, |
1428 | "QXL_IO_MEMSLOT_ADD: memory slot already active"); | |
2bce0400 GH |
1429 | break; |
1430 | } | |
a19cbfb3 | 1431 | d->guest_slots[val].slot = d->ram->mem_slot; |
5ff4e36c | 1432 | qxl_add_memslot(d, val, 0, async); |
a19cbfb3 GH |
1433 | break; |
1434 | case QXL_IO_MEMSLOT_DEL: | |
2bce0400 | 1435 | if (val >= NUM_MEMSLOTS) { |
0a530548 | 1436 | qxl_set_guest_bug(d, "QXL_IO_MEMSLOT_DEL: val out of range"); |
2bce0400 GH |
1437 | break; |
1438 | } | |
a19cbfb3 GH |
1439 | qxl_del_memslot(d, val); |
1440 | break; | |
1441 | case QXL_IO_CREATE_PRIMARY: | |
2bce0400 | 1442 | if (val != 0) { |
0a530548 | 1443 | qxl_set_guest_bug(d, "QXL_IO_CREATE_PRIMARY (async=%d): val != 0", |
5ff4e36c AL |
1444 | async); |
1445 | goto cancel_async; | |
2bce0400 | 1446 | } |
a19cbfb3 | 1447 | d->guest_primary.surface = d->ram->create_surface; |
5ff4e36c | 1448 | qxl_create_guest_primary(d, 0, async); |
a19cbfb3 GH |
1449 | break; |
1450 | case QXL_IO_DESTROY_PRIMARY: | |
2bce0400 | 1451 | if (val != 0) { |
0a530548 | 1452 | qxl_set_guest_bug(d, "QXL_IO_DESTROY_PRIMARY (async=%d): val != 0", |
5ff4e36c AL |
1453 | async); |
1454 | goto cancel_async; | |
1455 | } | |
5ff4e36c | 1456 | if (!qxl_destroy_primary(d, async)) { |
c480bb7d AL |
1457 | trace_qxl_io_destroy_primary_ignored(d->id, |
1458 | qxl_mode_to_string(d->mode)); | |
5ff4e36c | 1459 | goto cancel_async; |
2bce0400 | 1460 | } |
a19cbfb3 GH |
1461 | break; |
1462 | case QXL_IO_DESTROY_SURFACE_WAIT: | |
5ff4e36c | 1463 | if (val >= NUM_SURFACES) { |
0a530548 | 1464 | qxl_set_guest_bug(d, "QXL_IO_DESTROY_SURFACE (async=%d):" |
5f8daf2e | 1465 | "%" PRIu64 " >= NUM_SURFACES", async, val); |
5ff4e36c AL |
1466 | goto cancel_async; |
1467 | } | |
1468 | qxl_spice_destroy_surface_wait(d, val, async); | |
a19cbfb3 | 1469 | break; |
3e16b9c5 AL |
1470 | case QXL_IO_FLUSH_RELEASE: { |
1471 | QXLReleaseRing *ring = &d->ram->release_ring; | |
1472 | if (ring->prod - ring->cons + 1 == ring->num_items) { | |
1473 | fprintf(stderr, | |
1474 | "ERROR: no flush, full release ring [p%d,%dc]\n", | |
1475 | ring->prod, ring->cons); | |
1476 | } | |
1477 | qxl_push_free_res(d, 1 /* flush */); | |
3e16b9c5 AL |
1478 | break; |
1479 | } | |
1480 | case QXL_IO_FLUSH_SURFACES_ASYNC: | |
3e16b9c5 AL |
1481 | qxl_spice_flush_surfaces_async(d); |
1482 | break; | |
a19cbfb3 | 1483 | case QXL_IO_DESTROY_ALL_SURFACES: |
5ff4e36c AL |
1484 | d->mode = QXL_MODE_UNDEFINED; |
1485 | qxl_spice_destroy_surfaces(d, async); | |
a19cbfb3 GH |
1486 | break; |
1487 | default: | |
0a530548 | 1488 | qxl_set_guest_bug(d, "%s: unexpected ioport=0x%x\n", __func__, io_port); |
a19cbfb3 | 1489 | } |
5ff4e36c AL |
1490 | return; |
1491 | cancel_async: | |
5ff4e36c AL |
1492 | if (async) { |
1493 | qxl_send_events(d, QXL_INTERRUPT_IO_CMD); | |
1494 | qemu_mutex_lock(&d->async_lock); | |
1495 | d->current_async = QXL_UNDEFINED_IO; | |
1496 | qemu_mutex_unlock(&d->async_lock); | |
1497 | } | |
a19cbfb3 GH |
1498 | } |
1499 | ||
b1950430 AK |
1500 | static uint64_t ioport_read(void *opaque, target_phys_addr_t addr, |
1501 | unsigned size) | |
a19cbfb3 GH |
1502 | { |
1503 | PCIQXLDevice *d = opaque; | |
1504 | ||
c480bb7d | 1505 | trace_qxl_io_read_unexpected(d->id); |
a19cbfb3 GH |
1506 | return 0xff; |
1507 | } | |
1508 | ||
b1950430 AK |
1509 | static const MemoryRegionOps qxl_io_ops = { |
1510 | .read = ioport_read, | |
1511 | .write = ioport_write, | |
1512 | .valid = { | |
1513 | .min_access_size = 1, | |
1514 | .max_access_size = 1, | |
1515 | }, | |
1516 | }; | |
a19cbfb3 GH |
1517 | |
1518 | static void pipe_read(void *opaque) | |
1519 | { | |
1520 | PCIQXLDevice *d = opaque; | |
1521 | char dummy; | |
1522 | int len; | |
1523 | ||
1524 | do { | |
1525 | len = read(d->pipe[0], &dummy, sizeof(dummy)); | |
1526 | } while (len == sizeof(dummy)); | |
40010aea | 1527 | qxl_update_irq(d); |
a19cbfb3 GH |
1528 | } |
1529 | ||
a19cbfb3 GH |
1530 | static void qxl_send_events(PCIQXLDevice *d, uint32_t events) |
1531 | { | |
1532 | uint32_t old_pending; | |
1533 | uint32_t le_events = cpu_to_le32(events); | |
1534 | ||
1535 | assert(d->ssd.running); | |
1536 | old_pending = __sync_fetch_and_or(&d->ram->int_pending, le_events); | |
1537 | if ((old_pending & le_events) == le_events) { | |
1538 | return; | |
1539 | } | |
691f5c7b | 1540 | if (qemu_thread_is_self(&d->main)) { |
40010aea | 1541 | qxl_update_irq(d); |
a19cbfb3 GH |
1542 | } else { |
1543 | if (write(d->pipe[1], d, 1) != 1) { | |
75fe0d7b | 1544 | dprint(d, 1, "%s: write to pipe failed\n", __func__); |
a19cbfb3 GH |
1545 | } |
1546 | } | |
1547 | } | |
1548 | ||
1549 | static void init_pipe_signaling(PCIQXLDevice *d) | |
1550 | { | |
aa3db423 AL |
1551 | if (pipe(d->pipe) < 0) { |
1552 | fprintf(stderr, "%s:%s: qxl pipe creation failed\n", | |
1553 | __FILE__, __func__); | |
1554 | exit(1); | |
1555 | } | |
1556 | fcntl(d->pipe[0], F_SETFL, O_NONBLOCK); | |
1557 | fcntl(d->pipe[1], F_SETFL, O_NONBLOCK); | |
1558 | fcntl(d->pipe[0], F_SETOWN, getpid()); | |
1559 | ||
1560 | qemu_thread_get_self(&d->main); | |
1561 | qemu_set_fd_handler(d->pipe[0], pipe_read, NULL, d); | |
a19cbfb3 GH |
1562 | } |
1563 | ||
1564 | /* graphics console */ | |
1565 | ||
1566 | static void qxl_hw_update(void *opaque) | |
1567 | { | |
1568 | PCIQXLDevice *qxl = opaque; | |
1569 | VGACommonState *vga = &qxl->vga; | |
1570 | ||
1571 | switch (qxl->mode) { | |
1572 | case QXL_MODE_VGA: | |
1573 | vga->update(vga); | |
1574 | break; | |
1575 | case QXL_MODE_COMPAT: | |
1576 | case QXL_MODE_NATIVE: | |
1577 | qxl_render_update(qxl); | |
1578 | break; | |
1579 | default: | |
1580 | break; | |
1581 | } | |
1582 | } | |
1583 | ||
1584 | static void qxl_hw_invalidate(void *opaque) | |
1585 | { | |
1586 | PCIQXLDevice *qxl = opaque; | |
1587 | VGACommonState *vga = &qxl->vga; | |
1588 | ||
1589 | vga->invalidate(vga); | |
1590 | } | |
1591 | ||
45efb161 | 1592 | static void qxl_hw_screen_dump(void *opaque, const char *filename, bool cswitch) |
a19cbfb3 GH |
1593 | { |
1594 | PCIQXLDevice *qxl = opaque; | |
1595 | VGACommonState *vga = &qxl->vga; | |
1596 | ||
1597 | switch (qxl->mode) { | |
1598 | case QXL_MODE_COMPAT: | |
1599 | case QXL_MODE_NATIVE: | |
1600 | qxl_render_update(qxl); | |
1601 | ppm_save(filename, qxl->ssd.ds->surface); | |
1602 | break; | |
1603 | case QXL_MODE_VGA: | |
45efb161 | 1604 | vga->screen_dump(vga, filename, cswitch); |
a19cbfb3 GH |
1605 | break; |
1606 | default: | |
1607 | break; | |
1608 | } | |
1609 | } | |
1610 | ||
1611 | static void qxl_hw_text_update(void *opaque, console_ch_t *chardata) | |
1612 | { | |
1613 | PCIQXLDevice *qxl = opaque; | |
1614 | VGACommonState *vga = &qxl->vga; | |
1615 | ||
1616 | if (qxl->mode == QXL_MODE_VGA) { | |
1617 | vga->text_update(vga, chardata); | |
1618 | return; | |
1619 | } | |
1620 | } | |
1621 | ||
e25139b3 YH |
1622 | static void qxl_dirty_surfaces(PCIQXLDevice *qxl) |
1623 | { | |
1624 | intptr_t vram_start; | |
1625 | int i; | |
1626 | ||
2aa9e85c | 1627 | if (qxl->mode != QXL_MODE_NATIVE && qxl->mode != QXL_MODE_COMPAT) { |
e25139b3 YH |
1628 | return; |
1629 | } | |
1630 | ||
1631 | /* dirty the primary surface */ | |
1632 | qxl_set_dirty(&qxl->vga.vram, qxl->shadow_rom.draw_area_offset, | |
1633 | qxl->shadow_rom.surface0_area_size); | |
1634 | ||
1635 | vram_start = (intptr_t)memory_region_get_ram_ptr(&qxl->vram_bar); | |
1636 | ||
1637 | /* dirty the off-screen surfaces */ | |
1638 | for (i = 0; i < NUM_SURFACES; i++) { | |
1639 | QXLSurfaceCmd *cmd; | |
1640 | intptr_t surface_offset; | |
1641 | int surface_size; | |
1642 | ||
1643 | if (qxl->guest_surfaces.cmds[i] == 0) { | |
1644 | continue; | |
1645 | } | |
1646 | ||
1647 | cmd = qxl_phys2virt(qxl, qxl->guest_surfaces.cmds[i], | |
1648 | MEMSLOT_GROUP_GUEST); | |
fae2afb1 | 1649 | assert(cmd); |
e25139b3 YH |
1650 | assert(cmd->type == QXL_SURFACE_CMD_CREATE); |
1651 | surface_offset = (intptr_t)qxl_phys2virt(qxl, | |
1652 | cmd->u.surface_create.data, | |
1653 | MEMSLOT_GROUP_GUEST); | |
fae2afb1 | 1654 | assert(surface_offset); |
e25139b3 YH |
1655 | surface_offset -= vram_start; |
1656 | surface_size = cmd->u.surface_create.height * | |
1657 | abs(cmd->u.surface_create.stride); | |
c480bb7d | 1658 | trace_qxl_surfaces_dirty(qxl->id, i, (int)surface_offset, surface_size); |
e25139b3 YH |
1659 | qxl_set_dirty(&qxl->vram_bar, surface_offset, surface_size); |
1660 | } | |
1661 | } | |
1662 | ||
1dfb4dd9 LC |
1663 | static void qxl_vm_change_state_handler(void *opaque, int running, |
1664 | RunState state) | |
a19cbfb3 GH |
1665 | { |
1666 | PCIQXLDevice *qxl = opaque; | |
1dfb4dd9 | 1667 | qemu_spice_vm_change_state_handler(&qxl->ssd, running, state); |
a19cbfb3 | 1668 | |
efbf2950 YH |
1669 | if (running) { |
1670 | /* | |
1671 | * if qxl_send_events was called from spice server context before | |
40010aea | 1672 | * migration ended, qxl_update_irq for these events might not have been |
efbf2950 YH |
1673 | * called |
1674 | */ | |
40010aea | 1675 | qxl_update_irq(qxl); |
e25139b3 YH |
1676 | } else { |
1677 | /* make sure surfaces are saved before migration */ | |
1678 | qxl_dirty_surfaces(qxl); | |
a19cbfb3 GH |
1679 | } |
1680 | } | |
1681 | ||
1682 | /* display change listener */ | |
1683 | ||
1684 | static void display_update(struct DisplayState *ds, int x, int y, int w, int h) | |
1685 | { | |
1686 | if (qxl0->mode == QXL_MODE_VGA) { | |
1687 | qemu_spice_display_update(&qxl0->ssd, x, y, w, h); | |
1688 | } | |
1689 | } | |
1690 | ||
1691 | static void display_resize(struct DisplayState *ds) | |
1692 | { | |
1693 | if (qxl0->mode == QXL_MODE_VGA) { | |
1694 | qemu_spice_display_resize(&qxl0->ssd); | |
1695 | } | |
1696 | } | |
1697 | ||
1698 | static void display_refresh(struct DisplayState *ds) | |
1699 | { | |
1700 | if (qxl0->mode == QXL_MODE_VGA) { | |
1701 | qemu_spice_display_refresh(&qxl0->ssd); | |
bb5a8cd5 AL |
1702 | } else { |
1703 | qemu_mutex_lock(&qxl0->ssd.lock); | |
1704 | qemu_spice_cursor_refresh_unlocked(&qxl0->ssd); | |
1705 | qemu_mutex_unlock(&qxl0->ssd.lock); | |
a19cbfb3 GH |
1706 | } |
1707 | } | |
1708 | ||
1709 | static DisplayChangeListener display_listener = { | |
1710 | .dpy_update = display_update, | |
1711 | .dpy_resize = display_resize, | |
1712 | .dpy_refresh = display_refresh, | |
1713 | }; | |
1714 | ||
a974192c GH |
1715 | static void qxl_init_ramsize(PCIQXLDevice *qxl, uint32_t ram_min_mb) |
1716 | { | |
1717 | /* vga ram (bar 0) */ | |
017438ee GH |
1718 | if (qxl->ram_size_mb != -1) { |
1719 | qxl->vga.vram_size = qxl->ram_size_mb * 1024 * 1024; | |
1720 | } | |
a974192c GH |
1721 | if (qxl->vga.vram_size < ram_min_mb * 1024 * 1024) { |
1722 | qxl->vga.vram_size = ram_min_mb * 1024 * 1024; | |
1723 | } | |
1724 | ||
6f2b175a GH |
1725 | /* vram32 (surfaces, 32bit, bar 1) */ |
1726 | if (qxl->vram32_size_mb != -1) { | |
1727 | qxl->vram32_size = qxl->vram32_size_mb * 1024 * 1024; | |
1728 | } | |
1729 | if (qxl->vram32_size < 4096) { | |
1730 | qxl->vram32_size = 4096; | |
1731 | } | |
1732 | ||
1733 | /* vram (surfaces, 64bit, bar 4+5) */ | |
017438ee GH |
1734 | if (qxl->vram_size_mb != -1) { |
1735 | qxl->vram_size = qxl->vram_size_mb * 1024 * 1024; | |
1736 | } | |
6f2b175a GH |
1737 | if (qxl->vram_size < qxl->vram32_size) { |
1738 | qxl->vram_size = qxl->vram32_size; | |
a974192c | 1739 | } |
6f2b175a | 1740 | |
a974192c | 1741 | if (qxl->revision == 1) { |
6f2b175a | 1742 | qxl->vram32_size = 4096; |
a974192c GH |
1743 | qxl->vram_size = 4096; |
1744 | } | |
a974192c | 1745 | qxl->vga.vram_size = msb_mask(qxl->vga.vram_size * 2 - 1); |
6f2b175a | 1746 | qxl->vram32_size = msb_mask(qxl->vram32_size * 2 - 1); |
a974192c GH |
1747 | qxl->vram_size = msb_mask(qxl->vram_size * 2 - 1); |
1748 | } | |
1749 | ||
a19cbfb3 GH |
1750 | static int qxl_init_common(PCIQXLDevice *qxl) |
1751 | { | |
1752 | uint8_t* config = qxl->pci.config; | |
a19cbfb3 GH |
1753 | uint32_t pci_device_rev; |
1754 | uint32_t io_size; | |
1755 | ||
1756 | qxl->mode = QXL_MODE_UNDEFINED; | |
1757 | qxl->generation = 1; | |
1758 | qxl->num_memslots = NUM_MEMSLOTS; | |
1759 | qxl->num_surfaces = NUM_SURFACES; | |
14898cf6 | 1760 | qemu_mutex_init(&qxl->track_lock); |
5ff4e36c AL |
1761 | qemu_mutex_init(&qxl->async_lock); |
1762 | qxl->current_async = QXL_UNDEFINED_IO; | |
087e6a42 | 1763 | qxl->guest_bug = 0; |
a19cbfb3 GH |
1764 | |
1765 | switch (qxl->revision) { | |
1766 | case 1: /* spice 0.4 -- qxl-1 */ | |
a19cbfb3 | 1767 | pci_device_rev = QXL_REVISION_STABLE_V04; |
3f6297b9 | 1768 | io_size = 8; |
a19cbfb3 GH |
1769 | break; |
1770 | case 2: /* spice 0.6 -- qxl-2 */ | |
a19cbfb3 | 1771 | pci_device_rev = QXL_REVISION_STABLE_V06; |
3f6297b9 | 1772 | io_size = 16; |
a19cbfb3 | 1773 | break; |
9197a7c8 | 1774 | case 3: /* qxl-3 */ |
9197a7c8 GH |
1775 | default: |
1776 | pci_device_rev = QXL_DEFAULT_REVISION; | |
3f6297b9 | 1777 | io_size = msb_mask(QXL_IO_RANGE_SIZE * 2 - 1); |
9197a7c8 | 1778 | break; |
a19cbfb3 GH |
1779 | } |
1780 | ||
a19cbfb3 GH |
1781 | pci_set_byte(&config[PCI_REVISION_ID], pci_device_rev); |
1782 | pci_set_byte(&config[PCI_INTERRUPT_PIN], 1); | |
1783 | ||
1784 | qxl->rom_size = qxl_rom_size(); | |
c5705a77 AK |
1785 | memory_region_init_ram(&qxl->rom_bar, "qxl.vrom", qxl->rom_size); |
1786 | vmstate_register_ram(&qxl->rom_bar, &qxl->pci.qdev); | |
a19cbfb3 GH |
1787 | init_qxl_rom(qxl); |
1788 | init_qxl_ram(qxl); | |
1789 | ||
c5705a77 AK |
1790 | memory_region_init_ram(&qxl->vram_bar, "qxl.vram", qxl->vram_size); |
1791 | vmstate_register_ram(&qxl->vram_bar, &qxl->pci.qdev); | |
6f2b175a GH |
1792 | memory_region_init_alias(&qxl->vram32_bar, "qxl.vram32", &qxl->vram_bar, |
1793 | 0, qxl->vram32_size); | |
a19cbfb3 | 1794 | |
b1950430 AK |
1795 | memory_region_init_io(&qxl->io_bar, &qxl_io_ops, qxl, |
1796 | "qxl-ioports", io_size); | |
1797 | if (qxl->id == 0) { | |
1798 | vga_dirty_log_start(&qxl->vga); | |
1799 | } | |
1800 | ||
1801 | ||
e824b2cc AK |
1802 | pci_register_bar(&qxl->pci, QXL_IO_RANGE_INDEX, |
1803 | PCI_BASE_ADDRESS_SPACE_IO, &qxl->io_bar); | |
a19cbfb3 | 1804 | |
e824b2cc AK |
1805 | pci_register_bar(&qxl->pci, QXL_ROM_RANGE_INDEX, |
1806 | PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->rom_bar); | |
a19cbfb3 | 1807 | |
e824b2cc AK |
1808 | pci_register_bar(&qxl->pci, QXL_RAM_RANGE_INDEX, |
1809 | PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vga.vram); | |
a19cbfb3 | 1810 | |
e824b2cc | 1811 | pci_register_bar(&qxl->pci, QXL_VRAM_RANGE_INDEX, |
6f2b175a GH |
1812 | PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vram32_bar); |
1813 | ||
1814 | if (qxl->vram32_size < qxl->vram_size) { | |
1815 | /* | |
1816 | * Make the 64bit vram bar show up only in case it is | |
1817 | * configured to be larger than the 32bit vram bar. | |
1818 | */ | |
1819 | pci_register_bar(&qxl->pci, QXL_VRAM64_RANGE_INDEX, | |
1820 | PCI_BASE_ADDRESS_SPACE_MEMORY | | |
1821 | PCI_BASE_ADDRESS_MEM_TYPE_64 | | |
1822 | PCI_BASE_ADDRESS_MEM_PREFETCH, | |
1823 | &qxl->vram_bar); | |
1824 | } | |
1825 | ||
1826 | /* print pci bar details */ | |
1827 | dprint(qxl, 1, "ram/%s: %d MB [region 0]\n", | |
1828 | qxl->id == 0 ? "pri" : "sec", | |
1829 | qxl->vga.vram_size / (1024*1024)); | |
1830 | dprint(qxl, 1, "vram/32: %d MB [region 1]\n", | |
1831 | qxl->vram32_size / (1024*1024)); | |
1832 | dprint(qxl, 1, "vram/64: %d MB %s\n", | |
1833 | qxl->vram_size / (1024*1024), | |
1834 | qxl->vram32_size < qxl->vram_size ? "[region 4]" : "[unmapped]"); | |
a19cbfb3 GH |
1835 | |
1836 | qxl->ssd.qxl.base.sif = &qxl_interface.base; | |
1837 | qxl->ssd.qxl.id = qxl->id; | |
1838 | qemu_spice_add_interface(&qxl->ssd.qxl.base); | |
1839 | qemu_add_vm_change_state_handler(qxl_vm_change_state_handler, qxl); | |
1840 | ||
1841 | init_pipe_signaling(qxl); | |
1842 | qxl_reset_state(qxl); | |
1843 | ||
81fb6f15 AL |
1844 | qxl->update_area_bh = qemu_bh_new(qxl_render_update_area_bh, qxl); |
1845 | ||
a19cbfb3 GH |
1846 | return 0; |
1847 | } | |
1848 | ||
1849 | static int qxl_init_primary(PCIDevice *dev) | |
1850 | { | |
1851 | PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev); | |
1852 | VGACommonState *vga = &qxl->vga; | |
f67ab77a | 1853 | PortioList *qxl_vga_port_list = g_new(PortioList, 1); |
a19cbfb3 GH |
1854 | |
1855 | qxl->id = 0; | |
a974192c GH |
1856 | qxl_init_ramsize(qxl, 32); |
1857 | vga_common_init(vga, qxl->vga.vram_size); | |
0a039dc7 | 1858 | vga_init(vga, pci_address_space(dev), pci_address_space_io(dev), false); |
f67ab77a GH |
1859 | portio_list_init(qxl_vga_port_list, qxl_vga_portio_list, vga, "vga"); |
1860 | portio_list_add(qxl_vga_port_list, pci_address_space_io(dev), 0x3b0); | |
a19cbfb3 GH |
1861 | |
1862 | vga->ds = graphic_console_init(qxl_hw_update, qxl_hw_invalidate, | |
1863 | qxl_hw_screen_dump, qxl_hw_text_update, qxl); | |
a963f876 | 1864 | qemu_spice_display_init_common(&qxl->ssd, vga->ds); |
a19cbfb3 GH |
1865 | |
1866 | qxl0 = qxl; | |
1867 | register_displaychangelistener(vga->ds, &display_listener); | |
1868 | ||
a19cbfb3 GH |
1869 | return qxl_init_common(qxl); |
1870 | } | |
1871 | ||
1872 | static int qxl_init_secondary(PCIDevice *dev) | |
1873 | { | |
1874 | static int device_id = 1; | |
1875 | PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev); | |
a19cbfb3 GH |
1876 | |
1877 | qxl->id = device_id++; | |
a974192c | 1878 | qxl_init_ramsize(qxl, 16); |
c5705a77 AK |
1879 | memory_region_init_ram(&qxl->vga.vram, "qxl.vgavram", qxl->vga.vram_size); |
1880 | vmstate_register_ram(&qxl->vga.vram, &qxl->pci.qdev); | |
b1950430 | 1881 | qxl->vga.vram_ptr = memory_region_get_ram_ptr(&qxl->vga.vram); |
a19cbfb3 | 1882 | |
a19cbfb3 GH |
1883 | return qxl_init_common(qxl); |
1884 | } | |
1885 | ||
1886 | static void qxl_pre_save(void *opaque) | |
1887 | { | |
1888 | PCIQXLDevice* d = opaque; | |
1889 | uint8_t *ram_start = d->vga.vram_ptr; | |
1890 | ||
c480bb7d | 1891 | trace_qxl_pre_save(d->id); |
a19cbfb3 GH |
1892 | if (d->last_release == NULL) { |
1893 | d->last_release_offset = 0; | |
1894 | } else { | |
1895 | d->last_release_offset = (uint8_t *)d->last_release - ram_start; | |
1896 | } | |
1897 | assert(d->last_release_offset < d->vga.vram_size); | |
1898 | } | |
1899 | ||
1900 | static int qxl_pre_load(void *opaque) | |
1901 | { | |
1902 | PCIQXLDevice* d = opaque; | |
1903 | ||
c480bb7d | 1904 | trace_qxl_pre_load(d->id); |
a19cbfb3 GH |
1905 | qxl_hard_reset(d, 1); |
1906 | qxl_exit_vga_mode(d); | |
a19cbfb3 GH |
1907 | return 0; |
1908 | } | |
1909 | ||
54825d2e AL |
1910 | static void qxl_create_memslots(PCIQXLDevice *d) |
1911 | { | |
1912 | int i; | |
1913 | ||
1914 | for (i = 0; i < NUM_MEMSLOTS; i++) { | |
1915 | if (!d->guest_slots[i].active) { | |
1916 | continue; | |
1917 | } | |
54825d2e AL |
1918 | qxl_add_memslot(d, i, 0, QXL_SYNC); |
1919 | } | |
1920 | } | |
1921 | ||
a19cbfb3 GH |
1922 | static int qxl_post_load(void *opaque, int version) |
1923 | { | |
1924 | PCIQXLDevice* d = opaque; | |
1925 | uint8_t *ram_start = d->vga.vram_ptr; | |
1926 | QXLCommandExt *cmds; | |
54825d2e | 1927 | int in, out, newmode; |
a19cbfb3 | 1928 | |
a19cbfb3 GH |
1929 | assert(d->last_release_offset < d->vga.vram_size); |
1930 | if (d->last_release_offset == 0) { | |
1931 | d->last_release = NULL; | |
1932 | } else { | |
1933 | d->last_release = (QXLReleaseInfo *)(ram_start + d->last_release_offset); | |
1934 | } | |
1935 | ||
1936 | d->modes = (QXLModes*)((uint8_t*)d->rom + d->rom->modes_offset); | |
1937 | ||
c480bb7d | 1938 | trace_qxl_post_load(d->id, qxl_mode_to_string(d->mode)); |
a19cbfb3 GH |
1939 | newmode = d->mode; |
1940 | d->mode = QXL_MODE_UNDEFINED; | |
54825d2e | 1941 | |
a19cbfb3 GH |
1942 | switch (newmode) { |
1943 | case QXL_MODE_UNDEFINED: | |
1944 | break; | |
1945 | case QXL_MODE_VGA: | |
54825d2e | 1946 | qxl_create_memslots(d); |
a19cbfb3 GH |
1947 | qxl_enter_vga_mode(d); |
1948 | break; | |
1949 | case QXL_MODE_NATIVE: | |
54825d2e | 1950 | qxl_create_memslots(d); |
5ff4e36c | 1951 | qxl_create_guest_primary(d, 1, QXL_SYNC); |
a19cbfb3 GH |
1952 | |
1953 | /* replay surface-create and cursor-set commands */ | |
7267c094 | 1954 | cmds = g_malloc0(sizeof(QXLCommandExt) * (NUM_SURFACES + 1)); |
a19cbfb3 GH |
1955 | for (in = 0, out = 0; in < NUM_SURFACES; in++) { |
1956 | if (d->guest_surfaces.cmds[in] == 0) { | |
1957 | continue; | |
1958 | } | |
1959 | cmds[out].cmd.data = d->guest_surfaces.cmds[in]; | |
1960 | cmds[out].cmd.type = QXL_CMD_SURFACE; | |
1961 | cmds[out].group_id = MEMSLOT_GROUP_GUEST; | |
1962 | out++; | |
1963 | } | |
30f6da66 YH |
1964 | if (d->guest_cursor) { |
1965 | cmds[out].cmd.data = d->guest_cursor; | |
1966 | cmds[out].cmd.type = QXL_CMD_CURSOR; | |
1967 | cmds[out].group_id = MEMSLOT_GROUP_GUEST; | |
1968 | out++; | |
1969 | } | |
aee32bf3 | 1970 | qxl_spice_loadvm_commands(d, cmds, out); |
7267c094 | 1971 | g_free(cmds); |
a19cbfb3 GH |
1972 | |
1973 | break; | |
1974 | case QXL_MODE_COMPAT: | |
54825d2e AL |
1975 | /* note: no need to call qxl_create_memslots, qxl_set_mode |
1976 | * creates the mem slot. */ | |
a19cbfb3 GH |
1977 | qxl_set_mode(d, d->shadow_rom.mode, 1); |
1978 | break; | |
1979 | } | |
a19cbfb3 GH |
1980 | return 0; |
1981 | } | |
1982 | ||
b67737a6 | 1983 | #define QXL_SAVE_VERSION 21 |
a19cbfb3 GH |
1984 | |
1985 | static VMStateDescription qxl_memslot = { | |
1986 | .name = "qxl-memslot", | |
1987 | .version_id = QXL_SAVE_VERSION, | |
1988 | .minimum_version_id = QXL_SAVE_VERSION, | |
1989 | .fields = (VMStateField[]) { | |
1990 | VMSTATE_UINT64(slot.mem_start, struct guest_slots), | |
1991 | VMSTATE_UINT64(slot.mem_end, struct guest_slots), | |
1992 | VMSTATE_UINT32(active, struct guest_slots), | |
1993 | VMSTATE_END_OF_LIST() | |
1994 | } | |
1995 | }; | |
1996 | ||
1997 | static VMStateDescription qxl_surface = { | |
1998 | .name = "qxl-surface", | |
1999 | .version_id = QXL_SAVE_VERSION, | |
2000 | .minimum_version_id = QXL_SAVE_VERSION, | |
2001 | .fields = (VMStateField[]) { | |
2002 | VMSTATE_UINT32(width, QXLSurfaceCreate), | |
2003 | VMSTATE_UINT32(height, QXLSurfaceCreate), | |
2004 | VMSTATE_INT32(stride, QXLSurfaceCreate), | |
2005 | VMSTATE_UINT32(format, QXLSurfaceCreate), | |
2006 | VMSTATE_UINT32(position, QXLSurfaceCreate), | |
2007 | VMSTATE_UINT32(mouse_mode, QXLSurfaceCreate), | |
2008 | VMSTATE_UINT32(flags, QXLSurfaceCreate), | |
2009 | VMSTATE_UINT32(type, QXLSurfaceCreate), | |
2010 | VMSTATE_UINT64(mem, QXLSurfaceCreate), | |
2011 | VMSTATE_END_OF_LIST() | |
2012 | } | |
2013 | }; | |
2014 | ||
a19cbfb3 GH |
2015 | static VMStateDescription qxl_vmstate = { |
2016 | .name = "qxl", | |
2017 | .version_id = QXL_SAVE_VERSION, | |
2018 | .minimum_version_id = QXL_SAVE_VERSION, | |
2019 | .pre_save = qxl_pre_save, | |
2020 | .pre_load = qxl_pre_load, | |
2021 | .post_load = qxl_post_load, | |
2022 | .fields = (VMStateField []) { | |
2023 | VMSTATE_PCI_DEVICE(pci, PCIQXLDevice), | |
2024 | VMSTATE_STRUCT(vga, PCIQXLDevice, 0, vmstate_vga_common, VGACommonState), | |
2025 | VMSTATE_UINT32(shadow_rom.mode, PCIQXLDevice), | |
2026 | VMSTATE_UINT32(num_free_res, PCIQXLDevice), | |
2027 | VMSTATE_UINT32(last_release_offset, PCIQXLDevice), | |
2028 | VMSTATE_UINT32(mode, PCIQXLDevice), | |
2029 | VMSTATE_UINT32(ssd.unique, PCIQXLDevice), | |
b67737a6 GH |
2030 | VMSTATE_INT32_EQUAL(num_memslots, PCIQXLDevice), |
2031 | VMSTATE_STRUCT_ARRAY(guest_slots, PCIQXLDevice, NUM_MEMSLOTS, 0, | |
2032 | qxl_memslot, struct guest_slots), | |
2033 | VMSTATE_STRUCT(guest_primary.surface, PCIQXLDevice, 0, | |
2034 | qxl_surface, QXLSurfaceCreate), | |
2035 | VMSTATE_INT32_EQUAL(num_surfaces, PCIQXLDevice), | |
2036 | VMSTATE_ARRAY(guest_surfaces.cmds, PCIQXLDevice, NUM_SURFACES, 0, | |
2037 | vmstate_info_uint64, uint64_t), | |
2038 | VMSTATE_UINT64(guest_cursor, PCIQXLDevice), | |
a19cbfb3 GH |
2039 | VMSTATE_END_OF_LIST() |
2040 | }, | |
a19cbfb3 GH |
2041 | }; |
2042 | ||
78e60ba5 GH |
2043 | static Property qxl_properties[] = { |
2044 | DEFINE_PROP_UINT32("ram_size", PCIQXLDevice, vga.vram_size, | |
2045 | 64 * 1024 * 1024), | |
6f2b175a | 2046 | DEFINE_PROP_UINT32("vram_size", PCIQXLDevice, vram32_size, |
78e60ba5 GH |
2047 | 64 * 1024 * 1024), |
2048 | DEFINE_PROP_UINT32("revision", PCIQXLDevice, revision, | |
2049 | QXL_DEFAULT_REVISION), | |
2050 | DEFINE_PROP_UINT32("debug", PCIQXLDevice, debug, 0), | |
2051 | DEFINE_PROP_UINT32("guestdebug", PCIQXLDevice, guestdebug, 0), | |
2052 | DEFINE_PROP_UINT32("cmdlog", PCIQXLDevice, cmdlog, 0), | |
017438ee | 2053 | DEFINE_PROP_UINT32("ram_size_mb", PCIQXLDevice, ram_size_mb, -1), |
79ce3567 AL |
2054 | DEFINE_PROP_UINT32("vram_size_mb", PCIQXLDevice, vram32_size_mb, -1), |
2055 | DEFINE_PROP_UINT32("vram64_size_mb", PCIQXLDevice, vram_size_mb, -1), | |
78e60ba5 GH |
2056 | DEFINE_PROP_END_OF_LIST(), |
2057 | }; | |
2058 | ||
40021f08 AL |
2059 | static void qxl_primary_class_init(ObjectClass *klass, void *data) |
2060 | { | |
39bffca2 | 2061 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
2062 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
2063 | ||
2064 | k->no_hotplug = 1; | |
2065 | k->init = qxl_init_primary; | |
2066 | k->romfile = "vgabios-qxl.bin"; | |
2067 | k->vendor_id = REDHAT_PCI_VENDOR_ID; | |
2068 | k->device_id = QXL_DEVICE_ID_STABLE; | |
2069 | k->class_id = PCI_CLASS_DISPLAY_VGA; | |
39bffca2 AL |
2070 | dc->desc = "Spice QXL GPU (primary, vga compatible)"; |
2071 | dc->reset = qxl_reset_handler; | |
2072 | dc->vmsd = &qxl_vmstate; | |
2073 | dc->props = qxl_properties; | |
40021f08 AL |
2074 | } |
2075 | ||
39bffca2 AL |
2076 | static TypeInfo qxl_primary_info = { |
2077 | .name = "qxl-vga", | |
2078 | .parent = TYPE_PCI_DEVICE, | |
2079 | .instance_size = sizeof(PCIQXLDevice), | |
2080 | .class_init = qxl_primary_class_init, | |
a19cbfb3 GH |
2081 | }; |
2082 | ||
40021f08 AL |
2083 | static void qxl_secondary_class_init(ObjectClass *klass, void *data) |
2084 | { | |
39bffca2 | 2085 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
2086 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
2087 | ||
2088 | k->init = qxl_init_secondary; | |
2089 | k->vendor_id = REDHAT_PCI_VENDOR_ID; | |
2090 | k->device_id = QXL_DEVICE_ID_STABLE; | |
2091 | k->class_id = PCI_CLASS_DISPLAY_OTHER; | |
39bffca2 AL |
2092 | dc->desc = "Spice QXL GPU (secondary)"; |
2093 | dc->reset = qxl_reset_handler; | |
2094 | dc->vmsd = &qxl_vmstate; | |
2095 | dc->props = qxl_properties; | |
40021f08 AL |
2096 | } |
2097 | ||
39bffca2 AL |
2098 | static TypeInfo qxl_secondary_info = { |
2099 | .name = "qxl", | |
2100 | .parent = TYPE_PCI_DEVICE, | |
2101 | .instance_size = sizeof(PCIQXLDevice), | |
2102 | .class_init = qxl_secondary_class_init, | |
a19cbfb3 GH |
2103 | }; |
2104 | ||
83f7d43a | 2105 | static void qxl_register_types(void) |
a19cbfb3 | 2106 | { |
39bffca2 AL |
2107 | type_register_static(&qxl_primary_info); |
2108 | type_register_static(&qxl_secondary_info); | |
a19cbfb3 GH |
2109 | } |
2110 | ||
83f7d43a | 2111 | type_init(qxl_register_types) |