]>
Commit | Line | Data |
---|---|---|
a19cbfb3 GH |
1 | /* |
2 | * Copyright (C) 2010 Red Hat, Inc. | |
3 | * | |
4 | * written by Yaniv Kamay, Izik Eidus, Gerd Hoffmann | |
5 | * maintained by Gerd Hoffmann <[email protected]> | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU General Public License as | |
9 | * published by the Free Software Foundation; either version 2 or | |
10 | * (at your option) version 3 of the License. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | * GNU General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License | |
18 | * along with this program; if not, see <http://www.gnu.org/licenses/>. | |
19 | */ | |
20 | ||
a19cbfb3 GH |
21 | #include "qemu-common.h" |
22 | #include "qemu-timer.h" | |
23 | #include "qemu-queue.h" | |
24 | #include "monitor.h" | |
25 | #include "sysemu.h" | |
c480bb7d | 26 | #include "trace.h" |
a19cbfb3 GH |
27 | |
28 | #include "qxl.h" | |
29 | ||
30 | #undef SPICE_RING_PROD_ITEM | |
31 | #define SPICE_RING_PROD_ITEM(r, ret) { \ | |
32 | typeof(r) start = r; \ | |
33 | typeof(r) end = r + 1; \ | |
34 | uint32_t prod = (r)->prod & SPICE_RING_INDEX_MASK(r); \ | |
35 | typeof(&(r)->items[prod]) m_item = &(r)->items[prod]; \ | |
36 | if (!((uint8_t*)m_item >= (uint8_t*)(start) && (uint8_t*)(m_item + 1) <= (uint8_t*)(end))) { \ | |
37 | abort(); \ | |
38 | } \ | |
39 | ret = &m_item->el; \ | |
40 | } | |
41 | ||
42 | #undef SPICE_RING_CONS_ITEM | |
43 | #define SPICE_RING_CONS_ITEM(r, ret) { \ | |
44 | typeof(r) start = r; \ | |
45 | typeof(r) end = r + 1; \ | |
46 | uint32_t cons = (r)->cons & SPICE_RING_INDEX_MASK(r); \ | |
47 | typeof(&(r)->items[cons]) m_item = &(r)->items[cons]; \ | |
48 | if (!((uint8_t*)m_item >= (uint8_t*)(start) && (uint8_t*)(m_item + 1) <= (uint8_t*)(end))) { \ | |
49 | abort(); \ | |
50 | } \ | |
51 | ret = &m_item->el; \ | |
52 | } | |
53 | ||
54 | #undef ALIGN | |
55 | #define ALIGN(a, b) (((a) + ((b) - 1)) & ~((b) - 1)) | |
56 | ||
57 | #define PIXEL_SIZE 0.2936875 //1280x1024 is 14.8" x 11.9" | |
58 | ||
59 | #define QXL_MODE(_x, _y, _b, _o) \ | |
60 | { .x_res = _x, \ | |
61 | .y_res = _y, \ | |
62 | .bits = _b, \ | |
63 | .stride = (_x) * (_b) / 8, \ | |
64 | .x_mili = PIXEL_SIZE * (_x), \ | |
65 | .y_mili = PIXEL_SIZE * (_y), \ | |
66 | .orientation = _o, \ | |
67 | } | |
68 | ||
69 | #define QXL_MODE_16_32(x_res, y_res, orientation) \ | |
70 | QXL_MODE(x_res, y_res, 16, orientation), \ | |
71 | QXL_MODE(x_res, y_res, 32, orientation) | |
72 | ||
73 | #define QXL_MODE_EX(x_res, y_res) \ | |
74 | QXL_MODE_16_32(x_res, y_res, 0), \ | |
75 | QXL_MODE_16_32(y_res, x_res, 1), \ | |
76 | QXL_MODE_16_32(x_res, y_res, 2), \ | |
77 | QXL_MODE_16_32(y_res, x_res, 3) | |
78 | ||
79 | static QXLMode qxl_modes[] = { | |
80 | QXL_MODE_EX(640, 480), | |
81 | QXL_MODE_EX(800, 480), | |
82 | QXL_MODE_EX(800, 600), | |
83 | QXL_MODE_EX(832, 624), | |
84 | QXL_MODE_EX(960, 640), | |
85 | QXL_MODE_EX(1024, 600), | |
86 | QXL_MODE_EX(1024, 768), | |
87 | QXL_MODE_EX(1152, 864), | |
88 | QXL_MODE_EX(1152, 870), | |
89 | QXL_MODE_EX(1280, 720), | |
90 | QXL_MODE_EX(1280, 760), | |
91 | QXL_MODE_EX(1280, 768), | |
92 | QXL_MODE_EX(1280, 800), | |
93 | QXL_MODE_EX(1280, 960), | |
94 | QXL_MODE_EX(1280, 1024), | |
95 | QXL_MODE_EX(1360, 768), | |
96 | QXL_MODE_EX(1366, 768), | |
97 | QXL_MODE_EX(1400, 1050), | |
98 | QXL_MODE_EX(1440, 900), | |
99 | QXL_MODE_EX(1600, 900), | |
100 | QXL_MODE_EX(1600, 1200), | |
101 | QXL_MODE_EX(1680, 1050), | |
102 | QXL_MODE_EX(1920, 1080), | |
103 | #if VGA_RAM_SIZE >= (16 * 1024 * 1024) | |
104 | /* these modes need more than 8 MB video memory */ | |
105 | QXL_MODE_EX(1920, 1200), | |
106 | QXL_MODE_EX(1920, 1440), | |
107 | QXL_MODE_EX(2048, 1536), | |
108 | QXL_MODE_EX(2560, 1440), | |
109 | QXL_MODE_EX(2560, 1600), | |
110 | #endif | |
111 | #if VGA_RAM_SIZE >= (32 * 1024 * 1024) | |
112 | /* these modes need more than 16 MB video memory */ | |
113 | QXL_MODE_EX(2560, 2048), | |
114 | QXL_MODE_EX(2800, 2100), | |
115 | QXL_MODE_EX(3200, 2400), | |
116 | #endif | |
117 | }; | |
118 | ||
119 | static PCIQXLDevice *qxl0; | |
120 | ||
121 | static void qxl_send_events(PCIQXLDevice *d, uint32_t events); | |
5ff4e36c | 122 | static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async); |
a19cbfb3 GH |
123 | static void qxl_reset_memslots(PCIQXLDevice *d); |
124 | static void qxl_reset_surfaces(PCIQXLDevice *d); | |
125 | static void qxl_ring_set_dirty(PCIQXLDevice *qxl); | |
126 | ||
7635392c | 127 | void qxl_guest_bug(PCIQXLDevice *qxl, const char *msg, ...) |
2bce0400 | 128 | { |
2bce0400 | 129 | qxl_send_events(qxl, QXL_INTERRUPT_ERROR); |
2bce0400 | 130 | if (qxl->guestdebug) { |
7635392c AL |
131 | va_list ap; |
132 | va_start(ap, msg); | |
133 | fprintf(stderr, "qxl-%d: guest bug: ", qxl->id); | |
134 | vfprintf(stderr, msg, ap); | |
135 | fprintf(stderr, "\n"); | |
136 | va_end(ap); | |
2bce0400 GH |
137 | } |
138 | } | |
139 | ||
aee32bf3 GH |
140 | |
141 | void qxl_spice_update_area(PCIQXLDevice *qxl, uint32_t surface_id, | |
142 | struct QXLRect *area, struct QXLRect *dirty_rects, | |
143 | uint32_t num_dirty_rects, | |
5ff4e36c | 144 | uint32_t clear_dirty_region, |
2e1a98c9 | 145 | qxl_async_io async, struct QXLCookie *cookie) |
aee32bf3 | 146 | { |
c480bb7d AL |
147 | trace_qxl_spice_update_area(qxl->id, surface_id, area->left, area->right, |
148 | area->top, area->bottom); | |
149 | trace_qxl_spice_update_area_rest(qxl->id, num_dirty_rects, | |
150 | clear_dirty_region); | |
5ff4e36c AL |
151 | if (async == QXL_SYNC) { |
152 | qxl->ssd.worker->update_area(qxl->ssd.worker, surface_id, area, | |
153 | dirty_rects, num_dirty_rects, clear_dirty_region); | |
154 | } else { | |
2e1a98c9 | 155 | assert(cookie != NULL); |
5ff4e36c | 156 | spice_qxl_update_area_async(&qxl->ssd.qxl, surface_id, area, |
5dba0d45 | 157 | clear_dirty_region, (uintptr_t)cookie); |
5ff4e36c | 158 | } |
aee32bf3 GH |
159 | } |
160 | ||
5ff4e36c AL |
161 | static void qxl_spice_destroy_surface_wait_complete(PCIQXLDevice *qxl, |
162 | uint32_t id) | |
aee32bf3 | 163 | { |
c480bb7d | 164 | trace_qxl_spice_destroy_surface_wait_complete(qxl->id, id); |
14898cf6 | 165 | qemu_mutex_lock(&qxl->track_lock); |
14898cf6 GH |
166 | qxl->guest_surfaces.cmds[id] = 0; |
167 | qxl->guest_surfaces.count--; | |
168 | qemu_mutex_unlock(&qxl->track_lock); | |
aee32bf3 GH |
169 | } |
170 | ||
5ff4e36c AL |
171 | static void qxl_spice_destroy_surface_wait(PCIQXLDevice *qxl, uint32_t id, |
172 | qxl_async_io async) | |
173 | { | |
2e1a98c9 AL |
174 | QXLCookie *cookie; |
175 | ||
c480bb7d | 176 | trace_qxl_spice_destroy_surface_wait(qxl->id, id, async); |
5ff4e36c | 177 | if (async) { |
2e1a98c9 AL |
178 | cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, |
179 | QXL_IO_DESTROY_SURFACE_ASYNC); | |
180 | cookie->u.surface_id = id; | |
5dba0d45 | 181 | spice_qxl_destroy_surface_async(&qxl->ssd.qxl, id, (uintptr_t)cookie); |
5ff4e36c AL |
182 | } else { |
183 | qxl->ssd.worker->destroy_surface_wait(qxl->ssd.worker, id); | |
5ff4e36c AL |
184 | } |
185 | } | |
186 | ||
3e16b9c5 AL |
187 | static void qxl_spice_flush_surfaces_async(PCIQXLDevice *qxl) |
188 | { | |
c480bb7d AL |
189 | trace_qxl_spice_flush_surfaces_async(qxl->id, qxl->guest_surfaces.count, |
190 | qxl->num_free_res); | |
2e1a98c9 | 191 | spice_qxl_flush_surfaces_async(&qxl->ssd.qxl, |
5dba0d45 PM |
192 | (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, |
193 | QXL_IO_FLUSH_SURFACES_ASYNC)); | |
3e16b9c5 | 194 | } |
3e16b9c5 | 195 | |
aee32bf3 GH |
196 | void qxl_spice_loadvm_commands(PCIQXLDevice *qxl, struct QXLCommandExt *ext, |
197 | uint32_t count) | |
198 | { | |
c480bb7d | 199 | trace_qxl_spice_loadvm_commands(qxl->id, ext, count); |
aee32bf3 GH |
200 | qxl->ssd.worker->loadvm_commands(qxl->ssd.worker, ext, count); |
201 | } | |
202 | ||
203 | void qxl_spice_oom(PCIQXLDevice *qxl) | |
204 | { | |
c480bb7d | 205 | trace_qxl_spice_oom(qxl->id); |
aee32bf3 GH |
206 | qxl->ssd.worker->oom(qxl->ssd.worker); |
207 | } | |
208 | ||
209 | void qxl_spice_reset_memslots(PCIQXLDevice *qxl) | |
210 | { | |
c480bb7d | 211 | trace_qxl_spice_reset_memslots(qxl->id); |
aee32bf3 GH |
212 | qxl->ssd.worker->reset_memslots(qxl->ssd.worker); |
213 | } | |
214 | ||
5ff4e36c | 215 | static void qxl_spice_destroy_surfaces_complete(PCIQXLDevice *qxl) |
aee32bf3 | 216 | { |
c480bb7d | 217 | trace_qxl_spice_destroy_surfaces_complete(qxl->id); |
14898cf6 | 218 | qemu_mutex_lock(&qxl->track_lock); |
14898cf6 GH |
219 | memset(&qxl->guest_surfaces.cmds, 0, sizeof(qxl->guest_surfaces.cmds)); |
220 | qxl->guest_surfaces.count = 0; | |
221 | qemu_mutex_unlock(&qxl->track_lock); | |
aee32bf3 GH |
222 | } |
223 | ||
5ff4e36c AL |
224 | static void qxl_spice_destroy_surfaces(PCIQXLDevice *qxl, qxl_async_io async) |
225 | { | |
c480bb7d | 226 | trace_qxl_spice_destroy_surfaces(qxl->id, async); |
5ff4e36c | 227 | if (async) { |
2e1a98c9 | 228 | spice_qxl_destroy_surfaces_async(&qxl->ssd.qxl, |
5dba0d45 PM |
229 | (uintptr_t)qxl_cookie_new(QXL_COOKIE_TYPE_IO, |
230 | QXL_IO_DESTROY_ALL_SURFACES_ASYNC)); | |
5ff4e36c AL |
231 | } else { |
232 | qxl->ssd.worker->destroy_surfaces(qxl->ssd.worker); | |
233 | qxl_spice_destroy_surfaces_complete(qxl); | |
234 | } | |
235 | } | |
236 | ||
aee32bf3 GH |
237 | void qxl_spice_reset_image_cache(PCIQXLDevice *qxl) |
238 | { | |
c480bb7d | 239 | trace_qxl_spice_reset_image_cache(qxl->id); |
aee32bf3 GH |
240 | qxl->ssd.worker->reset_image_cache(qxl->ssd.worker); |
241 | } | |
242 | ||
243 | void qxl_spice_reset_cursor(PCIQXLDevice *qxl) | |
244 | { | |
c480bb7d | 245 | trace_qxl_spice_reset_cursor(qxl->id); |
aee32bf3 | 246 | qxl->ssd.worker->reset_cursor(qxl->ssd.worker); |
30f6da66 YH |
247 | qemu_mutex_lock(&qxl->track_lock); |
248 | qxl->guest_cursor = 0; | |
249 | qemu_mutex_unlock(&qxl->track_lock); | |
aee32bf3 GH |
250 | } |
251 | ||
252 | ||
a19cbfb3 GH |
253 | static inline uint32_t msb_mask(uint32_t val) |
254 | { | |
255 | uint32_t mask; | |
256 | ||
257 | do { | |
258 | mask = ~(val - 1) & val; | |
259 | val &= ~mask; | |
260 | } while (mask < val); | |
261 | ||
262 | return mask; | |
263 | } | |
264 | ||
265 | static ram_addr_t qxl_rom_size(void) | |
266 | { | |
267 | uint32_t rom_size = sizeof(QXLRom) + sizeof(QXLModes) + sizeof(qxl_modes); | |
268 | rom_size = MAX(rom_size, TARGET_PAGE_SIZE); | |
269 | rom_size = msb_mask(rom_size * 2 - 1); | |
270 | return rom_size; | |
271 | } | |
272 | ||
273 | static void init_qxl_rom(PCIQXLDevice *d) | |
274 | { | |
b1950430 | 275 | QXLRom *rom = memory_region_get_ram_ptr(&d->rom_bar); |
a19cbfb3 GH |
276 | QXLModes *modes = (QXLModes *)(rom + 1); |
277 | uint32_t ram_header_size; | |
278 | uint32_t surface0_area_size; | |
279 | uint32_t num_pages; | |
280 | uint32_t fb, maxfb = 0; | |
281 | int i; | |
282 | ||
283 | memset(rom, 0, d->rom_size); | |
284 | ||
285 | rom->magic = cpu_to_le32(QXL_ROM_MAGIC); | |
286 | rom->id = cpu_to_le32(d->id); | |
287 | rom->log_level = cpu_to_le32(d->guestdebug); | |
288 | rom->modes_offset = cpu_to_le32(sizeof(QXLRom)); | |
289 | ||
290 | rom->slot_gen_bits = MEMSLOT_GENERATION_BITS; | |
291 | rom->slot_id_bits = MEMSLOT_SLOT_BITS; | |
292 | rom->slots_start = 1; | |
293 | rom->slots_end = NUM_MEMSLOTS - 1; | |
294 | rom->n_surfaces = cpu_to_le32(NUM_SURFACES); | |
295 | ||
296 | modes->n_modes = cpu_to_le32(ARRAY_SIZE(qxl_modes)); | |
297 | for (i = 0; i < modes->n_modes; i++) { | |
298 | fb = qxl_modes[i].y_res * qxl_modes[i].stride; | |
299 | if (maxfb < fb) { | |
300 | maxfb = fb; | |
301 | } | |
302 | modes->modes[i].id = cpu_to_le32(i); | |
303 | modes->modes[i].x_res = cpu_to_le32(qxl_modes[i].x_res); | |
304 | modes->modes[i].y_res = cpu_to_le32(qxl_modes[i].y_res); | |
305 | modes->modes[i].bits = cpu_to_le32(qxl_modes[i].bits); | |
306 | modes->modes[i].stride = cpu_to_le32(qxl_modes[i].stride); | |
307 | modes->modes[i].x_mili = cpu_to_le32(qxl_modes[i].x_mili); | |
308 | modes->modes[i].y_mili = cpu_to_le32(qxl_modes[i].y_mili); | |
309 | modes->modes[i].orientation = cpu_to_le32(qxl_modes[i].orientation); | |
310 | } | |
311 | if (maxfb < VGA_RAM_SIZE && d->id == 0) | |
312 | maxfb = VGA_RAM_SIZE; | |
313 | ||
314 | ram_header_size = ALIGN(sizeof(QXLRam), 4096); | |
315 | surface0_area_size = ALIGN(maxfb, 4096); | |
316 | num_pages = d->vga.vram_size; | |
317 | num_pages -= ram_header_size; | |
318 | num_pages -= surface0_area_size; | |
319 | num_pages = num_pages / TARGET_PAGE_SIZE; | |
320 | ||
321 | rom->draw_area_offset = cpu_to_le32(0); | |
322 | rom->surface0_area_size = cpu_to_le32(surface0_area_size); | |
323 | rom->pages_offset = cpu_to_le32(surface0_area_size); | |
324 | rom->num_pages = cpu_to_le32(num_pages); | |
325 | rom->ram_header_offset = cpu_to_le32(d->vga.vram_size - ram_header_size); | |
326 | ||
327 | d->shadow_rom = *rom; | |
328 | d->rom = rom; | |
329 | d->modes = modes; | |
330 | } | |
331 | ||
332 | static void init_qxl_ram(PCIQXLDevice *d) | |
333 | { | |
334 | uint8_t *buf; | |
335 | uint64_t *item; | |
336 | ||
337 | buf = d->vga.vram_ptr; | |
338 | d->ram = (QXLRam *)(buf + le32_to_cpu(d->shadow_rom.ram_header_offset)); | |
339 | d->ram->magic = cpu_to_le32(QXL_RAM_MAGIC); | |
340 | d->ram->int_pending = cpu_to_le32(0); | |
341 | d->ram->int_mask = cpu_to_le32(0); | |
9f0f352d | 342 | d->ram->update_surface = 0; |
a19cbfb3 GH |
343 | SPICE_RING_INIT(&d->ram->cmd_ring); |
344 | SPICE_RING_INIT(&d->ram->cursor_ring); | |
345 | SPICE_RING_INIT(&d->ram->release_ring); | |
346 | SPICE_RING_PROD_ITEM(&d->ram->release_ring, item); | |
347 | *item = 0; | |
348 | qxl_ring_set_dirty(d); | |
349 | } | |
350 | ||
351 | /* can be called from spice server thread context */ | |
b1950430 | 352 | static void qxl_set_dirty(MemoryRegion *mr, ram_addr_t addr, ram_addr_t end) |
a19cbfb3 | 353 | { |
fd4aa979 | 354 | memory_region_set_dirty(mr, addr, end - addr); |
a19cbfb3 GH |
355 | } |
356 | ||
357 | static void qxl_rom_set_dirty(PCIQXLDevice *qxl) | |
358 | { | |
b1950430 | 359 | qxl_set_dirty(&qxl->rom_bar, 0, qxl->rom_size); |
a19cbfb3 GH |
360 | } |
361 | ||
362 | /* called from spice server thread context only */ | |
363 | static void qxl_ram_set_dirty(PCIQXLDevice *qxl, void *ptr) | |
364 | { | |
a19cbfb3 GH |
365 | void *base = qxl->vga.vram_ptr; |
366 | intptr_t offset; | |
367 | ||
368 | offset = ptr - base; | |
369 | offset &= ~(TARGET_PAGE_SIZE-1); | |
370 | assert(offset < qxl->vga.vram_size); | |
b1950430 | 371 | qxl_set_dirty(&qxl->vga.vram, offset, offset + TARGET_PAGE_SIZE); |
a19cbfb3 GH |
372 | } |
373 | ||
374 | /* can be called from spice server thread context */ | |
375 | static void qxl_ring_set_dirty(PCIQXLDevice *qxl) | |
376 | { | |
b1950430 AK |
377 | ram_addr_t addr = qxl->shadow_rom.ram_header_offset; |
378 | ram_addr_t end = qxl->vga.vram_size; | |
379 | qxl_set_dirty(&qxl->vga.vram, addr, end); | |
a19cbfb3 GH |
380 | } |
381 | ||
382 | /* | |
383 | * keep track of some command state, for savevm/loadvm. | |
384 | * called from spice server thread context only | |
385 | */ | |
fae2afb1 | 386 | static int qxl_track_command(PCIQXLDevice *qxl, struct QXLCommandExt *ext) |
a19cbfb3 GH |
387 | { |
388 | switch (le32_to_cpu(ext->cmd.type)) { | |
389 | case QXL_CMD_SURFACE: | |
390 | { | |
391 | QXLSurfaceCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); | |
fae2afb1 AL |
392 | |
393 | if (!cmd) { | |
394 | return 1; | |
395 | } | |
a19cbfb3 GH |
396 | uint32_t id = le32_to_cpu(cmd->surface_id); |
397 | PANIC_ON(id >= NUM_SURFACES); | |
14898cf6 | 398 | qemu_mutex_lock(&qxl->track_lock); |
a19cbfb3 GH |
399 | if (cmd->type == QXL_SURFACE_CMD_CREATE) { |
400 | qxl->guest_surfaces.cmds[id] = ext->cmd.data; | |
401 | qxl->guest_surfaces.count++; | |
402 | if (qxl->guest_surfaces.max < qxl->guest_surfaces.count) | |
403 | qxl->guest_surfaces.max = qxl->guest_surfaces.count; | |
404 | } | |
405 | if (cmd->type == QXL_SURFACE_CMD_DESTROY) { | |
406 | qxl->guest_surfaces.cmds[id] = 0; | |
407 | qxl->guest_surfaces.count--; | |
408 | } | |
14898cf6 | 409 | qemu_mutex_unlock(&qxl->track_lock); |
a19cbfb3 GH |
410 | break; |
411 | } | |
412 | case QXL_CMD_CURSOR: | |
413 | { | |
414 | QXLCursorCmd *cmd = qxl_phys2virt(qxl, ext->cmd.data, ext->group_id); | |
fae2afb1 AL |
415 | |
416 | if (!cmd) { | |
417 | return 1; | |
418 | } | |
a19cbfb3 | 419 | if (cmd->type == QXL_CURSOR_SET) { |
30f6da66 | 420 | qemu_mutex_lock(&qxl->track_lock); |
a19cbfb3 | 421 | qxl->guest_cursor = ext->cmd.data; |
30f6da66 | 422 | qemu_mutex_unlock(&qxl->track_lock); |
a19cbfb3 GH |
423 | } |
424 | break; | |
425 | } | |
426 | } | |
fae2afb1 | 427 | return 0; |
a19cbfb3 GH |
428 | } |
429 | ||
430 | /* spice display interface callbacks */ | |
431 | ||
432 | static void interface_attach_worker(QXLInstance *sin, QXLWorker *qxl_worker) | |
433 | { | |
434 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
435 | ||
c480bb7d | 436 | trace_qxl_interface_attach_worker(qxl->id); |
a19cbfb3 GH |
437 | qxl->ssd.worker = qxl_worker; |
438 | } | |
439 | ||
440 | static void interface_set_compression_level(QXLInstance *sin, int level) | |
441 | { | |
442 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
443 | ||
c480bb7d | 444 | trace_qxl_interface_set_compression_level(qxl->id, level); |
a19cbfb3 GH |
445 | qxl->shadow_rom.compression_level = cpu_to_le32(level); |
446 | qxl->rom->compression_level = cpu_to_le32(level); | |
447 | qxl_rom_set_dirty(qxl); | |
448 | } | |
449 | ||
450 | static void interface_set_mm_time(QXLInstance *sin, uint32_t mm_time) | |
451 | { | |
452 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
453 | ||
c480bb7d | 454 | trace_qxl_interface_set_mm_time(qxl->id, mm_time); |
a19cbfb3 GH |
455 | qxl->shadow_rom.mm_clock = cpu_to_le32(mm_time); |
456 | qxl->rom->mm_clock = cpu_to_le32(mm_time); | |
457 | qxl_rom_set_dirty(qxl); | |
458 | } | |
459 | ||
460 | static void interface_get_init_info(QXLInstance *sin, QXLDevInitInfo *info) | |
461 | { | |
462 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
463 | ||
c480bb7d | 464 | trace_qxl_interface_get_init_info(qxl->id); |
a19cbfb3 GH |
465 | info->memslot_gen_bits = MEMSLOT_GENERATION_BITS; |
466 | info->memslot_id_bits = MEMSLOT_SLOT_BITS; | |
467 | info->num_memslots = NUM_MEMSLOTS; | |
468 | info->num_memslots_groups = NUM_MEMSLOTS_GROUPS; | |
469 | info->internal_groupslot_id = 0; | |
470 | info->qxl_ram_size = le32_to_cpu(qxl->shadow_rom.num_pages) << TARGET_PAGE_BITS; | |
471 | info->n_surfaces = NUM_SURFACES; | |
472 | } | |
473 | ||
5b77870c AL |
474 | static const char *qxl_mode_to_string(int mode) |
475 | { | |
476 | switch (mode) { | |
477 | case QXL_MODE_COMPAT: | |
478 | return "compat"; | |
479 | case QXL_MODE_NATIVE: | |
480 | return "native"; | |
481 | case QXL_MODE_UNDEFINED: | |
482 | return "undefined"; | |
483 | case QXL_MODE_VGA: | |
484 | return "vga"; | |
485 | } | |
486 | return "INVALID"; | |
487 | } | |
488 | ||
8b92e298 AL |
489 | static const char *io_port_to_string(uint32_t io_port) |
490 | { | |
491 | if (io_port >= QXL_IO_RANGE_SIZE) { | |
492 | return "out of range"; | |
493 | } | |
494 | static const char *io_port_to_string[QXL_IO_RANGE_SIZE + 1] = { | |
495 | [QXL_IO_NOTIFY_CMD] = "QXL_IO_NOTIFY_CMD", | |
496 | [QXL_IO_NOTIFY_CURSOR] = "QXL_IO_NOTIFY_CURSOR", | |
497 | [QXL_IO_UPDATE_AREA] = "QXL_IO_UPDATE_AREA", | |
498 | [QXL_IO_UPDATE_IRQ] = "QXL_IO_UPDATE_IRQ", | |
499 | [QXL_IO_NOTIFY_OOM] = "QXL_IO_NOTIFY_OOM", | |
500 | [QXL_IO_RESET] = "QXL_IO_RESET", | |
501 | [QXL_IO_SET_MODE] = "QXL_IO_SET_MODE", | |
502 | [QXL_IO_LOG] = "QXL_IO_LOG", | |
503 | [QXL_IO_MEMSLOT_ADD] = "QXL_IO_MEMSLOT_ADD", | |
504 | [QXL_IO_MEMSLOT_DEL] = "QXL_IO_MEMSLOT_DEL", | |
505 | [QXL_IO_DETACH_PRIMARY] = "QXL_IO_DETACH_PRIMARY", | |
506 | [QXL_IO_ATTACH_PRIMARY] = "QXL_IO_ATTACH_PRIMARY", | |
507 | [QXL_IO_CREATE_PRIMARY] = "QXL_IO_CREATE_PRIMARY", | |
508 | [QXL_IO_DESTROY_PRIMARY] = "QXL_IO_DESTROY_PRIMARY", | |
509 | [QXL_IO_DESTROY_SURFACE_WAIT] = "QXL_IO_DESTROY_SURFACE_WAIT", | |
510 | [QXL_IO_DESTROY_ALL_SURFACES] = "QXL_IO_DESTROY_ALL_SURFACES", | |
8b92e298 AL |
511 | [QXL_IO_UPDATE_AREA_ASYNC] = "QXL_IO_UPDATE_AREA_ASYNC", |
512 | [QXL_IO_MEMSLOT_ADD_ASYNC] = "QXL_IO_MEMSLOT_ADD_ASYNC", | |
513 | [QXL_IO_CREATE_PRIMARY_ASYNC] = "QXL_IO_CREATE_PRIMARY_ASYNC", | |
514 | [QXL_IO_DESTROY_PRIMARY_ASYNC] = "QXL_IO_DESTROY_PRIMARY_ASYNC", | |
515 | [QXL_IO_DESTROY_SURFACE_ASYNC] = "QXL_IO_DESTROY_SURFACE_ASYNC", | |
516 | [QXL_IO_DESTROY_ALL_SURFACES_ASYNC] | |
517 | = "QXL_IO_DESTROY_ALL_SURFACES_ASYNC", | |
518 | [QXL_IO_FLUSH_SURFACES_ASYNC] = "QXL_IO_FLUSH_SURFACES_ASYNC", | |
519 | [QXL_IO_FLUSH_RELEASE] = "QXL_IO_FLUSH_RELEASE", | |
8b92e298 AL |
520 | }; |
521 | return io_port_to_string[io_port]; | |
522 | } | |
523 | ||
a19cbfb3 GH |
524 | /* called from spice server thread context only */ |
525 | static int interface_get_command(QXLInstance *sin, struct QXLCommandExt *ext) | |
526 | { | |
527 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
528 | SimpleSpiceUpdate *update; | |
529 | QXLCommandRing *ring; | |
530 | QXLCommand *cmd; | |
e0c64d08 | 531 | int notify, ret; |
a19cbfb3 | 532 | |
c480bb7d AL |
533 | trace_qxl_ring_command_check(qxl->id, qxl_mode_to_string(qxl->mode)); |
534 | ||
a19cbfb3 GH |
535 | switch (qxl->mode) { |
536 | case QXL_MODE_VGA: | |
e0c64d08 GH |
537 | ret = false; |
538 | qemu_mutex_lock(&qxl->ssd.lock); | |
539 | if (qxl->ssd.update != NULL) { | |
540 | update = qxl->ssd.update; | |
541 | qxl->ssd.update = NULL; | |
542 | *ext = update->ext; | |
543 | ret = true; | |
a19cbfb3 | 544 | } |
e0c64d08 | 545 | qemu_mutex_unlock(&qxl->ssd.lock); |
212496c9 | 546 | if (ret) { |
c480bb7d | 547 | trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); |
212496c9 AL |
548 | qxl_log_command(qxl, "vga", ext); |
549 | } | |
e0c64d08 | 550 | return ret; |
a19cbfb3 GH |
551 | case QXL_MODE_COMPAT: |
552 | case QXL_MODE_NATIVE: | |
553 | case QXL_MODE_UNDEFINED: | |
a19cbfb3 GH |
554 | ring = &qxl->ram->cmd_ring; |
555 | if (SPICE_RING_IS_EMPTY(ring)) { | |
556 | return false; | |
557 | } | |
c480bb7d | 558 | trace_qxl_ring_command_get(qxl->id, qxl_mode_to_string(qxl->mode)); |
a19cbfb3 GH |
559 | SPICE_RING_CONS_ITEM(ring, cmd); |
560 | ext->cmd = *cmd; | |
561 | ext->group_id = MEMSLOT_GROUP_GUEST; | |
562 | ext->flags = qxl->cmdflags; | |
563 | SPICE_RING_POP(ring, notify); | |
564 | qxl_ring_set_dirty(qxl); | |
565 | if (notify) { | |
566 | qxl_send_events(qxl, QXL_INTERRUPT_DISPLAY); | |
567 | } | |
568 | qxl->guest_primary.commands++; | |
569 | qxl_track_command(qxl, ext); | |
570 | qxl_log_command(qxl, "cmd", ext); | |
571 | return true; | |
572 | default: | |
573 | return false; | |
574 | } | |
575 | } | |
576 | ||
577 | /* called from spice server thread context only */ | |
578 | static int interface_req_cmd_notification(QXLInstance *sin) | |
579 | { | |
580 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
581 | int wait = 1; | |
582 | ||
c480bb7d | 583 | trace_qxl_ring_command_req_notification(qxl->id); |
a19cbfb3 GH |
584 | switch (qxl->mode) { |
585 | case QXL_MODE_COMPAT: | |
586 | case QXL_MODE_NATIVE: | |
587 | case QXL_MODE_UNDEFINED: | |
588 | SPICE_RING_CONS_WAIT(&qxl->ram->cmd_ring, wait); | |
589 | qxl_ring_set_dirty(qxl); | |
590 | break; | |
591 | default: | |
592 | /* nothing */ | |
593 | break; | |
594 | } | |
595 | return wait; | |
596 | } | |
597 | ||
598 | /* called from spice server thread context only */ | |
599 | static inline void qxl_push_free_res(PCIQXLDevice *d, int flush) | |
600 | { | |
601 | QXLReleaseRing *ring = &d->ram->release_ring; | |
602 | uint64_t *item; | |
603 | int notify; | |
604 | ||
605 | #define QXL_FREE_BUNCH_SIZE 32 | |
606 | ||
607 | if (ring->prod - ring->cons + 1 == ring->num_items) { | |
608 | /* ring full -- can't push */ | |
609 | return; | |
610 | } | |
611 | if (!flush && d->oom_running) { | |
612 | /* collect everything from oom handler before pushing */ | |
613 | return; | |
614 | } | |
615 | if (!flush && d->num_free_res < QXL_FREE_BUNCH_SIZE) { | |
616 | /* collect a bit more before pushing */ | |
617 | return; | |
618 | } | |
619 | ||
620 | SPICE_RING_PUSH(ring, notify); | |
c480bb7d AL |
621 | trace_qxl_ring_res_push(d->id, qxl_mode_to_string(d->mode), |
622 | d->guest_surfaces.count, d->num_free_res, | |
623 | d->last_release, notify ? "yes" : "no"); | |
624 | trace_qxl_ring_res_push_rest(d->id, ring->prod - ring->cons, | |
625 | ring->num_items, ring->prod, ring->cons); | |
a19cbfb3 GH |
626 | if (notify) { |
627 | qxl_send_events(d, QXL_INTERRUPT_DISPLAY); | |
628 | } | |
629 | SPICE_RING_PROD_ITEM(ring, item); | |
630 | *item = 0; | |
631 | d->num_free_res = 0; | |
632 | d->last_release = NULL; | |
633 | qxl_ring_set_dirty(d); | |
634 | } | |
635 | ||
636 | /* called from spice server thread context only */ | |
637 | static void interface_release_resource(QXLInstance *sin, | |
638 | struct QXLReleaseInfoExt ext) | |
639 | { | |
640 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
641 | QXLReleaseRing *ring; | |
642 | uint64_t *item, id; | |
643 | ||
644 | if (ext.group_id == MEMSLOT_GROUP_HOST) { | |
645 | /* host group -> vga mode update request */ | |
f4a8a424 | 646 | qemu_spice_destroy_update(&qxl->ssd, (void *)(intptr_t)ext.info->id); |
a19cbfb3 GH |
647 | return; |
648 | } | |
649 | ||
650 | /* | |
651 | * ext->info points into guest-visible memory | |
652 | * pci bar 0, $command.release_info | |
653 | */ | |
654 | ring = &qxl->ram->release_ring; | |
655 | SPICE_RING_PROD_ITEM(ring, item); | |
656 | if (*item == 0) { | |
657 | /* stick head into the ring */ | |
658 | id = ext.info->id; | |
659 | ext.info->next = 0; | |
660 | qxl_ram_set_dirty(qxl, &ext.info->next); | |
661 | *item = id; | |
662 | qxl_ring_set_dirty(qxl); | |
663 | } else { | |
664 | /* append item to the list */ | |
665 | qxl->last_release->next = ext.info->id; | |
666 | qxl_ram_set_dirty(qxl, &qxl->last_release->next); | |
667 | ext.info->next = 0; | |
668 | qxl_ram_set_dirty(qxl, &ext.info->next); | |
669 | } | |
670 | qxl->last_release = ext.info; | |
671 | qxl->num_free_res++; | |
c480bb7d | 672 | trace_qxl_ring_res_put(qxl->id, qxl->num_free_res); |
a19cbfb3 GH |
673 | qxl_push_free_res(qxl, 0); |
674 | } | |
675 | ||
676 | /* called from spice server thread context only */ | |
677 | static int interface_get_cursor_command(QXLInstance *sin, struct QXLCommandExt *ext) | |
678 | { | |
679 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
680 | QXLCursorRing *ring; | |
681 | QXLCommand *cmd; | |
682 | int notify; | |
683 | ||
c480bb7d AL |
684 | trace_qxl_ring_cursor_check(qxl->id, qxl_mode_to_string(qxl->mode)); |
685 | ||
a19cbfb3 GH |
686 | switch (qxl->mode) { |
687 | case QXL_MODE_COMPAT: | |
688 | case QXL_MODE_NATIVE: | |
689 | case QXL_MODE_UNDEFINED: | |
690 | ring = &qxl->ram->cursor_ring; | |
691 | if (SPICE_RING_IS_EMPTY(ring)) { | |
692 | return false; | |
693 | } | |
694 | SPICE_RING_CONS_ITEM(ring, cmd); | |
695 | ext->cmd = *cmd; | |
696 | ext->group_id = MEMSLOT_GROUP_GUEST; | |
697 | ext->flags = qxl->cmdflags; | |
698 | SPICE_RING_POP(ring, notify); | |
699 | qxl_ring_set_dirty(qxl); | |
700 | if (notify) { | |
701 | qxl_send_events(qxl, QXL_INTERRUPT_CURSOR); | |
702 | } | |
703 | qxl->guest_primary.commands++; | |
704 | qxl_track_command(qxl, ext); | |
705 | qxl_log_command(qxl, "csr", ext); | |
706 | if (qxl->id == 0) { | |
707 | qxl_render_cursor(qxl, ext); | |
708 | } | |
c480bb7d | 709 | trace_qxl_ring_cursor_get(qxl->id, qxl_mode_to_string(qxl->mode)); |
a19cbfb3 GH |
710 | return true; |
711 | default: | |
712 | return false; | |
713 | } | |
714 | } | |
715 | ||
716 | /* called from spice server thread context only */ | |
717 | static int interface_req_cursor_notification(QXLInstance *sin) | |
718 | { | |
719 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
720 | int wait = 1; | |
721 | ||
c480bb7d | 722 | trace_qxl_ring_cursor_req_notification(qxl->id); |
a19cbfb3 GH |
723 | switch (qxl->mode) { |
724 | case QXL_MODE_COMPAT: | |
725 | case QXL_MODE_NATIVE: | |
726 | case QXL_MODE_UNDEFINED: | |
727 | SPICE_RING_CONS_WAIT(&qxl->ram->cursor_ring, wait); | |
728 | qxl_ring_set_dirty(qxl); | |
729 | break; | |
730 | default: | |
731 | /* nothing */ | |
732 | break; | |
733 | } | |
734 | return wait; | |
735 | } | |
736 | ||
737 | /* called from spice server thread context */ | |
738 | static void interface_notify_update(QXLInstance *sin, uint32_t update_id) | |
739 | { | |
740 | fprintf(stderr, "%s: abort()\n", __FUNCTION__); | |
741 | abort(); | |
742 | } | |
743 | ||
744 | /* called from spice server thread context only */ | |
745 | static int interface_flush_resources(QXLInstance *sin) | |
746 | { | |
747 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
748 | int ret; | |
749 | ||
a19cbfb3 GH |
750 | ret = qxl->num_free_res; |
751 | if (ret) { | |
752 | qxl_push_free_res(qxl, 1); | |
753 | } | |
754 | return ret; | |
755 | } | |
756 | ||
5ff4e36c AL |
757 | static void qxl_create_guest_primary_complete(PCIQXLDevice *d); |
758 | ||
5ff4e36c | 759 | /* called from spice server thread context only */ |
2e1a98c9 | 760 | static void interface_async_complete_io(PCIQXLDevice *qxl, QXLCookie *cookie) |
5ff4e36c | 761 | { |
5ff4e36c AL |
762 | uint32_t current_async; |
763 | ||
764 | qemu_mutex_lock(&qxl->async_lock); | |
765 | current_async = qxl->current_async; | |
766 | qxl->current_async = QXL_UNDEFINED_IO; | |
767 | qemu_mutex_unlock(&qxl->async_lock); | |
768 | ||
c480bb7d | 769 | trace_qxl_interface_async_complete_io(qxl->id, current_async, cookie); |
2e1a98c9 AL |
770 | if (!cookie) { |
771 | fprintf(stderr, "qxl: %s: error, cookie is NULL\n", __func__); | |
772 | return; | |
773 | } | |
774 | if (cookie && current_async != cookie->io) { | |
775 | fprintf(stderr, | |
5dba0d45 | 776 | "qxl: %s: error: current_async = %d != %" PRId64 " = cookie->io\n", |
2e1a98c9 AL |
777 | __func__, current_async, cookie->io); |
778 | } | |
5ff4e36c | 779 | switch (current_async) { |
81fb6f15 AL |
780 | case QXL_IO_MEMSLOT_ADD_ASYNC: |
781 | case QXL_IO_DESTROY_PRIMARY_ASYNC: | |
782 | case QXL_IO_UPDATE_AREA_ASYNC: | |
783 | case QXL_IO_FLUSH_SURFACES_ASYNC: | |
784 | break; | |
5ff4e36c AL |
785 | case QXL_IO_CREATE_PRIMARY_ASYNC: |
786 | qxl_create_guest_primary_complete(qxl); | |
787 | break; | |
788 | case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: | |
789 | qxl_spice_destroy_surfaces_complete(qxl); | |
790 | break; | |
791 | case QXL_IO_DESTROY_SURFACE_ASYNC: | |
2e1a98c9 | 792 | qxl_spice_destroy_surface_wait_complete(qxl, cookie->u.surface_id); |
5ff4e36c | 793 | break; |
81fb6f15 AL |
794 | default: |
795 | fprintf(stderr, "qxl: %s: unexpected current_async %d\n", __func__, | |
796 | current_async); | |
5ff4e36c AL |
797 | } |
798 | qxl_send_events(qxl, QXL_INTERRUPT_IO_CMD); | |
799 | } | |
800 | ||
81fb6f15 AL |
801 | /* called from spice server thread context only */ |
802 | static void interface_update_area_complete(QXLInstance *sin, | |
803 | uint32_t surface_id, | |
804 | QXLRect *dirty, uint32_t num_updated_rects) | |
805 | { | |
806 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
807 | int i; | |
808 | int qxl_i; | |
809 | ||
810 | qemu_mutex_lock(&qxl->ssd.lock); | |
811 | if (surface_id != 0 || !qxl->render_update_cookie_num) { | |
812 | qemu_mutex_unlock(&qxl->ssd.lock); | |
813 | return; | |
814 | } | |
c480bb7d AL |
815 | trace_qxl_interface_update_area_complete(qxl->id, surface_id, dirty->left, |
816 | dirty->right, dirty->top, dirty->bottom); | |
817 | trace_qxl_interface_update_area_complete_rest(qxl->id, num_updated_rects); | |
81fb6f15 AL |
818 | if (qxl->num_dirty_rects + num_updated_rects > QXL_NUM_DIRTY_RECTS) { |
819 | /* | |
820 | * overflow - treat this as a full update. Not expected to be common. | |
821 | */ | |
c480bb7d AL |
822 | trace_qxl_interface_update_area_complete_overflow(qxl->id, |
823 | QXL_NUM_DIRTY_RECTS); | |
81fb6f15 AL |
824 | qxl->guest_primary.resized = 1; |
825 | } | |
826 | if (qxl->guest_primary.resized) { | |
827 | /* | |
828 | * Don't bother copying or scheduling the bh since we will flip | |
829 | * the whole area anyway on completion of the update_area async call | |
830 | */ | |
831 | qemu_mutex_unlock(&qxl->ssd.lock); | |
832 | return; | |
833 | } | |
834 | qxl_i = qxl->num_dirty_rects; | |
835 | for (i = 0; i < num_updated_rects; i++) { | |
836 | qxl->dirty[qxl_i++] = dirty[i]; | |
837 | } | |
838 | qxl->num_dirty_rects += num_updated_rects; | |
c480bb7d AL |
839 | trace_qxl_interface_update_area_complete_schedule_bh(qxl->id, |
840 | qxl->num_dirty_rects); | |
81fb6f15 AL |
841 | qemu_bh_schedule(qxl->update_area_bh); |
842 | qemu_mutex_unlock(&qxl->ssd.lock); | |
843 | } | |
844 | ||
2e1a98c9 AL |
845 | /* called from spice server thread context only */ |
846 | static void interface_async_complete(QXLInstance *sin, uint64_t cookie_token) | |
847 | { | |
848 | PCIQXLDevice *qxl = container_of(sin, PCIQXLDevice, ssd.qxl); | |
5dba0d45 | 849 | QXLCookie *cookie = (QXLCookie *)(uintptr_t)cookie_token; |
2e1a98c9 AL |
850 | |
851 | switch (cookie->type) { | |
852 | case QXL_COOKIE_TYPE_IO: | |
853 | interface_async_complete_io(qxl, cookie); | |
81fb6f15 AL |
854 | g_free(cookie); |
855 | break; | |
856 | case QXL_COOKIE_TYPE_RENDER_UPDATE_AREA: | |
857 | qxl_render_update_area_done(qxl, cookie); | |
2e1a98c9 AL |
858 | break; |
859 | default: | |
860 | fprintf(stderr, "qxl: %s: unexpected cookie type %d\n", | |
861 | __func__, cookie->type); | |
81fb6f15 | 862 | g_free(cookie); |
2e1a98c9 | 863 | } |
2e1a98c9 AL |
864 | } |
865 | ||
a19cbfb3 GH |
866 | static const QXLInterface qxl_interface = { |
867 | .base.type = SPICE_INTERFACE_QXL, | |
868 | .base.description = "qxl gpu", | |
869 | .base.major_version = SPICE_INTERFACE_QXL_MAJOR, | |
870 | .base.minor_version = SPICE_INTERFACE_QXL_MINOR, | |
871 | ||
872 | .attache_worker = interface_attach_worker, | |
873 | .set_compression_level = interface_set_compression_level, | |
874 | .set_mm_time = interface_set_mm_time, | |
875 | .get_init_info = interface_get_init_info, | |
876 | ||
877 | /* the callbacks below are called from spice server thread context */ | |
878 | .get_command = interface_get_command, | |
879 | .req_cmd_notification = interface_req_cmd_notification, | |
880 | .release_resource = interface_release_resource, | |
881 | .get_cursor_command = interface_get_cursor_command, | |
882 | .req_cursor_notification = interface_req_cursor_notification, | |
883 | .notify_update = interface_notify_update, | |
884 | .flush_resources = interface_flush_resources, | |
5ff4e36c | 885 | .async_complete = interface_async_complete, |
81fb6f15 | 886 | .update_area_complete = interface_update_area_complete, |
a19cbfb3 GH |
887 | }; |
888 | ||
889 | static void qxl_enter_vga_mode(PCIQXLDevice *d) | |
890 | { | |
891 | if (d->mode == QXL_MODE_VGA) { | |
892 | return; | |
893 | } | |
c480bb7d | 894 | trace_qxl_enter_vga_mode(d->id); |
a19cbfb3 GH |
895 | qemu_spice_create_host_primary(&d->ssd); |
896 | d->mode = QXL_MODE_VGA; | |
897 | memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty)); | |
898 | } | |
899 | ||
900 | static void qxl_exit_vga_mode(PCIQXLDevice *d) | |
901 | { | |
902 | if (d->mode != QXL_MODE_VGA) { | |
903 | return; | |
904 | } | |
c480bb7d | 905 | trace_qxl_exit_vga_mode(d->id); |
5ff4e36c | 906 | qxl_destroy_primary(d, QXL_SYNC); |
a19cbfb3 GH |
907 | } |
908 | ||
40010aea | 909 | static void qxl_update_irq(PCIQXLDevice *d) |
a19cbfb3 GH |
910 | { |
911 | uint32_t pending = le32_to_cpu(d->ram->int_pending); | |
912 | uint32_t mask = le32_to_cpu(d->ram->int_mask); | |
913 | int level = !!(pending & mask); | |
914 | qemu_set_irq(d->pci.irq[0], level); | |
915 | qxl_ring_set_dirty(d); | |
916 | } | |
917 | ||
a19cbfb3 GH |
918 | static void qxl_check_state(PCIQXLDevice *d) |
919 | { | |
920 | QXLRam *ram = d->ram; | |
921 | ||
be48e995 YH |
922 | assert(!d->ssd.running || SPICE_RING_IS_EMPTY(&ram->cmd_ring)); |
923 | assert(!d->ssd.running || SPICE_RING_IS_EMPTY(&ram->cursor_ring)); | |
a19cbfb3 GH |
924 | } |
925 | ||
926 | static void qxl_reset_state(PCIQXLDevice *d) | |
927 | { | |
a19cbfb3 GH |
928 | QXLRom *rom = d->rom; |
929 | ||
be48e995 | 930 | qxl_check_state(d); |
a19cbfb3 GH |
931 | d->shadow_rom.update_id = cpu_to_le32(0); |
932 | *rom = d->shadow_rom; | |
933 | qxl_rom_set_dirty(d); | |
934 | init_qxl_ram(d); | |
935 | d->num_free_res = 0; | |
936 | d->last_release = NULL; | |
937 | memset(&d->ssd.dirty, 0, sizeof(d->ssd.dirty)); | |
938 | } | |
939 | ||
940 | static void qxl_soft_reset(PCIQXLDevice *d) | |
941 | { | |
c480bb7d | 942 | trace_qxl_soft_reset(d->id); |
a19cbfb3 GH |
943 | qxl_check_state(d); |
944 | ||
945 | if (d->id == 0) { | |
946 | qxl_enter_vga_mode(d); | |
947 | } else { | |
948 | d->mode = QXL_MODE_UNDEFINED; | |
949 | } | |
950 | } | |
951 | ||
952 | static void qxl_hard_reset(PCIQXLDevice *d, int loadvm) | |
953 | { | |
c480bb7d | 954 | trace_qxl_hard_reset(d->id, loadvm); |
a19cbfb3 | 955 | |
aee32bf3 GH |
956 | qxl_spice_reset_cursor(d); |
957 | qxl_spice_reset_image_cache(d); | |
a19cbfb3 GH |
958 | qxl_reset_surfaces(d); |
959 | qxl_reset_memslots(d); | |
960 | ||
961 | /* pre loadvm reset must not touch QXLRam. This lives in | |
962 | * device memory, is migrated together with RAM and thus | |
963 | * already loaded at this point */ | |
964 | if (!loadvm) { | |
965 | qxl_reset_state(d); | |
966 | } | |
967 | qemu_spice_create_host_memslot(&d->ssd); | |
968 | qxl_soft_reset(d); | |
a19cbfb3 GH |
969 | } |
970 | ||
971 | static void qxl_reset_handler(DeviceState *dev) | |
972 | { | |
973 | PCIQXLDevice *d = DO_UPCAST(PCIQXLDevice, pci.qdev, dev); | |
c480bb7d | 974 | |
a19cbfb3 GH |
975 | qxl_hard_reset(d, 0); |
976 | } | |
977 | ||
978 | static void qxl_vga_ioport_write(void *opaque, uint32_t addr, uint32_t val) | |
979 | { | |
980 | VGACommonState *vga = opaque; | |
981 | PCIQXLDevice *qxl = container_of(vga, PCIQXLDevice, vga); | |
982 | ||
c480bb7d | 983 | trace_qxl_io_write_vga(qxl->id, qxl_mode_to_string(qxl->mode), addr, val); |
a19cbfb3 | 984 | if (qxl->mode != QXL_MODE_VGA) { |
5ff4e36c | 985 | qxl_destroy_primary(qxl, QXL_SYNC); |
a19cbfb3 GH |
986 | qxl_soft_reset(qxl); |
987 | } | |
988 | vga_ioport_write(opaque, addr, val); | |
989 | } | |
990 | ||
f67ab77a GH |
991 | static const MemoryRegionPortio qxl_vga_portio_list[] = { |
992 | { 0x04, 2, 1, .read = vga_ioport_read, | |
993 | .write = qxl_vga_ioport_write }, /* 3b4 */ | |
994 | { 0x0a, 1, 1, .read = vga_ioport_read, | |
995 | .write = qxl_vga_ioport_write }, /* 3ba */ | |
996 | { 0x10, 16, 1, .read = vga_ioport_read, | |
997 | .write = qxl_vga_ioport_write }, /* 3c0 */ | |
998 | { 0x24, 2, 1, .read = vga_ioport_read, | |
999 | .write = qxl_vga_ioport_write }, /* 3d4 */ | |
1000 | { 0x2a, 1, 1, .read = vga_ioport_read, | |
1001 | .write = qxl_vga_ioport_write }, /* 3da */ | |
1002 | PORTIO_END_OF_LIST(), | |
1003 | }; | |
1004 | ||
5ff4e36c AL |
1005 | static void qxl_add_memslot(PCIQXLDevice *d, uint32_t slot_id, uint64_t delta, |
1006 | qxl_async_io async) | |
a19cbfb3 GH |
1007 | { |
1008 | static const int regions[] = { | |
1009 | QXL_RAM_RANGE_INDEX, | |
1010 | QXL_VRAM_RANGE_INDEX, | |
6f2b175a | 1011 | QXL_VRAM64_RANGE_INDEX, |
a19cbfb3 GH |
1012 | }; |
1013 | uint64_t guest_start; | |
1014 | uint64_t guest_end; | |
1015 | int pci_region; | |
1016 | pcibus_t pci_start; | |
1017 | pcibus_t pci_end; | |
1018 | intptr_t virt_start; | |
1019 | QXLDevMemSlot memslot; | |
1020 | int i; | |
1021 | ||
1022 | guest_start = le64_to_cpu(d->guest_slots[slot_id].slot.mem_start); | |
1023 | guest_end = le64_to_cpu(d->guest_slots[slot_id].slot.mem_end); | |
1024 | ||
c480bb7d | 1025 | trace_qxl_memslot_add_guest(d->id, slot_id, guest_start, guest_end); |
a19cbfb3 GH |
1026 | |
1027 | PANIC_ON(slot_id >= NUM_MEMSLOTS); | |
1028 | PANIC_ON(guest_start > guest_end); | |
1029 | ||
1030 | for (i = 0; i < ARRAY_SIZE(regions); i++) { | |
1031 | pci_region = regions[i]; | |
1032 | pci_start = d->pci.io_regions[pci_region].addr; | |
1033 | pci_end = pci_start + d->pci.io_regions[pci_region].size; | |
1034 | /* mapped? */ | |
1035 | if (pci_start == -1) { | |
1036 | continue; | |
1037 | } | |
1038 | /* start address in range ? */ | |
1039 | if (guest_start < pci_start || guest_start > pci_end) { | |
1040 | continue; | |
1041 | } | |
1042 | /* end address in range ? */ | |
1043 | if (guest_end > pci_end) { | |
1044 | continue; | |
1045 | } | |
1046 | /* passed */ | |
1047 | break; | |
1048 | } | |
1049 | PANIC_ON(i == ARRAY_SIZE(regions)); /* finished loop without match */ | |
1050 | ||
1051 | switch (pci_region) { | |
1052 | case QXL_RAM_RANGE_INDEX: | |
b1950430 | 1053 | virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vga.vram); |
a19cbfb3 GH |
1054 | break; |
1055 | case QXL_VRAM_RANGE_INDEX: | |
6f2b175a | 1056 | case 4 /* vram 64bit */: |
b1950430 | 1057 | virt_start = (intptr_t)memory_region_get_ram_ptr(&d->vram_bar); |
a19cbfb3 GH |
1058 | break; |
1059 | default: | |
1060 | /* should not happen */ | |
1061 | abort(); | |
1062 | } | |
1063 | ||
1064 | memslot.slot_id = slot_id; | |
1065 | memslot.slot_group_id = MEMSLOT_GROUP_GUEST; /* guest group */ | |
1066 | memslot.virt_start = virt_start + (guest_start - pci_start); | |
1067 | memslot.virt_end = virt_start + (guest_end - pci_start); | |
1068 | memslot.addr_delta = memslot.virt_start - delta; | |
1069 | memslot.generation = d->rom->slot_generation = 0; | |
1070 | qxl_rom_set_dirty(d); | |
1071 | ||
5ff4e36c | 1072 | qemu_spice_add_memslot(&d->ssd, &memslot, async); |
a19cbfb3 GH |
1073 | d->guest_slots[slot_id].ptr = (void*)memslot.virt_start; |
1074 | d->guest_slots[slot_id].size = memslot.virt_end - memslot.virt_start; | |
1075 | d->guest_slots[slot_id].delta = delta; | |
1076 | d->guest_slots[slot_id].active = 1; | |
1077 | } | |
1078 | ||
1079 | static void qxl_del_memslot(PCIQXLDevice *d, uint32_t slot_id) | |
1080 | { | |
5c59d118 | 1081 | qemu_spice_del_memslot(&d->ssd, MEMSLOT_GROUP_HOST, slot_id); |
a19cbfb3 GH |
1082 | d->guest_slots[slot_id].active = 0; |
1083 | } | |
1084 | ||
1085 | static void qxl_reset_memslots(PCIQXLDevice *d) | |
1086 | { | |
aee32bf3 | 1087 | qxl_spice_reset_memslots(d); |
a19cbfb3 GH |
1088 | memset(&d->guest_slots, 0, sizeof(d->guest_slots)); |
1089 | } | |
1090 | ||
1091 | static void qxl_reset_surfaces(PCIQXLDevice *d) | |
1092 | { | |
c480bb7d | 1093 | trace_qxl_reset_surfaces(d->id); |
a19cbfb3 | 1094 | d->mode = QXL_MODE_UNDEFINED; |
5ff4e36c | 1095 | qxl_spice_destroy_surfaces(d, QXL_SYNC); |
a19cbfb3 GH |
1096 | } |
1097 | ||
e25139b3 | 1098 | /* can be also called from spice server thread context */ |
a19cbfb3 GH |
1099 | void *qxl_phys2virt(PCIQXLDevice *qxl, QXLPHYSICAL pqxl, int group_id) |
1100 | { | |
1101 | uint64_t phys = le64_to_cpu(pqxl); | |
1102 | uint32_t slot = (phys >> (64 - 8)) & 0xff; | |
1103 | uint64_t offset = phys & 0xffffffffffff; | |
1104 | ||
1105 | switch (group_id) { | |
1106 | case MEMSLOT_GROUP_HOST: | |
f4a8a424 | 1107 | return (void *)(intptr_t)offset; |
a19cbfb3 | 1108 | case MEMSLOT_GROUP_GUEST: |
4b635c59 AL |
1109 | if (slot >= NUM_MEMSLOTS) { |
1110 | qxl_guest_bug(qxl, "slot too large %d >= %d", slot, NUM_MEMSLOTS); | |
1111 | return NULL; | |
1112 | } | |
1113 | if (!qxl->guest_slots[slot].active) { | |
1114 | qxl_guest_bug(qxl, "inactive slot %d\n", slot); | |
1115 | return NULL; | |
1116 | } | |
1117 | if (offset < qxl->guest_slots[slot].delta) { | |
1118 | qxl_guest_bug(qxl, "slot %d offset %"PRIu64" < delta %"PRIu64"\n", | |
1119 | slot, offset, qxl->guest_slots[slot].delta); | |
1120 | return NULL; | |
1121 | } | |
a19cbfb3 | 1122 | offset -= qxl->guest_slots[slot].delta; |
4b635c59 AL |
1123 | if (offset > qxl->guest_slots[slot].size) { |
1124 | qxl_guest_bug(qxl, "slot %d offset %"PRIu64" > size %"PRIu64"\n", | |
1125 | slot, offset, qxl->guest_slots[slot].size); | |
1126 | return NULL; | |
1127 | } | |
a19cbfb3 | 1128 | return qxl->guest_slots[slot].ptr + offset; |
a19cbfb3 | 1129 | } |
4b635c59 | 1130 | return NULL; |
a19cbfb3 GH |
1131 | } |
1132 | ||
5ff4e36c AL |
1133 | static void qxl_create_guest_primary_complete(PCIQXLDevice *qxl) |
1134 | { | |
1135 | /* for local rendering */ | |
1136 | qxl_render_resize(qxl); | |
1137 | } | |
1138 | ||
1139 | static void qxl_create_guest_primary(PCIQXLDevice *qxl, int loadvm, | |
1140 | qxl_async_io async) | |
a19cbfb3 GH |
1141 | { |
1142 | QXLDevSurfaceCreate surface; | |
1143 | QXLSurfaceCreate *sc = &qxl->guest_primary.surface; | |
1144 | ||
1145 | assert(qxl->mode != QXL_MODE_NATIVE); | |
1146 | qxl_exit_vga_mode(qxl); | |
1147 | ||
a19cbfb3 GH |
1148 | surface.format = le32_to_cpu(sc->format); |
1149 | surface.height = le32_to_cpu(sc->height); | |
1150 | surface.mem = le64_to_cpu(sc->mem); | |
1151 | surface.position = le32_to_cpu(sc->position); | |
1152 | surface.stride = le32_to_cpu(sc->stride); | |
1153 | surface.width = le32_to_cpu(sc->width); | |
1154 | surface.type = le32_to_cpu(sc->type); | |
1155 | surface.flags = le32_to_cpu(sc->flags); | |
c480bb7d AL |
1156 | trace_qxl_create_guest_primary(qxl->id, sc->width, sc->height, sc->mem, |
1157 | sc->format, sc->position); | |
1158 | trace_qxl_create_guest_primary_rest(qxl->id, sc->stride, sc->type, | |
1159 | sc->flags); | |
a19cbfb3 GH |
1160 | |
1161 | surface.mouse_mode = true; | |
1162 | surface.group_id = MEMSLOT_GROUP_GUEST; | |
1163 | if (loadvm) { | |
1164 | surface.flags |= QXL_SURF_FLAG_KEEP_DATA; | |
1165 | } | |
1166 | ||
1167 | qxl->mode = QXL_MODE_NATIVE; | |
1168 | qxl->cmdflags = 0; | |
5ff4e36c | 1169 | qemu_spice_create_primary_surface(&qxl->ssd, 0, &surface, async); |
a19cbfb3 | 1170 | |
5ff4e36c AL |
1171 | if (async == QXL_SYNC) { |
1172 | qxl_create_guest_primary_complete(qxl); | |
1173 | } | |
a19cbfb3 GH |
1174 | } |
1175 | ||
5ff4e36c AL |
1176 | /* return 1 if surface destoy was initiated (in QXL_ASYNC case) or |
1177 | * done (in QXL_SYNC case), 0 otherwise. */ | |
1178 | static int qxl_destroy_primary(PCIQXLDevice *d, qxl_async_io async) | |
a19cbfb3 GH |
1179 | { |
1180 | if (d->mode == QXL_MODE_UNDEFINED) { | |
5ff4e36c | 1181 | return 0; |
a19cbfb3 | 1182 | } |
c480bb7d | 1183 | trace_qxl_destroy_primary(d->id); |
a19cbfb3 | 1184 | d->mode = QXL_MODE_UNDEFINED; |
5ff4e36c | 1185 | qemu_spice_destroy_primary_surface(&d->ssd, 0, async); |
30f6da66 | 1186 | qxl_spice_reset_cursor(d); |
5ff4e36c | 1187 | return 1; |
a19cbfb3 GH |
1188 | } |
1189 | ||
1190 | static void qxl_set_mode(PCIQXLDevice *d, int modenr, int loadvm) | |
1191 | { | |
1192 | pcibus_t start = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; | |
1193 | pcibus_t end = d->pci.io_regions[QXL_RAM_RANGE_INDEX].size + start; | |
1194 | QXLMode *mode = d->modes->modes + modenr; | |
1195 | uint64_t devmem = d->pci.io_regions[QXL_RAM_RANGE_INDEX].addr; | |
1196 | QXLMemSlot slot = { | |
1197 | .mem_start = start, | |
1198 | .mem_end = end | |
1199 | }; | |
1200 | QXLSurfaceCreate surface = { | |
1201 | .width = mode->x_res, | |
1202 | .height = mode->y_res, | |
1203 | .stride = -mode->x_res * 4, | |
1204 | .format = SPICE_SURFACE_FMT_32_xRGB, | |
1205 | .flags = loadvm ? QXL_SURF_FLAG_KEEP_DATA : 0, | |
1206 | .mouse_mode = true, | |
1207 | .mem = devmem + d->shadow_rom.draw_area_offset, | |
1208 | }; | |
1209 | ||
c480bb7d AL |
1210 | trace_qxl_set_mode(d->id, modenr, mode->x_res, mode->y_res, mode->bits, |
1211 | devmem); | |
a19cbfb3 GH |
1212 | if (!loadvm) { |
1213 | qxl_hard_reset(d, 0); | |
1214 | } | |
1215 | ||
1216 | d->guest_slots[0].slot = slot; | |
5ff4e36c | 1217 | qxl_add_memslot(d, 0, devmem, QXL_SYNC); |
a19cbfb3 GH |
1218 | |
1219 | d->guest_primary.surface = surface; | |
5ff4e36c | 1220 | qxl_create_guest_primary(d, 0, QXL_SYNC); |
a19cbfb3 GH |
1221 | |
1222 | d->mode = QXL_MODE_COMPAT; | |
1223 | d->cmdflags = QXL_COMMAND_FLAG_COMPAT; | |
1224 | #ifdef QXL_COMMAND_FLAG_COMPAT_16BPP /* new in spice 0.6.1 */ | |
1225 | if (mode->bits == 16) { | |
1226 | d->cmdflags |= QXL_COMMAND_FLAG_COMPAT_16BPP; | |
1227 | } | |
1228 | #endif | |
1229 | d->shadow_rom.mode = cpu_to_le32(modenr); | |
1230 | d->rom->mode = cpu_to_le32(modenr); | |
1231 | qxl_rom_set_dirty(d); | |
1232 | } | |
1233 | ||
b1950430 AK |
1234 | static void ioport_write(void *opaque, target_phys_addr_t addr, |
1235 | uint64_t val, unsigned size) | |
a19cbfb3 GH |
1236 | { |
1237 | PCIQXLDevice *d = opaque; | |
b1950430 | 1238 | uint32_t io_port = addr; |
5ff4e36c | 1239 | qxl_async_io async = QXL_SYNC; |
5ff4e36c | 1240 | uint32_t orig_io_port = io_port; |
a19cbfb3 GH |
1241 | |
1242 | switch (io_port) { | |
1243 | case QXL_IO_RESET: | |
1244 | case QXL_IO_SET_MODE: | |
1245 | case QXL_IO_MEMSLOT_ADD: | |
1246 | case QXL_IO_MEMSLOT_DEL: | |
1247 | case QXL_IO_CREATE_PRIMARY: | |
81144d1a | 1248 | case QXL_IO_UPDATE_IRQ: |
a3d14054 | 1249 | case QXL_IO_LOG: |
5ff4e36c AL |
1250 | case QXL_IO_MEMSLOT_ADD_ASYNC: |
1251 | case QXL_IO_CREATE_PRIMARY_ASYNC: | |
a19cbfb3 GH |
1252 | break; |
1253 | default: | |
e21a298a | 1254 | if (d->mode != QXL_MODE_VGA) { |
a19cbfb3 | 1255 | break; |
e21a298a | 1256 | } |
c480bb7d AL |
1257 | trace_qxl_io_unexpected_vga_mode(d->id, |
1258 | io_port, io_port_to_string(io_port)); | |
5ff4e36c AL |
1259 | /* be nice to buggy guest drivers */ |
1260 | if (io_port >= QXL_IO_UPDATE_AREA_ASYNC && | |
1261 | io_port <= QXL_IO_DESTROY_ALL_SURFACES_ASYNC) { | |
1262 | qxl_send_events(d, QXL_INTERRUPT_IO_CMD); | |
1263 | } | |
a19cbfb3 GH |
1264 | return; |
1265 | } | |
1266 | ||
5ff4e36c AL |
1267 | /* we change the io_port to avoid ifdeffery in the main switch */ |
1268 | orig_io_port = io_port; | |
1269 | switch (io_port) { | |
1270 | case QXL_IO_UPDATE_AREA_ASYNC: | |
1271 | io_port = QXL_IO_UPDATE_AREA; | |
1272 | goto async_common; | |
1273 | case QXL_IO_MEMSLOT_ADD_ASYNC: | |
1274 | io_port = QXL_IO_MEMSLOT_ADD; | |
1275 | goto async_common; | |
1276 | case QXL_IO_CREATE_PRIMARY_ASYNC: | |
1277 | io_port = QXL_IO_CREATE_PRIMARY; | |
1278 | goto async_common; | |
1279 | case QXL_IO_DESTROY_PRIMARY_ASYNC: | |
1280 | io_port = QXL_IO_DESTROY_PRIMARY; | |
1281 | goto async_common; | |
1282 | case QXL_IO_DESTROY_SURFACE_ASYNC: | |
1283 | io_port = QXL_IO_DESTROY_SURFACE_WAIT; | |
1284 | goto async_common; | |
1285 | case QXL_IO_DESTROY_ALL_SURFACES_ASYNC: | |
1286 | io_port = QXL_IO_DESTROY_ALL_SURFACES; | |
3e16b9c5 AL |
1287 | goto async_common; |
1288 | case QXL_IO_FLUSH_SURFACES_ASYNC: | |
5ff4e36c AL |
1289 | async_common: |
1290 | async = QXL_ASYNC; | |
1291 | qemu_mutex_lock(&d->async_lock); | |
1292 | if (d->current_async != QXL_UNDEFINED_IO) { | |
1293 | qxl_guest_bug(d, "%d async started before last (%d) complete", | |
1294 | io_port, d->current_async); | |
1295 | qemu_mutex_unlock(&d->async_lock); | |
1296 | return; | |
1297 | } | |
1298 | d->current_async = orig_io_port; | |
1299 | qemu_mutex_unlock(&d->async_lock); | |
5ff4e36c AL |
1300 | break; |
1301 | default: | |
1302 | break; | |
1303 | } | |
c480bb7d AL |
1304 | trace_qxl_io_write(d->id, qxl_mode_to_string(d->mode), addr, val, size, |
1305 | async); | |
5ff4e36c | 1306 | |
a19cbfb3 GH |
1307 | switch (io_port) { |
1308 | case QXL_IO_UPDATE_AREA: | |
1309 | { | |
81fb6f15 | 1310 | QXLCookie *cookie = NULL; |
a19cbfb3 | 1311 | QXLRect update = d->ram->update_area; |
81fb6f15 AL |
1312 | |
1313 | if (async == QXL_ASYNC) { | |
1314 | cookie = qxl_cookie_new(QXL_COOKIE_TYPE_IO, | |
1315 | QXL_IO_UPDATE_AREA_ASYNC); | |
1316 | cookie->u.area = update; | |
1317 | } | |
aee32bf3 | 1318 | qxl_spice_update_area(d, d->ram->update_surface, |
81fb6f15 AL |
1319 | cookie ? &cookie->u.area : &update, |
1320 | NULL, 0, 0, async, cookie); | |
a19cbfb3 GH |
1321 | break; |
1322 | } | |
1323 | case QXL_IO_NOTIFY_CMD: | |
5c59d118 | 1324 | qemu_spice_wakeup(&d->ssd); |
a19cbfb3 GH |
1325 | break; |
1326 | case QXL_IO_NOTIFY_CURSOR: | |
5c59d118 | 1327 | qemu_spice_wakeup(&d->ssd); |
a19cbfb3 GH |
1328 | break; |
1329 | case QXL_IO_UPDATE_IRQ: | |
40010aea | 1330 | qxl_update_irq(d); |
a19cbfb3 GH |
1331 | break; |
1332 | case QXL_IO_NOTIFY_OOM: | |
a19cbfb3 GH |
1333 | if (!SPICE_RING_IS_EMPTY(&d->ram->release_ring)) { |
1334 | break; | |
1335 | } | |
1336 | d->oom_running = 1; | |
aee32bf3 | 1337 | qxl_spice_oom(d); |
a19cbfb3 GH |
1338 | d->oom_running = 0; |
1339 | break; | |
1340 | case QXL_IO_SET_MODE: | |
a19cbfb3 GH |
1341 | qxl_set_mode(d, val, 0); |
1342 | break; | |
1343 | case QXL_IO_LOG: | |
1344 | if (d->guestdebug) { | |
a680f7e7 | 1345 | fprintf(stderr, "qxl/guest-%d: %" PRId64 ": %s", d->id, |
6ebebb55 | 1346 | qemu_get_clock_ns(vm_clock), d->ram->log_buf); |
a19cbfb3 GH |
1347 | } |
1348 | break; | |
1349 | case QXL_IO_RESET: | |
a19cbfb3 GH |
1350 | qxl_hard_reset(d, 0); |
1351 | break; | |
1352 | case QXL_IO_MEMSLOT_ADD: | |
2bce0400 GH |
1353 | if (val >= NUM_MEMSLOTS) { |
1354 | qxl_guest_bug(d, "QXL_IO_MEMSLOT_ADD: val out of range"); | |
1355 | break; | |
1356 | } | |
1357 | if (d->guest_slots[val].active) { | |
1358 | qxl_guest_bug(d, "QXL_IO_MEMSLOT_ADD: memory slot already active"); | |
1359 | break; | |
1360 | } | |
a19cbfb3 | 1361 | d->guest_slots[val].slot = d->ram->mem_slot; |
5ff4e36c | 1362 | qxl_add_memslot(d, val, 0, async); |
a19cbfb3 GH |
1363 | break; |
1364 | case QXL_IO_MEMSLOT_DEL: | |
2bce0400 GH |
1365 | if (val >= NUM_MEMSLOTS) { |
1366 | qxl_guest_bug(d, "QXL_IO_MEMSLOT_DEL: val out of range"); | |
1367 | break; | |
1368 | } | |
a19cbfb3 GH |
1369 | qxl_del_memslot(d, val); |
1370 | break; | |
1371 | case QXL_IO_CREATE_PRIMARY: | |
2bce0400 | 1372 | if (val != 0) { |
5ff4e36c AL |
1373 | qxl_guest_bug(d, "QXL_IO_CREATE_PRIMARY (async=%d): val != 0", |
1374 | async); | |
1375 | goto cancel_async; | |
2bce0400 | 1376 | } |
a19cbfb3 | 1377 | d->guest_primary.surface = d->ram->create_surface; |
5ff4e36c | 1378 | qxl_create_guest_primary(d, 0, async); |
a19cbfb3 GH |
1379 | break; |
1380 | case QXL_IO_DESTROY_PRIMARY: | |
2bce0400 | 1381 | if (val != 0) { |
5ff4e36c AL |
1382 | qxl_guest_bug(d, "QXL_IO_DESTROY_PRIMARY (async=%d): val != 0", |
1383 | async); | |
1384 | goto cancel_async; | |
1385 | } | |
5ff4e36c | 1386 | if (!qxl_destroy_primary(d, async)) { |
c480bb7d AL |
1387 | trace_qxl_io_destroy_primary_ignored(d->id, |
1388 | qxl_mode_to_string(d->mode)); | |
5ff4e36c | 1389 | goto cancel_async; |
2bce0400 | 1390 | } |
a19cbfb3 GH |
1391 | break; |
1392 | case QXL_IO_DESTROY_SURFACE_WAIT: | |
5ff4e36c AL |
1393 | if (val >= NUM_SURFACES) { |
1394 | qxl_guest_bug(d, "QXL_IO_DESTROY_SURFACE (async=%d):" | |
5f8daf2e | 1395 | "%" PRIu64 " >= NUM_SURFACES", async, val); |
5ff4e36c AL |
1396 | goto cancel_async; |
1397 | } | |
1398 | qxl_spice_destroy_surface_wait(d, val, async); | |
a19cbfb3 | 1399 | break; |
3e16b9c5 AL |
1400 | case QXL_IO_FLUSH_RELEASE: { |
1401 | QXLReleaseRing *ring = &d->ram->release_ring; | |
1402 | if (ring->prod - ring->cons + 1 == ring->num_items) { | |
1403 | fprintf(stderr, | |
1404 | "ERROR: no flush, full release ring [p%d,%dc]\n", | |
1405 | ring->prod, ring->cons); | |
1406 | } | |
1407 | qxl_push_free_res(d, 1 /* flush */); | |
3e16b9c5 AL |
1408 | break; |
1409 | } | |
1410 | case QXL_IO_FLUSH_SURFACES_ASYNC: | |
3e16b9c5 AL |
1411 | qxl_spice_flush_surfaces_async(d); |
1412 | break; | |
a19cbfb3 | 1413 | case QXL_IO_DESTROY_ALL_SURFACES: |
5ff4e36c AL |
1414 | d->mode = QXL_MODE_UNDEFINED; |
1415 | qxl_spice_destroy_surfaces(d, async); | |
a19cbfb3 GH |
1416 | break; |
1417 | default: | |
1418 | fprintf(stderr, "%s: ioport=0x%x, abort()\n", __FUNCTION__, io_port); | |
1419 | abort(); | |
1420 | } | |
5ff4e36c AL |
1421 | return; |
1422 | cancel_async: | |
5ff4e36c AL |
1423 | if (async) { |
1424 | qxl_send_events(d, QXL_INTERRUPT_IO_CMD); | |
1425 | qemu_mutex_lock(&d->async_lock); | |
1426 | d->current_async = QXL_UNDEFINED_IO; | |
1427 | qemu_mutex_unlock(&d->async_lock); | |
1428 | } | |
a19cbfb3 GH |
1429 | } |
1430 | ||
b1950430 AK |
1431 | static uint64_t ioport_read(void *opaque, target_phys_addr_t addr, |
1432 | unsigned size) | |
a19cbfb3 GH |
1433 | { |
1434 | PCIQXLDevice *d = opaque; | |
1435 | ||
c480bb7d | 1436 | trace_qxl_io_read_unexpected(d->id); |
a19cbfb3 GH |
1437 | return 0xff; |
1438 | } | |
1439 | ||
b1950430 AK |
1440 | static const MemoryRegionOps qxl_io_ops = { |
1441 | .read = ioport_read, | |
1442 | .write = ioport_write, | |
1443 | .valid = { | |
1444 | .min_access_size = 1, | |
1445 | .max_access_size = 1, | |
1446 | }, | |
1447 | }; | |
a19cbfb3 GH |
1448 | |
1449 | static void pipe_read(void *opaque) | |
1450 | { | |
1451 | PCIQXLDevice *d = opaque; | |
1452 | char dummy; | |
1453 | int len; | |
1454 | ||
1455 | do { | |
1456 | len = read(d->pipe[0], &dummy, sizeof(dummy)); | |
1457 | } while (len == sizeof(dummy)); | |
40010aea | 1458 | qxl_update_irq(d); |
a19cbfb3 GH |
1459 | } |
1460 | ||
a19cbfb3 GH |
1461 | static void qxl_send_events(PCIQXLDevice *d, uint32_t events) |
1462 | { | |
1463 | uint32_t old_pending; | |
1464 | uint32_t le_events = cpu_to_le32(events); | |
1465 | ||
1466 | assert(d->ssd.running); | |
1467 | old_pending = __sync_fetch_and_or(&d->ram->int_pending, le_events); | |
1468 | if ((old_pending & le_events) == le_events) { | |
1469 | return; | |
1470 | } | |
691f5c7b | 1471 | if (qemu_thread_is_self(&d->main)) { |
40010aea | 1472 | qxl_update_irq(d); |
a19cbfb3 GH |
1473 | } else { |
1474 | if (write(d->pipe[1], d, 1) != 1) { | |
1475 | dprint(d, 1, "%s: write to pipe failed\n", __FUNCTION__); | |
1476 | } | |
1477 | } | |
1478 | } | |
1479 | ||
1480 | static void init_pipe_signaling(PCIQXLDevice *d) | |
1481 | { | |
aa3db423 AL |
1482 | if (pipe(d->pipe) < 0) { |
1483 | fprintf(stderr, "%s:%s: qxl pipe creation failed\n", | |
1484 | __FILE__, __func__); | |
1485 | exit(1); | |
1486 | } | |
1487 | fcntl(d->pipe[0], F_SETFL, O_NONBLOCK); | |
1488 | fcntl(d->pipe[1], F_SETFL, O_NONBLOCK); | |
1489 | fcntl(d->pipe[0], F_SETOWN, getpid()); | |
1490 | ||
1491 | qemu_thread_get_self(&d->main); | |
1492 | qemu_set_fd_handler(d->pipe[0], pipe_read, NULL, d); | |
a19cbfb3 GH |
1493 | } |
1494 | ||
1495 | /* graphics console */ | |
1496 | ||
1497 | static void qxl_hw_update(void *opaque) | |
1498 | { | |
1499 | PCIQXLDevice *qxl = opaque; | |
1500 | VGACommonState *vga = &qxl->vga; | |
1501 | ||
1502 | switch (qxl->mode) { | |
1503 | case QXL_MODE_VGA: | |
1504 | vga->update(vga); | |
1505 | break; | |
1506 | case QXL_MODE_COMPAT: | |
1507 | case QXL_MODE_NATIVE: | |
1508 | qxl_render_update(qxl); | |
1509 | break; | |
1510 | default: | |
1511 | break; | |
1512 | } | |
1513 | } | |
1514 | ||
1515 | static void qxl_hw_invalidate(void *opaque) | |
1516 | { | |
1517 | PCIQXLDevice *qxl = opaque; | |
1518 | VGACommonState *vga = &qxl->vga; | |
1519 | ||
1520 | vga->invalidate(vga); | |
1521 | } | |
1522 | ||
45efb161 | 1523 | static void qxl_hw_screen_dump(void *opaque, const char *filename, bool cswitch) |
a19cbfb3 GH |
1524 | { |
1525 | PCIQXLDevice *qxl = opaque; | |
1526 | VGACommonState *vga = &qxl->vga; | |
1527 | ||
1528 | switch (qxl->mode) { | |
1529 | case QXL_MODE_COMPAT: | |
1530 | case QXL_MODE_NATIVE: | |
1531 | qxl_render_update(qxl); | |
1532 | ppm_save(filename, qxl->ssd.ds->surface); | |
1533 | break; | |
1534 | case QXL_MODE_VGA: | |
45efb161 | 1535 | vga->screen_dump(vga, filename, cswitch); |
a19cbfb3 GH |
1536 | break; |
1537 | default: | |
1538 | break; | |
1539 | } | |
1540 | } | |
1541 | ||
1542 | static void qxl_hw_text_update(void *opaque, console_ch_t *chardata) | |
1543 | { | |
1544 | PCIQXLDevice *qxl = opaque; | |
1545 | VGACommonState *vga = &qxl->vga; | |
1546 | ||
1547 | if (qxl->mode == QXL_MODE_VGA) { | |
1548 | vga->text_update(vga, chardata); | |
1549 | return; | |
1550 | } | |
1551 | } | |
1552 | ||
e25139b3 YH |
1553 | static void qxl_dirty_surfaces(PCIQXLDevice *qxl) |
1554 | { | |
1555 | intptr_t vram_start; | |
1556 | int i; | |
1557 | ||
2aa9e85c | 1558 | if (qxl->mode != QXL_MODE_NATIVE && qxl->mode != QXL_MODE_COMPAT) { |
e25139b3 YH |
1559 | return; |
1560 | } | |
1561 | ||
1562 | /* dirty the primary surface */ | |
1563 | qxl_set_dirty(&qxl->vga.vram, qxl->shadow_rom.draw_area_offset, | |
1564 | qxl->shadow_rom.surface0_area_size); | |
1565 | ||
1566 | vram_start = (intptr_t)memory_region_get_ram_ptr(&qxl->vram_bar); | |
1567 | ||
1568 | /* dirty the off-screen surfaces */ | |
1569 | for (i = 0; i < NUM_SURFACES; i++) { | |
1570 | QXLSurfaceCmd *cmd; | |
1571 | intptr_t surface_offset; | |
1572 | int surface_size; | |
1573 | ||
1574 | if (qxl->guest_surfaces.cmds[i] == 0) { | |
1575 | continue; | |
1576 | } | |
1577 | ||
1578 | cmd = qxl_phys2virt(qxl, qxl->guest_surfaces.cmds[i], | |
1579 | MEMSLOT_GROUP_GUEST); | |
fae2afb1 | 1580 | assert(cmd); |
e25139b3 YH |
1581 | assert(cmd->type == QXL_SURFACE_CMD_CREATE); |
1582 | surface_offset = (intptr_t)qxl_phys2virt(qxl, | |
1583 | cmd->u.surface_create.data, | |
1584 | MEMSLOT_GROUP_GUEST); | |
fae2afb1 | 1585 | assert(surface_offset); |
e25139b3 YH |
1586 | surface_offset -= vram_start; |
1587 | surface_size = cmd->u.surface_create.height * | |
1588 | abs(cmd->u.surface_create.stride); | |
c480bb7d | 1589 | trace_qxl_surfaces_dirty(qxl->id, i, (int)surface_offset, surface_size); |
e25139b3 YH |
1590 | qxl_set_dirty(&qxl->vram_bar, surface_offset, surface_size); |
1591 | } | |
1592 | } | |
1593 | ||
1dfb4dd9 LC |
1594 | static void qxl_vm_change_state_handler(void *opaque, int running, |
1595 | RunState state) | |
a19cbfb3 GH |
1596 | { |
1597 | PCIQXLDevice *qxl = opaque; | |
1dfb4dd9 | 1598 | qemu_spice_vm_change_state_handler(&qxl->ssd, running, state); |
a19cbfb3 | 1599 | |
efbf2950 YH |
1600 | if (running) { |
1601 | /* | |
1602 | * if qxl_send_events was called from spice server context before | |
40010aea | 1603 | * migration ended, qxl_update_irq for these events might not have been |
efbf2950 YH |
1604 | * called |
1605 | */ | |
40010aea | 1606 | qxl_update_irq(qxl); |
e25139b3 YH |
1607 | } else { |
1608 | /* make sure surfaces are saved before migration */ | |
1609 | qxl_dirty_surfaces(qxl); | |
a19cbfb3 GH |
1610 | } |
1611 | } | |
1612 | ||
1613 | /* display change listener */ | |
1614 | ||
1615 | static void display_update(struct DisplayState *ds, int x, int y, int w, int h) | |
1616 | { | |
1617 | if (qxl0->mode == QXL_MODE_VGA) { | |
1618 | qemu_spice_display_update(&qxl0->ssd, x, y, w, h); | |
1619 | } | |
1620 | } | |
1621 | ||
1622 | static void display_resize(struct DisplayState *ds) | |
1623 | { | |
1624 | if (qxl0->mode == QXL_MODE_VGA) { | |
1625 | qemu_spice_display_resize(&qxl0->ssd); | |
1626 | } | |
1627 | } | |
1628 | ||
1629 | static void display_refresh(struct DisplayState *ds) | |
1630 | { | |
1631 | if (qxl0->mode == QXL_MODE_VGA) { | |
1632 | qemu_spice_display_refresh(&qxl0->ssd); | |
bb5a8cd5 AL |
1633 | } else { |
1634 | qemu_mutex_lock(&qxl0->ssd.lock); | |
1635 | qemu_spice_cursor_refresh_unlocked(&qxl0->ssd); | |
1636 | qemu_mutex_unlock(&qxl0->ssd.lock); | |
a19cbfb3 GH |
1637 | } |
1638 | } | |
1639 | ||
1640 | static DisplayChangeListener display_listener = { | |
1641 | .dpy_update = display_update, | |
1642 | .dpy_resize = display_resize, | |
1643 | .dpy_refresh = display_refresh, | |
1644 | }; | |
1645 | ||
a974192c GH |
1646 | static void qxl_init_ramsize(PCIQXLDevice *qxl, uint32_t ram_min_mb) |
1647 | { | |
1648 | /* vga ram (bar 0) */ | |
017438ee GH |
1649 | if (qxl->ram_size_mb != -1) { |
1650 | qxl->vga.vram_size = qxl->ram_size_mb * 1024 * 1024; | |
1651 | } | |
a974192c GH |
1652 | if (qxl->vga.vram_size < ram_min_mb * 1024 * 1024) { |
1653 | qxl->vga.vram_size = ram_min_mb * 1024 * 1024; | |
1654 | } | |
1655 | ||
6f2b175a GH |
1656 | /* vram32 (surfaces, 32bit, bar 1) */ |
1657 | if (qxl->vram32_size_mb != -1) { | |
1658 | qxl->vram32_size = qxl->vram32_size_mb * 1024 * 1024; | |
1659 | } | |
1660 | if (qxl->vram32_size < 4096) { | |
1661 | qxl->vram32_size = 4096; | |
1662 | } | |
1663 | ||
1664 | /* vram (surfaces, 64bit, bar 4+5) */ | |
017438ee GH |
1665 | if (qxl->vram_size_mb != -1) { |
1666 | qxl->vram_size = qxl->vram_size_mb * 1024 * 1024; | |
1667 | } | |
6f2b175a GH |
1668 | if (qxl->vram_size < qxl->vram32_size) { |
1669 | qxl->vram_size = qxl->vram32_size; | |
a974192c | 1670 | } |
6f2b175a | 1671 | |
a974192c | 1672 | if (qxl->revision == 1) { |
6f2b175a | 1673 | qxl->vram32_size = 4096; |
a974192c GH |
1674 | qxl->vram_size = 4096; |
1675 | } | |
a974192c | 1676 | qxl->vga.vram_size = msb_mask(qxl->vga.vram_size * 2 - 1); |
6f2b175a | 1677 | qxl->vram32_size = msb_mask(qxl->vram32_size * 2 - 1); |
a974192c GH |
1678 | qxl->vram_size = msb_mask(qxl->vram_size * 2 - 1); |
1679 | } | |
1680 | ||
a19cbfb3 GH |
1681 | static int qxl_init_common(PCIQXLDevice *qxl) |
1682 | { | |
1683 | uint8_t* config = qxl->pci.config; | |
a19cbfb3 GH |
1684 | uint32_t pci_device_rev; |
1685 | uint32_t io_size; | |
1686 | ||
1687 | qxl->mode = QXL_MODE_UNDEFINED; | |
1688 | qxl->generation = 1; | |
1689 | qxl->num_memslots = NUM_MEMSLOTS; | |
1690 | qxl->num_surfaces = NUM_SURFACES; | |
14898cf6 | 1691 | qemu_mutex_init(&qxl->track_lock); |
5ff4e36c AL |
1692 | qemu_mutex_init(&qxl->async_lock); |
1693 | qxl->current_async = QXL_UNDEFINED_IO; | |
a19cbfb3 GH |
1694 | |
1695 | switch (qxl->revision) { | |
1696 | case 1: /* spice 0.4 -- qxl-1 */ | |
a19cbfb3 GH |
1697 | pci_device_rev = QXL_REVISION_STABLE_V04; |
1698 | break; | |
1699 | case 2: /* spice 0.6 -- qxl-2 */ | |
a19cbfb3 GH |
1700 | pci_device_rev = QXL_REVISION_STABLE_V06; |
1701 | break; | |
9197a7c8 | 1702 | case 3: /* qxl-3 */ |
9197a7c8 GH |
1703 | default: |
1704 | pci_device_rev = QXL_DEFAULT_REVISION; | |
1705 | break; | |
a19cbfb3 GH |
1706 | } |
1707 | ||
a19cbfb3 GH |
1708 | pci_set_byte(&config[PCI_REVISION_ID], pci_device_rev); |
1709 | pci_set_byte(&config[PCI_INTERRUPT_PIN], 1); | |
1710 | ||
1711 | qxl->rom_size = qxl_rom_size(); | |
c5705a77 AK |
1712 | memory_region_init_ram(&qxl->rom_bar, "qxl.vrom", qxl->rom_size); |
1713 | vmstate_register_ram(&qxl->rom_bar, &qxl->pci.qdev); | |
a19cbfb3 GH |
1714 | init_qxl_rom(qxl); |
1715 | init_qxl_ram(qxl); | |
1716 | ||
c5705a77 AK |
1717 | memory_region_init_ram(&qxl->vram_bar, "qxl.vram", qxl->vram_size); |
1718 | vmstate_register_ram(&qxl->vram_bar, &qxl->pci.qdev); | |
6f2b175a GH |
1719 | memory_region_init_alias(&qxl->vram32_bar, "qxl.vram32", &qxl->vram_bar, |
1720 | 0, qxl->vram32_size); | |
a19cbfb3 GH |
1721 | |
1722 | io_size = msb_mask(QXL_IO_RANGE_SIZE * 2 - 1); | |
1723 | if (qxl->revision == 1) { | |
1724 | io_size = 8; | |
1725 | } | |
1726 | ||
b1950430 AK |
1727 | memory_region_init_io(&qxl->io_bar, &qxl_io_ops, qxl, |
1728 | "qxl-ioports", io_size); | |
1729 | if (qxl->id == 0) { | |
1730 | vga_dirty_log_start(&qxl->vga); | |
1731 | } | |
1732 | ||
1733 | ||
e824b2cc AK |
1734 | pci_register_bar(&qxl->pci, QXL_IO_RANGE_INDEX, |
1735 | PCI_BASE_ADDRESS_SPACE_IO, &qxl->io_bar); | |
a19cbfb3 | 1736 | |
e824b2cc AK |
1737 | pci_register_bar(&qxl->pci, QXL_ROM_RANGE_INDEX, |
1738 | PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->rom_bar); | |
a19cbfb3 | 1739 | |
e824b2cc AK |
1740 | pci_register_bar(&qxl->pci, QXL_RAM_RANGE_INDEX, |
1741 | PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vga.vram); | |
a19cbfb3 | 1742 | |
e824b2cc | 1743 | pci_register_bar(&qxl->pci, QXL_VRAM_RANGE_INDEX, |
6f2b175a GH |
1744 | PCI_BASE_ADDRESS_SPACE_MEMORY, &qxl->vram32_bar); |
1745 | ||
1746 | if (qxl->vram32_size < qxl->vram_size) { | |
1747 | /* | |
1748 | * Make the 64bit vram bar show up only in case it is | |
1749 | * configured to be larger than the 32bit vram bar. | |
1750 | */ | |
1751 | pci_register_bar(&qxl->pci, QXL_VRAM64_RANGE_INDEX, | |
1752 | PCI_BASE_ADDRESS_SPACE_MEMORY | | |
1753 | PCI_BASE_ADDRESS_MEM_TYPE_64 | | |
1754 | PCI_BASE_ADDRESS_MEM_PREFETCH, | |
1755 | &qxl->vram_bar); | |
1756 | } | |
1757 | ||
1758 | /* print pci bar details */ | |
1759 | dprint(qxl, 1, "ram/%s: %d MB [region 0]\n", | |
1760 | qxl->id == 0 ? "pri" : "sec", | |
1761 | qxl->vga.vram_size / (1024*1024)); | |
1762 | dprint(qxl, 1, "vram/32: %d MB [region 1]\n", | |
1763 | qxl->vram32_size / (1024*1024)); | |
1764 | dprint(qxl, 1, "vram/64: %d MB %s\n", | |
1765 | qxl->vram_size / (1024*1024), | |
1766 | qxl->vram32_size < qxl->vram_size ? "[region 4]" : "[unmapped]"); | |
a19cbfb3 GH |
1767 | |
1768 | qxl->ssd.qxl.base.sif = &qxl_interface.base; | |
1769 | qxl->ssd.qxl.id = qxl->id; | |
1770 | qemu_spice_add_interface(&qxl->ssd.qxl.base); | |
1771 | qemu_add_vm_change_state_handler(qxl_vm_change_state_handler, qxl); | |
1772 | ||
1773 | init_pipe_signaling(qxl); | |
1774 | qxl_reset_state(qxl); | |
1775 | ||
81fb6f15 AL |
1776 | qxl->update_area_bh = qemu_bh_new(qxl_render_update_area_bh, qxl); |
1777 | ||
a19cbfb3 GH |
1778 | return 0; |
1779 | } | |
1780 | ||
1781 | static int qxl_init_primary(PCIDevice *dev) | |
1782 | { | |
1783 | PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev); | |
1784 | VGACommonState *vga = &qxl->vga; | |
f67ab77a | 1785 | PortioList *qxl_vga_port_list = g_new(PortioList, 1); |
a19cbfb3 GH |
1786 | |
1787 | qxl->id = 0; | |
a974192c GH |
1788 | qxl_init_ramsize(qxl, 32); |
1789 | vga_common_init(vga, qxl->vga.vram_size); | |
0a039dc7 | 1790 | vga_init(vga, pci_address_space(dev), pci_address_space_io(dev), false); |
f67ab77a GH |
1791 | portio_list_init(qxl_vga_port_list, qxl_vga_portio_list, vga, "vga"); |
1792 | portio_list_add(qxl_vga_port_list, pci_address_space_io(dev), 0x3b0); | |
a19cbfb3 GH |
1793 | |
1794 | vga->ds = graphic_console_init(qxl_hw_update, qxl_hw_invalidate, | |
1795 | qxl_hw_screen_dump, qxl_hw_text_update, qxl); | |
a963f876 | 1796 | qemu_spice_display_init_common(&qxl->ssd, vga->ds); |
a19cbfb3 GH |
1797 | |
1798 | qxl0 = qxl; | |
1799 | register_displaychangelistener(vga->ds, &display_listener); | |
1800 | ||
a19cbfb3 GH |
1801 | return qxl_init_common(qxl); |
1802 | } | |
1803 | ||
1804 | static int qxl_init_secondary(PCIDevice *dev) | |
1805 | { | |
1806 | static int device_id = 1; | |
1807 | PCIQXLDevice *qxl = DO_UPCAST(PCIQXLDevice, pci, dev); | |
a19cbfb3 GH |
1808 | |
1809 | qxl->id = device_id++; | |
a974192c | 1810 | qxl_init_ramsize(qxl, 16); |
c5705a77 AK |
1811 | memory_region_init_ram(&qxl->vga.vram, "qxl.vgavram", qxl->vga.vram_size); |
1812 | vmstate_register_ram(&qxl->vga.vram, &qxl->pci.qdev); | |
b1950430 | 1813 | qxl->vga.vram_ptr = memory_region_get_ram_ptr(&qxl->vga.vram); |
a19cbfb3 | 1814 | |
a19cbfb3 GH |
1815 | return qxl_init_common(qxl); |
1816 | } | |
1817 | ||
1818 | static void qxl_pre_save(void *opaque) | |
1819 | { | |
1820 | PCIQXLDevice* d = opaque; | |
1821 | uint8_t *ram_start = d->vga.vram_ptr; | |
1822 | ||
c480bb7d | 1823 | trace_qxl_pre_save(d->id); |
a19cbfb3 GH |
1824 | if (d->last_release == NULL) { |
1825 | d->last_release_offset = 0; | |
1826 | } else { | |
1827 | d->last_release_offset = (uint8_t *)d->last_release - ram_start; | |
1828 | } | |
1829 | assert(d->last_release_offset < d->vga.vram_size); | |
1830 | } | |
1831 | ||
1832 | static int qxl_pre_load(void *opaque) | |
1833 | { | |
1834 | PCIQXLDevice* d = opaque; | |
1835 | ||
c480bb7d | 1836 | trace_qxl_pre_load(d->id); |
a19cbfb3 GH |
1837 | qxl_hard_reset(d, 1); |
1838 | qxl_exit_vga_mode(d); | |
a19cbfb3 GH |
1839 | return 0; |
1840 | } | |
1841 | ||
54825d2e AL |
1842 | static void qxl_create_memslots(PCIQXLDevice *d) |
1843 | { | |
1844 | int i; | |
1845 | ||
1846 | for (i = 0; i < NUM_MEMSLOTS; i++) { | |
1847 | if (!d->guest_slots[i].active) { | |
1848 | continue; | |
1849 | } | |
54825d2e AL |
1850 | qxl_add_memslot(d, i, 0, QXL_SYNC); |
1851 | } | |
1852 | } | |
1853 | ||
a19cbfb3 GH |
1854 | static int qxl_post_load(void *opaque, int version) |
1855 | { | |
1856 | PCIQXLDevice* d = opaque; | |
1857 | uint8_t *ram_start = d->vga.vram_ptr; | |
1858 | QXLCommandExt *cmds; | |
54825d2e | 1859 | int in, out, newmode; |
a19cbfb3 | 1860 | |
a19cbfb3 GH |
1861 | assert(d->last_release_offset < d->vga.vram_size); |
1862 | if (d->last_release_offset == 0) { | |
1863 | d->last_release = NULL; | |
1864 | } else { | |
1865 | d->last_release = (QXLReleaseInfo *)(ram_start + d->last_release_offset); | |
1866 | } | |
1867 | ||
1868 | d->modes = (QXLModes*)((uint8_t*)d->rom + d->rom->modes_offset); | |
1869 | ||
c480bb7d | 1870 | trace_qxl_post_load(d->id, qxl_mode_to_string(d->mode)); |
a19cbfb3 GH |
1871 | newmode = d->mode; |
1872 | d->mode = QXL_MODE_UNDEFINED; | |
54825d2e | 1873 | |
a19cbfb3 GH |
1874 | switch (newmode) { |
1875 | case QXL_MODE_UNDEFINED: | |
1876 | break; | |
1877 | case QXL_MODE_VGA: | |
54825d2e | 1878 | qxl_create_memslots(d); |
a19cbfb3 GH |
1879 | qxl_enter_vga_mode(d); |
1880 | break; | |
1881 | case QXL_MODE_NATIVE: | |
54825d2e | 1882 | qxl_create_memslots(d); |
5ff4e36c | 1883 | qxl_create_guest_primary(d, 1, QXL_SYNC); |
a19cbfb3 GH |
1884 | |
1885 | /* replay surface-create and cursor-set commands */ | |
7267c094 | 1886 | cmds = g_malloc0(sizeof(QXLCommandExt) * (NUM_SURFACES + 1)); |
a19cbfb3 GH |
1887 | for (in = 0, out = 0; in < NUM_SURFACES; in++) { |
1888 | if (d->guest_surfaces.cmds[in] == 0) { | |
1889 | continue; | |
1890 | } | |
1891 | cmds[out].cmd.data = d->guest_surfaces.cmds[in]; | |
1892 | cmds[out].cmd.type = QXL_CMD_SURFACE; | |
1893 | cmds[out].group_id = MEMSLOT_GROUP_GUEST; | |
1894 | out++; | |
1895 | } | |
30f6da66 YH |
1896 | if (d->guest_cursor) { |
1897 | cmds[out].cmd.data = d->guest_cursor; | |
1898 | cmds[out].cmd.type = QXL_CMD_CURSOR; | |
1899 | cmds[out].group_id = MEMSLOT_GROUP_GUEST; | |
1900 | out++; | |
1901 | } | |
aee32bf3 | 1902 | qxl_spice_loadvm_commands(d, cmds, out); |
7267c094 | 1903 | g_free(cmds); |
a19cbfb3 GH |
1904 | |
1905 | break; | |
1906 | case QXL_MODE_COMPAT: | |
54825d2e AL |
1907 | /* note: no need to call qxl_create_memslots, qxl_set_mode |
1908 | * creates the mem slot. */ | |
a19cbfb3 GH |
1909 | qxl_set_mode(d, d->shadow_rom.mode, 1); |
1910 | break; | |
1911 | } | |
a19cbfb3 GH |
1912 | return 0; |
1913 | } | |
1914 | ||
b67737a6 | 1915 | #define QXL_SAVE_VERSION 21 |
a19cbfb3 GH |
1916 | |
1917 | static VMStateDescription qxl_memslot = { | |
1918 | .name = "qxl-memslot", | |
1919 | .version_id = QXL_SAVE_VERSION, | |
1920 | .minimum_version_id = QXL_SAVE_VERSION, | |
1921 | .fields = (VMStateField[]) { | |
1922 | VMSTATE_UINT64(slot.mem_start, struct guest_slots), | |
1923 | VMSTATE_UINT64(slot.mem_end, struct guest_slots), | |
1924 | VMSTATE_UINT32(active, struct guest_slots), | |
1925 | VMSTATE_END_OF_LIST() | |
1926 | } | |
1927 | }; | |
1928 | ||
1929 | static VMStateDescription qxl_surface = { | |
1930 | .name = "qxl-surface", | |
1931 | .version_id = QXL_SAVE_VERSION, | |
1932 | .minimum_version_id = QXL_SAVE_VERSION, | |
1933 | .fields = (VMStateField[]) { | |
1934 | VMSTATE_UINT32(width, QXLSurfaceCreate), | |
1935 | VMSTATE_UINT32(height, QXLSurfaceCreate), | |
1936 | VMSTATE_INT32(stride, QXLSurfaceCreate), | |
1937 | VMSTATE_UINT32(format, QXLSurfaceCreate), | |
1938 | VMSTATE_UINT32(position, QXLSurfaceCreate), | |
1939 | VMSTATE_UINT32(mouse_mode, QXLSurfaceCreate), | |
1940 | VMSTATE_UINT32(flags, QXLSurfaceCreate), | |
1941 | VMSTATE_UINT32(type, QXLSurfaceCreate), | |
1942 | VMSTATE_UINT64(mem, QXLSurfaceCreate), | |
1943 | VMSTATE_END_OF_LIST() | |
1944 | } | |
1945 | }; | |
1946 | ||
a19cbfb3 GH |
1947 | static VMStateDescription qxl_vmstate = { |
1948 | .name = "qxl", | |
1949 | .version_id = QXL_SAVE_VERSION, | |
1950 | .minimum_version_id = QXL_SAVE_VERSION, | |
1951 | .pre_save = qxl_pre_save, | |
1952 | .pre_load = qxl_pre_load, | |
1953 | .post_load = qxl_post_load, | |
1954 | .fields = (VMStateField []) { | |
1955 | VMSTATE_PCI_DEVICE(pci, PCIQXLDevice), | |
1956 | VMSTATE_STRUCT(vga, PCIQXLDevice, 0, vmstate_vga_common, VGACommonState), | |
1957 | VMSTATE_UINT32(shadow_rom.mode, PCIQXLDevice), | |
1958 | VMSTATE_UINT32(num_free_res, PCIQXLDevice), | |
1959 | VMSTATE_UINT32(last_release_offset, PCIQXLDevice), | |
1960 | VMSTATE_UINT32(mode, PCIQXLDevice), | |
1961 | VMSTATE_UINT32(ssd.unique, PCIQXLDevice), | |
b67737a6 GH |
1962 | VMSTATE_INT32_EQUAL(num_memslots, PCIQXLDevice), |
1963 | VMSTATE_STRUCT_ARRAY(guest_slots, PCIQXLDevice, NUM_MEMSLOTS, 0, | |
1964 | qxl_memslot, struct guest_slots), | |
1965 | VMSTATE_STRUCT(guest_primary.surface, PCIQXLDevice, 0, | |
1966 | qxl_surface, QXLSurfaceCreate), | |
1967 | VMSTATE_INT32_EQUAL(num_surfaces, PCIQXLDevice), | |
1968 | VMSTATE_ARRAY(guest_surfaces.cmds, PCIQXLDevice, NUM_SURFACES, 0, | |
1969 | vmstate_info_uint64, uint64_t), | |
1970 | VMSTATE_UINT64(guest_cursor, PCIQXLDevice), | |
a19cbfb3 GH |
1971 | VMSTATE_END_OF_LIST() |
1972 | }, | |
a19cbfb3 GH |
1973 | }; |
1974 | ||
78e60ba5 GH |
1975 | static Property qxl_properties[] = { |
1976 | DEFINE_PROP_UINT32("ram_size", PCIQXLDevice, vga.vram_size, | |
1977 | 64 * 1024 * 1024), | |
6f2b175a | 1978 | DEFINE_PROP_UINT32("vram_size", PCIQXLDevice, vram32_size, |
78e60ba5 GH |
1979 | 64 * 1024 * 1024), |
1980 | DEFINE_PROP_UINT32("revision", PCIQXLDevice, revision, | |
1981 | QXL_DEFAULT_REVISION), | |
1982 | DEFINE_PROP_UINT32("debug", PCIQXLDevice, debug, 0), | |
1983 | DEFINE_PROP_UINT32("guestdebug", PCIQXLDevice, guestdebug, 0), | |
1984 | DEFINE_PROP_UINT32("cmdlog", PCIQXLDevice, cmdlog, 0), | |
017438ee | 1985 | DEFINE_PROP_UINT32("ram_size_mb", PCIQXLDevice, ram_size_mb, -1), |
79ce3567 AL |
1986 | DEFINE_PROP_UINT32("vram_size_mb", PCIQXLDevice, vram32_size_mb, -1), |
1987 | DEFINE_PROP_UINT32("vram64_size_mb", PCIQXLDevice, vram_size_mb, -1), | |
78e60ba5 GH |
1988 | DEFINE_PROP_END_OF_LIST(), |
1989 | }; | |
1990 | ||
40021f08 AL |
1991 | static void qxl_primary_class_init(ObjectClass *klass, void *data) |
1992 | { | |
39bffca2 | 1993 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
1994 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
1995 | ||
1996 | k->no_hotplug = 1; | |
1997 | k->init = qxl_init_primary; | |
1998 | k->romfile = "vgabios-qxl.bin"; | |
1999 | k->vendor_id = REDHAT_PCI_VENDOR_ID; | |
2000 | k->device_id = QXL_DEVICE_ID_STABLE; | |
2001 | k->class_id = PCI_CLASS_DISPLAY_VGA; | |
39bffca2 AL |
2002 | dc->desc = "Spice QXL GPU (primary, vga compatible)"; |
2003 | dc->reset = qxl_reset_handler; | |
2004 | dc->vmsd = &qxl_vmstate; | |
2005 | dc->props = qxl_properties; | |
40021f08 AL |
2006 | } |
2007 | ||
39bffca2 AL |
2008 | static TypeInfo qxl_primary_info = { |
2009 | .name = "qxl-vga", | |
2010 | .parent = TYPE_PCI_DEVICE, | |
2011 | .instance_size = sizeof(PCIQXLDevice), | |
2012 | .class_init = qxl_primary_class_init, | |
a19cbfb3 GH |
2013 | }; |
2014 | ||
40021f08 AL |
2015 | static void qxl_secondary_class_init(ObjectClass *klass, void *data) |
2016 | { | |
39bffca2 | 2017 | DeviceClass *dc = DEVICE_CLASS(klass); |
40021f08 AL |
2018 | PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); |
2019 | ||
2020 | k->init = qxl_init_secondary; | |
2021 | k->vendor_id = REDHAT_PCI_VENDOR_ID; | |
2022 | k->device_id = QXL_DEVICE_ID_STABLE; | |
2023 | k->class_id = PCI_CLASS_DISPLAY_OTHER; | |
39bffca2 AL |
2024 | dc->desc = "Spice QXL GPU (secondary)"; |
2025 | dc->reset = qxl_reset_handler; | |
2026 | dc->vmsd = &qxl_vmstate; | |
2027 | dc->props = qxl_properties; | |
40021f08 AL |
2028 | } |
2029 | ||
39bffca2 AL |
2030 | static TypeInfo qxl_secondary_info = { |
2031 | .name = "qxl", | |
2032 | .parent = TYPE_PCI_DEVICE, | |
2033 | .instance_size = sizeof(PCIQXLDevice), | |
2034 | .class_init = qxl_secondary_class_init, | |
a19cbfb3 GH |
2035 | }; |
2036 | ||
83f7d43a | 2037 | static void qxl_register_types(void) |
a19cbfb3 | 2038 | { |
39bffca2 AL |
2039 | type_register_static(&qxl_primary_info); |
2040 | type_register_static(&qxl_secondary_info); | |
a19cbfb3 GH |
2041 | } |
2042 | ||
83f7d43a | 2043 | type_init(qxl_register_types) |