]>
Commit | Line | Data |
---|---|---|
7a3f1944 FB |
1 | #ifndef CPU_SPARC_H |
2 | #define CPU_SPARC_H | |
3 | ||
af7bf89b FB |
4 | #include "config.h" |
5 | ||
6 | #if !defined(TARGET_SPARC64) | |
3cf1e035 | 7 | #define TARGET_LONG_BITS 32 |
af7bf89b | 8 | #define TARGET_FPREGS 32 |
83469015 | 9 | #define TARGET_PAGE_BITS 12 /* 4k */ |
af7bf89b FB |
10 | #else |
11 | #define TARGET_LONG_BITS 64 | |
12 | #define TARGET_FPREGS 64 | |
33b37802 | 13 | #define TARGET_PAGE_BITS 13 /* 8k */ |
af7bf89b | 14 | #endif |
3cf1e035 | 15 | |
92b72cbc BS |
16 | #define TARGET_PHYS_ADDR_BITS 64 |
17 | ||
7a3f1944 FB |
18 | #include "cpu-defs.h" |
19 | ||
7a0e1f41 FB |
20 | #include "softfloat.h" |
21 | ||
1fddef4b FB |
22 | #define TARGET_HAS_ICE 1 |
23 | ||
9042c0e2 | 24 | #if !defined(TARGET_SPARC64) |
0f8a249a | 25 | #define ELF_MACHINE EM_SPARC |
9042c0e2 | 26 | #else |
0f8a249a | 27 | #define ELF_MACHINE EM_SPARCV9 |
9042c0e2 TS |
28 | #endif |
29 | ||
7a3f1944 FB |
30 | /*#define EXCP_INTERRUPT 0x100*/ |
31 | ||
cf495bcf | 32 | /* trap definitions */ |
3475187d | 33 | #ifndef TARGET_SPARC64 |
878d3096 | 34 | #define TT_TFAULT 0x01 |
cf495bcf | 35 | #define TT_ILL_INSN 0x02 |
e8af50a3 | 36 | #define TT_PRIV_INSN 0x03 |
e80cfcfc | 37 | #define TT_NFPU_INSN 0x04 |
cf495bcf | 38 | #define TT_WIN_OVF 0x05 |
5fafdf24 | 39 | #define TT_WIN_UNF 0x06 |
d2889a3e | 40 | #define TT_UNALIGNED 0x07 |
e8af50a3 | 41 | #define TT_FP_EXCP 0x08 |
878d3096 | 42 | #define TT_DFAULT 0x09 |
e32f879d | 43 | #define TT_TOVF 0x0a |
878d3096 | 44 | #define TT_EXTINT 0x10 |
1b2e93c1 | 45 | #define TT_CODE_ACCESS 0x21 |
b4f0a316 | 46 | #define TT_DATA_ACCESS 0x29 |
cf495bcf | 47 | #define TT_DIV_ZERO 0x2a |
fcc72045 | 48 | #define TT_NCP_INSN 0x24 |
cf495bcf | 49 | #define TT_TRAP 0x80 |
3475187d FB |
50 | #else |
51 | #define TT_TFAULT 0x08 | |
83469015 | 52 | #define TT_TMISS 0x09 |
1b2e93c1 | 53 | #define TT_CODE_ACCESS 0x0a |
3475187d FB |
54 | #define TT_ILL_INSN 0x10 |
55 | #define TT_PRIV_INSN 0x11 | |
56 | #define TT_NFPU_INSN 0x20 | |
57 | #define TT_FP_EXCP 0x21 | |
e32f879d | 58 | #define TT_TOVF 0x23 |
3475187d FB |
59 | #define TT_CLRWIN 0x24 |
60 | #define TT_DIV_ZERO 0x28 | |
61 | #define TT_DFAULT 0x30 | |
83469015 | 62 | #define TT_DMISS 0x31 |
b4f0a316 BS |
63 | #define TT_DATA_ACCESS 0x32 |
64 | #define TT_DPROT 0x33 | |
d2889a3e | 65 | #define TT_UNALIGNED 0x34 |
83469015 | 66 | #define TT_PRIV_ACT 0x37 |
3475187d FB |
67 | #define TT_EXTINT 0x40 |
68 | #define TT_SPILL 0x80 | |
69 | #define TT_FILL 0xc0 | |
70 | #define TT_WOTHER 0x10 | |
71 | #define TT_TRAP 0x100 | |
72 | #endif | |
7a3f1944 FB |
73 | |
74 | #define PSR_NEG (1<<23) | |
75 | #define PSR_ZERO (1<<22) | |
76 | #define PSR_OVF (1<<21) | |
77 | #define PSR_CARRY (1<<20) | |
e8af50a3 | 78 | #define PSR_ICC (PSR_NEG|PSR_ZERO|PSR_OVF|PSR_CARRY) |
e80cfcfc FB |
79 | #define PSR_EF (1<<12) |
80 | #define PSR_PIL 0xf00 | |
e8af50a3 FB |
81 | #define PSR_S (1<<7) |
82 | #define PSR_PS (1<<6) | |
83 | #define PSR_ET (1<<5) | |
84 | #define PSR_CWP 0x1f | |
e8af50a3 FB |
85 | |
86 | /* Trap base register */ | |
87 | #define TBR_BASE_MASK 0xfffff000 | |
88 | ||
3475187d | 89 | #if defined(TARGET_SPARC64) |
83469015 FB |
90 | #define PS_IG (1<<11) |
91 | #define PS_MG (1<<10) | |
6ef905f6 | 92 | #define PS_RMO (1<<7) |
83469015 | 93 | #define PS_RED (1<<5) |
3475187d FB |
94 | #define PS_PEF (1<<4) |
95 | #define PS_AM (1<<3) | |
96 | #define PS_PRIV (1<<2) | |
97 | #define PS_IE (1<<1) | |
83469015 | 98 | #define PS_AG (1<<0) |
a80dde08 FB |
99 | |
100 | #define FPRS_FEF (1<<2) | |
3475187d FB |
101 | #endif |
102 | ||
e8af50a3 FB |
103 | /* Fcc */ |
104 | #define FSR_RD1 (1<<31) | |
105 | #define FSR_RD0 (1<<30) | |
106 | #define FSR_RD_MASK (FSR_RD1 | FSR_RD0) | |
107 | #define FSR_RD_NEAREST 0 | |
108 | #define FSR_RD_ZERO FSR_RD0 | |
109 | #define FSR_RD_POS FSR_RD1 | |
110 | #define FSR_RD_NEG (FSR_RD1 | FSR_RD0) | |
111 | ||
112 | #define FSR_NVM (1<<27) | |
113 | #define FSR_OFM (1<<26) | |
114 | #define FSR_UFM (1<<25) | |
115 | #define FSR_DZM (1<<24) | |
116 | #define FSR_NXM (1<<23) | |
117 | #define FSR_TEM_MASK (FSR_NVM | FSR_OFM | FSR_UFM | FSR_DZM | FSR_NXM) | |
118 | ||
119 | #define FSR_NVA (1<<9) | |
120 | #define FSR_OFA (1<<8) | |
121 | #define FSR_UFA (1<<7) | |
122 | #define FSR_DZA (1<<6) | |
123 | #define FSR_NXA (1<<5) | |
124 | #define FSR_AEXC_MASK (FSR_NVA | FSR_OFA | FSR_UFA | FSR_DZA | FSR_NXA) | |
125 | ||
126 | #define FSR_NVC (1<<4) | |
127 | #define FSR_OFC (1<<3) | |
128 | #define FSR_UFC (1<<2) | |
129 | #define FSR_DZC (1<<1) | |
130 | #define FSR_NXC (1<<0) | |
131 | #define FSR_CEXC_MASK (FSR_NVC | FSR_OFC | FSR_UFC | FSR_DZC | FSR_NXC) | |
132 | ||
133 | #define FSR_FTT2 (1<<16) | |
134 | #define FSR_FTT1 (1<<15) | |
135 | #define FSR_FTT0 (1<<14) | |
136 | #define FSR_FTT_MASK (FSR_FTT2 | FSR_FTT1 | FSR_FTT0) | |
e80cfcfc FB |
137 | #define FSR_FTT_IEEE_EXCP (1 << 14) |
138 | #define FSR_FTT_UNIMPFPOP (3 << 14) | |
9143e598 | 139 | #define FSR_FTT_SEQ_ERROR (4 << 14) |
e80cfcfc | 140 | #define FSR_FTT_INVAL_FPR (6 << 14) |
e8af50a3 FB |
141 | |
142 | #define FSR_FCC1 (1<<11) | |
143 | #define FSR_FCC0 (1<<10) | |
144 | ||
145 | /* MMU */ | |
0f8a249a BS |
146 | #define MMU_E (1<<0) |
147 | #define MMU_NF (1<<1) | |
40ce0a9a | 148 | #define MMU_BM (1<<14) |
e8af50a3 FB |
149 | |
150 | #define PTE_ENTRYTYPE_MASK 3 | |
151 | #define PTE_ACCESS_MASK 0x1c | |
152 | #define PTE_ACCESS_SHIFT 2 | |
8d5f07fa | 153 | #define PTE_PPN_SHIFT 7 |
e8af50a3 FB |
154 | #define PTE_ADDR_MASK 0xffffff00 |
155 | ||
0f8a249a BS |
156 | #define PG_ACCESSED_BIT 5 |
157 | #define PG_MODIFIED_BIT 6 | |
e8af50a3 FB |
158 | #define PG_CACHE_BIT 7 |
159 | ||
160 | #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) | |
161 | #define PG_MODIFIED_MASK (1 << PG_MODIFIED_BIT) | |
162 | #define PG_CACHE_MASK (1 << PG_CACHE_BIT) | |
163 | ||
1d6e34fd FB |
164 | /* 2 <= NWINDOWS <= 32. In QEMU it must also be a power of two. */ |
165 | #define NWINDOWS 8 | |
cf495bcf | 166 | |
62724a37 BS |
167 | typedef struct sparc_def_t sparc_def_t; |
168 | ||
6ebbf390 JM |
169 | #define NB_MMU_MODES 2 |
170 | ||
7a3f1944 | 171 | typedef struct CPUSPARCState { |
af7bf89b FB |
172 | target_ulong gregs[8]; /* general registers */ |
173 | target_ulong *regwptr; /* pointer to current register window */ | |
65ce8c2f | 174 | float32 fpr[TARGET_FPREGS]; /* floating point registers */ |
af7bf89b FB |
175 | target_ulong pc; /* program counter */ |
176 | target_ulong npc; /* next program counter */ | |
177 | target_ulong y; /* multiply/divide register */ | |
cf495bcf | 178 | uint32_t psr; /* processor state register */ |
3475187d | 179 | target_ulong fsr; /* FPU state register */ |
cf495bcf FB |
180 | uint32_t cwp; /* index of current register window (extracted |
181 | from PSR) */ | |
182 | uint32_t wim; /* window invalid mask */ | |
3475187d | 183 | target_ulong tbr; /* trap base register */ |
e8af50a3 FB |
184 | int psrs; /* supervisor mode (extracted from PSR) */ |
185 | int psrps; /* previous supervisor mode */ | |
186 | int psret; /* enable traps */ | |
327ac2e7 BS |
187 | uint32_t psrpil; /* interrupt blocking level */ |
188 | uint32_t pil_in; /* incoming interrupt level bitmap */ | |
e80cfcfc | 189 | int psref; /* enable fpu */ |
62724a37 | 190 | target_ulong version; |
cf495bcf FB |
191 | jmp_buf jmp_env; |
192 | int user_mode_only; | |
193 | int exception_index; | |
194 | int interrupt_index; | |
195 | int interrupt_request; | |
ba3c64fb | 196 | int halted; |
cf495bcf | 197 | /* NOTE: we allow 8 more registers to handle wrapping */ |
af7bf89b | 198 | target_ulong regbase[NWINDOWS * 16 + 8]; |
d720b93d | 199 | |
a316d335 FB |
200 | CPU_COMMON |
201 | ||
e8af50a3 | 202 | /* MMU regs */ |
3475187d FB |
203 | #if defined(TARGET_SPARC64) |
204 | uint64_t lsu; | |
205 | #define DMMU_E 0x8 | |
206 | #define IMMU_E 0x4 | |
207 | uint64_t immuregs[16]; | |
208 | uint64_t dmmuregs[16]; | |
209 | uint64_t itlb_tag[64]; | |
210 | uint64_t itlb_tte[64]; | |
211 | uint64_t dtlb_tag[64]; | |
212 | uint64_t dtlb_tte[64]; | |
213 | #else | |
e8af50a3 | 214 | uint32_t mmuregs[16]; |
952a328f BS |
215 | uint64_t mxccdata[4]; |
216 | uint64_t mxccregs[8]; | |
3475187d | 217 | #endif |
e8af50a3 | 218 | /* temporary float registers */ |
65ce8c2f FB |
219 | float32 ft0, ft1; |
220 | float64 dt0, dt1; | |
7a0e1f41 | 221 | float_status fp_status; |
af7bf89b | 222 | #if defined(TARGET_SPARC64) |
3475187d FB |
223 | #define MAXTL 4 |
224 | uint64_t t0, t1, t2; | |
225 | uint64_t tpc[MAXTL]; | |
226 | uint64_t tnpc[MAXTL]; | |
227 | uint64_t tstate[MAXTL]; | |
228 | uint32_t tt[MAXTL]; | |
0f8a249a | 229 | uint32_t xcc; /* Extended integer condition codes */ |
3475187d FB |
230 | uint32_t asi; |
231 | uint32_t pstate; | |
232 | uint32_t tl; | |
233 | uint32_t cansave, canrestore, otherwin, wstate, cleanwin; | |
83469015 FB |
234 | uint64_t agregs[8]; /* alternate general registers */ |
235 | uint64_t bgregs[8]; /* backup for normal global registers */ | |
236 | uint64_t igregs[8]; /* interrupt general registers */ | |
237 | uint64_t mgregs[8]; /* mmu general registers */ | |
3475187d | 238 | uint64_t fprs; |
83469015 | 239 | uint64_t tick_cmpr, stick_cmpr; |
20c9f095 | 240 | void *tick, *stick; |
725cb90b | 241 | uint64_t gsr; |
e9ebed4d BS |
242 | uint32_t gl; // UA2005 |
243 | /* UA 2005 hyperprivileged registers */ | |
244 | uint64_t hpstate, htstate[MAXTL], hintp, htba, hver, hstick_cmpr, ssr; | |
20c9f095 | 245 | void *hstick; // UA 2005 |
3475187d FB |
246 | #endif |
247 | #if !defined(TARGET_SPARC64) && !defined(reg_T2) | |
248 | target_ulong t2; | |
af7bf89b | 249 | #endif |
7a3f1944 | 250 | } CPUSPARCState; |
3475187d FB |
251 | #if defined(TARGET_SPARC64) |
252 | #define GET_FSR32(env) (env->fsr & 0xcfc1ffff) | |
0f8a249a BS |
253 | #define PUT_FSR32(env, val) do { uint32_t _tmp = val; \ |
254 | env->fsr = (_tmp & 0xcfc1c3ff) | (env->fsr & 0x3f00000000ULL); \ | |
3475187d FB |
255 | } while (0) |
256 | #define GET_FSR64(env) (env->fsr & 0x3fcfc1ffffULL) | |
0f8a249a BS |
257 | #define PUT_FSR64(env, val) do { uint64_t _tmp = val; \ |
258 | env->fsr = _tmp & 0x3fcfc1c3ffULL; \ | |
3475187d | 259 | } while (0) |
3475187d FB |
260 | #else |
261 | #define GET_FSR32(env) (env->fsr) | |
3e736bf4 | 262 | #define PUT_FSR32(env, val) do { uint32_t _tmp = val; \ |
9143e598 | 263 | env->fsr = (_tmp & 0xcfc1dfff) | (env->fsr & 0x000e0000); \ |
3475187d FB |
264 | } while (0) |
265 | #endif | |
7a3f1944 FB |
266 | |
267 | CPUSPARCState *cpu_sparc_init(void); | |
268 | int cpu_sparc_exec(CPUSPARCState *s); | |
269 | int cpu_sparc_close(CPUSPARCState *s); | |
62724a37 BS |
270 | int sparc_find_by_name (const unsigned char *name, const sparc_def_t **def); |
271 | void sparc_cpu_list (FILE *f, int (*cpu_fprintf)(FILE *f, const char *fmt, | |
272 | ...)); | |
952a328f BS |
273 | int cpu_sparc_register (CPUSPARCState *env, const sparc_def_t *def, |
274 | unsigned int cpu); | |
7a3f1944 | 275 | |
62724a37 | 276 | #define GET_PSR(env) (env->version | (env->psr & PSR_ICC) | \ |
0f8a249a BS |
277 | (env->psref? PSR_EF : 0) | \ |
278 | (env->psrpil << 8) | \ | |
279 | (env->psrs? PSR_S : 0) | \ | |
280 | (env->psrps? PSR_PS : 0) | \ | |
281 | (env->psret? PSR_ET : 0) | env->cwp) | |
b4ff5987 FB |
282 | |
283 | #ifndef NO_CPU_IO_DEFS | |
284 | void cpu_set_cwp(CPUSPARCState *env1, int new_cwp); | |
285 | #endif | |
286 | ||
0f8a249a BS |
287 | #define PUT_PSR(env, val) do { int _tmp = val; \ |
288 | env->psr = _tmp & PSR_ICC; \ | |
289 | env->psref = (_tmp & PSR_EF)? 1 : 0; \ | |
290 | env->psrpil = (_tmp & PSR_PIL) >> 8; \ | |
291 | env->psrs = (_tmp & PSR_S)? 1 : 0; \ | |
292 | env->psrps = (_tmp & PSR_PS)? 1 : 0; \ | |
293 | env->psret = (_tmp & PSR_ET)? 1 : 0; \ | |
d4218d99 | 294 | cpu_set_cwp(env, _tmp & PSR_CWP); \ |
b4ff5987 FB |
295 | } while (0) |
296 | ||
3475187d | 297 | #ifdef TARGET_SPARC64 |
17d996e1 | 298 | #define GET_CCR(env) (((env->xcc >> 20) << 4) | ((env->psr & PSR_ICC) >> 20)) |
0f8a249a BS |
299 | #define PUT_CCR(env, val) do { int _tmp = val; \ |
300 | env->xcc = (_tmp >> 4) << 20; \ | |
301 | env->psr = (_tmp & 0xf) << 20; \ | |
3475187d | 302 | } while (0) |
17d996e1 | 303 | #define GET_CWP64(env) (NWINDOWS - 1 - (env)->cwp) |
8f1f22f6 BS |
304 | #define PUT_CWP64(env, val) \ |
305 | cpu_set_cwp(env, NWINDOWS - 1 - ((val) & (NWINDOWS - 1))) | |
17d996e1 | 306 | |
3475187d FB |
307 | #endif |
308 | ||
5a7b542b | 309 | int cpu_sparc_signal_handler(int host_signum, void *pinfo, void *puc); |
b4f0a316 | 310 | void raise_exception(int tt); |
5dcb6b91 | 311 | void do_unassigned_access(target_phys_addr_t addr, int is_write, int is_exec, |
6c36d3fa | 312 | int is_asi); |
20c9f095 BS |
313 | void do_tick_set_count(void *opaque, uint64_t count); |
314 | uint64_t do_tick_get_count(void *opaque); | |
315 | void do_tick_set_limit(void *opaque, uint64_t limit); | |
327ac2e7 | 316 | void cpu_check_irqs(CPUSPARCState *env); |
7a3f1944 | 317 | |
9467d44c TS |
318 | #define CPUState CPUSPARCState |
319 | #define cpu_init cpu_sparc_init | |
320 | #define cpu_exec cpu_sparc_exec | |
321 | #define cpu_gen_code cpu_sparc_gen_code | |
322 | #define cpu_signal_handler cpu_sparc_signal_handler | |
c732abe2 | 323 | #define cpu_list sparc_cpu_list |
9467d44c | 324 | |
6ebbf390 JM |
325 | /* MMU modes definitions */ |
326 | #define MMU_MODE0_SUFFIX _kernel | |
327 | #define MMU_MODE1_SUFFIX _user | |
328 | #define MMU_USER_IDX 1 | |
329 | static inline int cpu_mmu_index (CPUState *env) | |
330 | { | |
331 | return env->psrs == 0 ? 1 : 0; | |
332 | } | |
333 | ||
7a3f1944 FB |
334 | #include "cpu-all.h" |
335 | ||
336 | #endif |