]> Git Repo - qemu.git/blame - hw/intc/openpic.c
hw/intc: Clean up includes
[qemu.git] / hw / intc / openpic.c
CommitLineData
dbda808a
FB
1/*
2 * OpenPIC emulation
5fafdf24 3 *
dbda808a 4 * Copyright (c) 2004 Jocelyn Mayer
704c7e5d 5 * 2011 Alexander Graf
5fafdf24 6 *
dbda808a
FB
7 * Permission is hereby granted, free of charge, to any person obtaining a copy
8 * of this software and associated documentation files (the "Software"), to deal
9 * in the Software without restriction, including without limitation the rights
10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11 * copies of the Software, and to permit persons to whom the Software is
12 * furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included in
15 * all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23 * THE SOFTWARE.
24 */
25/*
26 *
27 * Based on OpenPic implementations:
67b55785 28 * - Intel GW80314 I/O companion chip developer's manual
dbda808a
FB
29 * - Motorola MPC8245 & MPC8540 user manuals.
30 * - Motorola MCP750 (aka Raven) programmer manual.
31 * - Motorola Harrier programmer manuel
32 *
33 * Serial interrupts, as implemented in Raven chipset are not supported yet.
5fafdf24 34 *
dbda808a 35 */
90191d07 36#include "qemu/osdep.h"
83c9f4ca
PB
37#include "hw/hw.h"
38#include "hw/ppc/mac.h"
39#include "hw/pci/pci.h"
0d09e41a 40#include "hw/ppc/openpic.h"
2b927571 41#include "hw/ppc/ppc_e500.h"
83c9f4ca
PB
42#include "hw/sysbus.h"
43#include "hw/pci/msi.h"
e69a17f6 44#include "qemu/bitops.h"
73d963c0 45#include "qapi/qmp/qerror.h"
dbda808a 46
611493d9 47//#define DEBUG_OPENPIC
dbda808a
FB
48
49#ifdef DEBUG_OPENPIC
4c4f0e48 50static const int debug_openpic = 1;
dbda808a 51#else
4c4f0e48 52static const int debug_openpic = 0;
dbda808a 53#endif
dbda808a 54
4c4f0e48
SW
55#define DPRINTF(fmt, ...) do { \
56 if (debug_openpic) { \
57 printf(fmt , ## __VA_ARGS__); \
58 } \
59 } while (0)
60
e0dfe5b1 61#define MAX_CPU 32
732aa6ec 62#define MAX_MSI 8
dbda808a 63#define VID 0x03 /* MPIC version ID */
dbda808a 64
d0b72631 65/* OpenPIC capability flags */
be7c236f 66#define OPENPIC_FLAG_IDR_CRIT (1 << 0)
e0dfe5b1 67#define OPENPIC_FLAG_ILR (2 << 0)
dbda808a 68
d0b72631 69/* OpenPIC address map */
780d16b7
AG
70#define OPENPIC_GLB_REG_START 0x0
71#define OPENPIC_GLB_REG_SIZE 0x10F0
72#define OPENPIC_TMR_REG_START 0x10F0
73#define OPENPIC_TMR_REG_SIZE 0x220
732aa6ec
AG
74#define OPENPIC_MSI_REG_START 0x1600
75#define OPENPIC_MSI_REG_SIZE 0x200
e0dfe5b1
SW
76#define OPENPIC_SUMMARY_REG_START 0x3800
77#define OPENPIC_SUMMARY_REG_SIZE 0x800
780d16b7 78#define OPENPIC_SRC_REG_START 0x10000
8935a442 79#define OPENPIC_SRC_REG_SIZE (OPENPIC_MAX_SRC * 0x20)
780d16b7
AG
80#define OPENPIC_CPU_REG_START 0x20000
81#define OPENPIC_CPU_REG_SIZE 0x100 + ((MAX_CPU - 1) * 0x1000)
82
d0b72631
AG
83/* Raven */
84#define RAVEN_MAX_CPU 2
85#define RAVEN_MAX_EXT 48
86#define RAVEN_MAX_IRQ 64
8935a442
SW
87#define RAVEN_MAX_TMR OPENPIC_MAX_TMR
88#define RAVEN_MAX_IPI OPENPIC_MAX_IPI
d0b72631
AG
89
90/* Interrupt definitions */
91#define RAVEN_FE_IRQ (RAVEN_MAX_EXT) /* Internal functional IRQ */
92#define RAVEN_ERR_IRQ (RAVEN_MAX_EXT + 1) /* Error IRQ */
93#define RAVEN_TMR_IRQ (RAVEN_MAX_EXT + 2) /* First timer IRQ */
94#define RAVEN_IPI_IRQ (RAVEN_TMR_IRQ + RAVEN_MAX_TMR) /* First IPI IRQ */
95/* First doorbell IRQ */
96#define RAVEN_DBL_IRQ (RAVEN_IPI_IRQ + (RAVEN_MAX_CPU * RAVEN_MAX_IPI))
97
e0dfe5b1
SW
98typedef struct FslMpicInfo {
99 int max_ext;
100} FslMpicInfo;
dbda808a 101
e0dfe5b1
SW
102static FslMpicInfo fsl_mpic_20 = {
103 .max_ext = 12,
104};
b7169916 105
e0dfe5b1
SW
106static FslMpicInfo fsl_mpic_42 = {
107 .max_ext = 12,
108};
3e772232 109
be7c236f
SW
110#define FRR_NIRQ_SHIFT 16
111#define FRR_NCPU_SHIFT 8
112#define FRR_VID_SHIFT 0
825463b3
AG
113
114#define VID_REVISION_1_2 2
d0b72631 115#define VID_REVISION_1_3 3
825463b3 116
be7c236f 117#define VIR_GENERIC 0x00000000 /* Generic Vendor ID */
825463b3 118
be7c236f 119#define GCR_RESET 0x80000000
68c2dd70
AG
120#define GCR_MODE_PASS 0x00000000
121#define GCR_MODE_MIXED 0x20000000
122#define GCR_MODE_PROXY 0x60000000
71c6cacb 123
be7c236f
SW
124#define TBCR_CI 0x80000000 /* count inhibit */
125#define TCCR_TOG 0x80000000 /* toggles when decrement to zero */
825463b3 126
1945dbc1 127#define IDR_EP_SHIFT 31
def60298 128#define IDR_EP_MASK (1U << IDR_EP_SHIFT)
1945dbc1
AG
129#define IDR_CI0_SHIFT 30
130#define IDR_CI1_SHIFT 29
131#define IDR_P1_SHIFT 1
132#define IDR_P0_SHIFT 0
b7169916 133
e0dfe5b1
SW
134#define ILR_INTTGT_MASK 0x000000ff
135#define ILR_INTTGT_INT 0x00
136#define ILR_INTTGT_CINT 0x01 /* critical */
137#define ILR_INTTGT_MCP 0x02 /* machine check */
138
139/* The currently supported INTTGT values happen to be the same as QEMU's
140 * openpic output codes, but don't depend on this. The output codes
141 * could change (unlikely, but...) or support could be added for
142 * more INTTGT values.
143 */
144static const int inttgt_output[][2] = {
145 { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT },
146 { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT },
147 { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK },
148};
149
150static int inttgt_to_output(int inttgt)
151{
152 int i;
153
154 for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
155 if (inttgt_output[i][0] == inttgt) {
156 return inttgt_output[i][1];
157 }
158 }
159
160 fprintf(stderr, "%s: unsupported inttgt %d\n", __func__, inttgt);
161 return OPENPIC_OUTPUT_INT;
162}
163
164static int output_to_inttgt(int output)
165{
166 int i;
167
168 for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) {
169 if (inttgt_output[i][1] == output) {
170 return inttgt_output[i][0];
171 }
172 }
173
174 abort();
175}
176
732aa6ec
AG
177#define MSIIR_OFFSET 0x140
178#define MSIIR_SRS_SHIFT 29
179#define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT)
180#define MSIIR_IBS_SHIFT 24
181#define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT)
182
704c7e5d
AG
183static int get_current_cpu(void)
184{
4917cf44 185 if (!current_cpu) {
c3203fa5
SW
186 return -1;
187 }
188
4917cf44 189 return current_cpu->cpu_index;
704c7e5d
AG
190}
191
a8170e5e 192static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
704c7e5d 193 int idx);
a8170e5e 194static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
704c7e5d 195 uint32_t val, int idx);
8ebe65f3 196static void openpic_reset(DeviceState *d);
704c7e5d 197
6c5e84c2
SW
198typedef enum IRQType {
199 IRQ_TYPE_NORMAL = 0,
200 IRQ_TYPE_FSLINT, /* FSL internal interrupt -- level only */
201 IRQ_TYPE_FSLSPECIAL, /* FSL timer/IPI interrupt, edge, no polarity */
202} IRQType;
203
2ada66f9
MCA
204/* Round up to the nearest 64 IRQs so that the queue length
205 * won't change when moving between 32 and 64 bit hosts.
206 */
207#define IRQQUEUE_SIZE_BITS ((OPENPIC_MAX_IRQ + 63) & ~63)
208
af7e9e74 209typedef struct IRQQueue {
2ada66f9 210 unsigned long *queue;
e5f6e732 211 int32_t queue_size; /* Only used for VMSTATE_BITMAP */
dbda808a
FB
212 int next;
213 int priority;
af7e9e74 214} IRQQueue;
dbda808a 215
af7e9e74 216typedef struct IRQSource {
be7c236f
SW
217 uint32_t ivpr; /* IRQ vector/priority register */
218 uint32_t idr; /* IRQ destination register */
5e22c276 219 uint32_t destmask; /* bitmap of CPU destinations */
dbda808a 220 int last_cpu;
5e22c276 221 int output; /* IRQ level, e.g. OPENPIC_OUTPUT_INT */
611493d9 222 int pending; /* TRUE if IRQ is pending */
6c5e84c2
SW
223 IRQType type;
224 bool level:1; /* level-triggered */
72c1da2c 225 bool nomask:1; /* critical interrupts ignore mask on some FSL MPICs */
af7e9e74 226} IRQSource;
dbda808a 227
be7c236f 228#define IVPR_MASK_SHIFT 31
def60298 229#define IVPR_MASK_MASK (1U << IVPR_MASK_SHIFT)
be7c236f 230#define IVPR_ACTIVITY_SHIFT 30
def60298 231#define IVPR_ACTIVITY_MASK (1U << IVPR_ACTIVITY_SHIFT)
be7c236f 232#define IVPR_MODE_SHIFT 29
def60298 233#define IVPR_MODE_MASK (1U << IVPR_MODE_SHIFT)
be7c236f 234#define IVPR_POLARITY_SHIFT 23
def60298 235#define IVPR_POLARITY_MASK (1U << IVPR_POLARITY_SHIFT)
be7c236f 236#define IVPR_SENSE_SHIFT 22
def60298 237#define IVPR_SENSE_MASK (1U << IVPR_SENSE_SHIFT)
be7c236f 238
def60298 239#define IVPR_PRIORITY_MASK (0xFU << 16)
be7c236f
SW
240#define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16))
241#define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask)
242
243/* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */
244#define IDR_EP 0x80000000 /* external pin */
245#define IDR_CI 0x40000000 /* critical interrupt */
71c6cacb 246
e5f6e732
MCA
247typedef struct OpenPICTimer {
248 uint32_t tccr; /* Global timer current count register */
249 uint32_t tbcr; /* Global timer base count register */
250} OpenPICTimer;
251
252typedef struct OpenPICMSI {
253 uint32_t msir; /* Shared Message Signaled Interrupt Register */
254} OpenPICMSI;
255
af7e9e74 256typedef struct IRQDest {
eb438427 257 int32_t ctpr; /* CPU current task priority */
af7e9e74
AG
258 IRQQueue raised;
259 IRQQueue servicing;
e9df014c 260 qemu_irq *irqs;
9f1d4b1d
SW
261
262 /* Count of IRQ sources asserting on non-INT outputs */
263 uint32_t outputs_active[OPENPIC_OUTPUT_NB];
af7e9e74 264} IRQDest;
dbda808a 265
e1766344
AF
266#define OPENPIC(obj) OBJECT_CHECK(OpenPICState, (obj), TYPE_OPENPIC)
267
6d544ee8 268typedef struct OpenPICState {
e1766344
AF
269 /*< private >*/
270 SysBusDevice parent_obj;
271 /*< public >*/
272
23c5e4ca 273 MemoryRegion mem;
71cf9e62 274
5861a338 275 /* Behavior control */
e0dfe5b1 276 FslMpicInfo *fsl;
d0b72631 277 uint32_t model;
5861a338 278 uint32_t flags;
825463b3
AG
279 uint32_t nb_irqs;
280 uint32_t vid;
be7c236f 281 uint32_t vir; /* Vendor identification register */
0fe04622 282 uint32_t vector_mask;
be7c236f
SW
283 uint32_t tfrr_reset;
284 uint32_t ivpr_reset;
285 uint32_t idr_reset;
dbbbfd60 286 uint32_t brr1;
68c2dd70 287 uint32_t mpic_mode_mask;
5861a338 288
71cf9e62 289 /* Sub-regions */
e0dfe5b1 290 MemoryRegion sub_io_mem[6];
71cf9e62 291
dbda808a 292 /* Global registers */
be7c236f
SW
293 uint32_t frr; /* Feature reporting register */
294 uint32_t gcr; /* Global configuration register */
295 uint32_t pir; /* Processor initialization register */
dbda808a 296 uint32_t spve; /* Spurious vector register */
be7c236f 297 uint32_t tfrr; /* Timer frequency reporting register */
dbda808a 298 /* Source registers */
8935a442 299 IRQSource src[OPENPIC_MAX_IRQ];
dbda808a 300 /* Local registers per output pin */
af7e9e74 301 IRQDest dst[MAX_CPU];
d0b72631 302 uint32_t nb_cpus;
dbda808a 303 /* Timer registers */
e5f6e732 304 OpenPICTimer timers[OPENPIC_MAX_TMR];
732aa6ec 305 /* Shared MSI registers */
e5f6e732 306 OpenPICMSI msi[MAX_MSI];
d0b72631
AG
307 uint32_t max_irq;
308 uint32_t irq_ipi0;
309 uint32_t irq_tim0;
732aa6ec 310 uint32_t irq_msi;
6d544ee8 311} OpenPICState;
dbda808a 312
af7e9e74 313static inline void IRQ_setbit(IRQQueue *q, int n_IRQ)
dbda808a 314{
e69a17f6 315 set_bit(n_IRQ, q->queue);
dbda808a
FB
316}
317
af7e9e74 318static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ)
dbda808a 319{
e69a17f6 320 clear_bit(n_IRQ, q->queue);
dbda808a
FB
321}
322
af7e9e74 323static void IRQ_check(OpenPICState *opp, IRQQueue *q)
dbda808a 324{
4417c733
SW
325 int irq = -1;
326 int next = -1;
327 int priority = -1;
328
329 for (;;) {
330 irq = find_next_bit(q->queue, opp->max_irq, irq + 1);
331 if (irq == opp->max_irq) {
332 break;
333 }
76aec1f8 334
4417c733
SW
335 DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n",
336 irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority);
76aec1f8 337
4417c733
SW
338 if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) {
339 next = irq;
340 priority = IVPR_PRIORITY(opp->src[irq].ivpr);
060fbfe1 341 }
dbda808a 342 }
76aec1f8 343
dbda808a
FB
344 q->next = next;
345 q->priority = priority;
346}
347
af7e9e74 348static int IRQ_get_next(OpenPICState *opp, IRQQueue *q)
dbda808a 349{
3c94378e
SW
350 /* XXX: optimize */
351 IRQ_check(opp, q);
dbda808a
FB
352
353 return q->next;
354}
355
9f1d4b1d
SW
356static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ,
357 bool active, bool was_active)
dbda808a 358{
af7e9e74
AG
359 IRQDest *dst;
360 IRQSource *src;
dbda808a
FB
361 int priority;
362
363 dst = &opp->dst[n_CPU];
364 src = &opp->src[n_IRQ];
5e22c276 365
9f1d4b1d
SW
366 DPRINTF("%s: IRQ %d active %d was %d\n",
367 __func__, n_IRQ, active, was_active);
368
5e22c276 369 if (src->output != OPENPIC_OUTPUT_INT) {
9f1d4b1d
SW
370 DPRINTF("%s: output %d irq %d active %d was %d count %d\n",
371 __func__, src->output, n_IRQ, active, was_active,
372 dst->outputs_active[src->output]);
373
5e22c276
SW
374 /* On Freescale MPIC, critical interrupts ignore priority,
375 * IACK, EOI, etc. Before MPIC v4.1 they also ignore
376 * masking.
377 */
9f1d4b1d
SW
378 if (active) {
379 if (!was_active && dst->outputs_active[src->output]++ == 0) {
380 DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d\n",
381 __func__, src->output, n_CPU, n_IRQ);
382 qemu_irq_raise(dst->irqs[src->output]);
383 }
384 } else {
385 if (was_active && --dst->outputs_active[src->output] == 0) {
386 DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d\n",
387 __func__, src->output, n_CPU, n_IRQ);
388 qemu_irq_lower(dst->irqs[src->output]);
389 }
390 }
391
060fbfe1 392 return;
dbda808a 393 }
5e22c276 394
be7c236f 395 priority = IVPR_PRIORITY(src->ivpr);
9f1d4b1d
SW
396
397 /* Even if the interrupt doesn't have enough priority,
398 * it is still raised, in case ctpr is lowered later.
399 */
400 if (active) {
401 IRQ_setbit(&dst->raised, n_IRQ);
402 } else {
403 IRQ_resetbit(&dst->raised, n_IRQ);
dbda808a 404 }
9f1d4b1d 405
3c94378e 406 IRQ_check(opp, &dst->raised);
9f1d4b1d
SW
407
408 if (active && priority <= dst->ctpr) {
409 DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n",
410 __func__, n_IRQ, priority, dst->ctpr, n_CPU);
411 active = 0;
e9df014c 412 }
9f1d4b1d
SW
413
414 if (active) {
415 if (IRQ_get_next(opp, &dst->servicing) >= 0 &&
416 priority <= dst->servicing.priority) {
417 DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n",
418 __func__, n_IRQ, dst->servicing.next, n_CPU);
419 } else {
420 DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n",
421 __func__, n_CPU, n_IRQ, dst->raised.next);
422 qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
423 }
424 } else {
425 IRQ_get_next(opp, &dst->servicing);
426 if (dst->raised.priority > dst->ctpr &&
427 dst->raised.priority > dst->servicing.priority) {
428 DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n",
429 __func__, n_IRQ, dst->raised.next, dst->raised.priority,
430 dst->ctpr, dst->servicing.priority, n_CPU);
431 /* IRQ line stays asserted */
432 } else {
433 DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n",
434 __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU);
435 qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]);
436 }
dbda808a
FB
437 }
438}
439
611493d9 440/* update pic state because registers for n_IRQ have changed value */
6d544ee8 441static void openpic_update_irq(OpenPICState *opp, int n_IRQ)
dbda808a 442{
af7e9e74 443 IRQSource *src;
9f1d4b1d 444 bool active, was_active;
dbda808a
FB
445 int i;
446
447 src = &opp->src[n_IRQ];
9f1d4b1d 448 active = src->pending;
611493d9 449
72c1da2c 450 if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) {
060fbfe1 451 /* Interrupt source is disabled */
e9df014c 452 DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ);
9f1d4b1d 453 active = false;
dbda808a 454 }
9f1d4b1d
SW
455
456 was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK);
457
458 /*
459 * We don't have a similar check for already-active because
460 * ctpr may have changed and we need to withdraw the interrupt.
461 */
462 if (!active && !was_active) {
463 DPRINTF("%s: IRQ %d is already inactive\n", __func__, n_IRQ);
060fbfe1 464 return;
dbda808a 465 }
9f1d4b1d
SW
466
467 if (active) {
468 src->ivpr |= IVPR_ACTIVITY_MASK;
469 } else {
470 src->ivpr &= ~IVPR_ACTIVITY_MASK;
611493d9 471 }
9f1d4b1d 472
f40c360c 473 if (src->destmask == 0) {
060fbfe1 474 /* No target */
e9df014c 475 DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ);
060fbfe1 476 return;
dbda808a 477 }
611493d9 478
f40c360c 479 if (src->destmask == (1 << src->last_cpu)) {
e9df014c 480 /* Only one CPU is allowed to receive this IRQ */
9f1d4b1d 481 IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active);
be7c236f 482 } else if (!(src->ivpr & IVPR_MODE_MASK)) {
611493d9
FB
483 /* Directed delivery mode */
484 for (i = 0; i < opp->nb_cpus; i++) {
5e22c276 485 if (src->destmask & (1 << i)) {
9f1d4b1d 486 IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
1945dbc1 487 }
611493d9 488 }
dbda808a 489 } else {
611493d9 490 /* Distributed delivery mode */
e9df014c 491 for (i = src->last_cpu + 1; i != src->last_cpu; i++) {
af7e9e74 492 if (i == opp->nb_cpus) {
611493d9 493 i = 0;
af7e9e74 494 }
5e22c276 495 if (src->destmask & (1 << i)) {
9f1d4b1d 496 IRQ_local_pipe(opp, i, n_IRQ, active, was_active);
611493d9
FB
497 src->last_cpu = i;
498 break;
499 }
500 }
501 }
502}
503
d537cf6c 504static void openpic_set_irq(void *opaque, int n_IRQ, int level)
611493d9 505{
6d544ee8 506 OpenPICState *opp = opaque;
af7e9e74 507 IRQSource *src;
611493d9 508
8935a442 509 if (n_IRQ >= OPENPIC_MAX_IRQ) {
65b9d0d5
SW
510 fprintf(stderr, "%s: IRQ %d out of range\n", __func__, n_IRQ);
511 abort();
512 }
611493d9
FB
513
514 src = &opp->src[n_IRQ];
be7c236f
SW
515 DPRINTF("openpic: set irq %d = %d ivpr=0x%08x\n",
516 n_IRQ, level, src->ivpr);
6c5e84c2 517 if (src->level) {
611493d9
FB
518 /* level-sensitive irq */
519 src->pending = level;
9f1d4b1d 520 openpic_update_irq(opp, n_IRQ);
611493d9
FB
521 } else {
522 /* edge-sensitive irq */
af7e9e74 523 if (level) {
611493d9 524 src->pending = 1;
9f1d4b1d
SW
525 openpic_update_irq(opp, n_IRQ);
526 }
527
528 if (src->output != OPENPIC_OUTPUT_INT) {
529 /* Edge-triggered interrupts shouldn't be used
530 * with non-INT delivery, but just in case,
531 * try to make it do something sane rather than
532 * cause an interrupt storm. This is close to
533 * what you'd probably see happen in real hardware.
534 */
535 src->pending = 0;
536 openpic_update_irq(opp, n_IRQ);
af7e9e74 537 }
dbda808a
FB
538 }
539}
540
be7c236f 541static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ)
dbda808a 542{
be7c236f 543 return opp->src[n_IRQ].idr;
8d3a8c1e 544}
dbda808a 545
e0dfe5b1
SW
546static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ)
547{
548 if (opp->flags & OPENPIC_FLAG_ILR) {
549 return output_to_inttgt(opp->src[n_IRQ].output);
550 }
551
552 return 0xffffffff;
553}
554
be7c236f 555static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ)
8d3a8c1e 556{
be7c236f 557 return opp->src[n_IRQ].ivpr;
dbda808a
FB
558}
559
be7c236f 560static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val)
dbda808a 561{
5e22c276
SW
562 IRQSource *src = &opp->src[n_IRQ];
563 uint32_t normal_mask = (1UL << opp->nb_cpus) - 1;
564 uint32_t crit_mask = 0;
565 uint32_t mask = normal_mask;
566 int crit_shift = IDR_EP_SHIFT - opp->nb_cpus;
567 int i;
568
569 if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
570 crit_mask = mask << crit_shift;
571 mask |= crit_mask | IDR_EP;
572 }
573
574 src->idr = val & mask;
575 DPRINTF("Set IDR %d to 0x%08x\n", n_IRQ, src->idr);
576
577 if (opp->flags & OPENPIC_FLAG_IDR_CRIT) {
578 if (src->idr & crit_mask) {
579 if (src->idr & normal_mask) {
580 DPRINTF("%s: IRQ configured for multiple output types, using "
581 "critical\n", __func__);
582 }
dbda808a 583
5e22c276 584 src->output = OPENPIC_OUTPUT_CINT;
72c1da2c 585 src->nomask = true;
5e22c276
SW
586 src->destmask = 0;
587
588 for (i = 0; i < opp->nb_cpus; i++) {
589 int n_ci = IDR_CI0_SHIFT - i;
dbda808a 590
5e22c276
SW
591 if (src->idr & (1UL << n_ci)) {
592 src->destmask |= 1UL << i;
593 }
594 }
595 } else {
596 src->output = OPENPIC_OUTPUT_INT;
72c1da2c 597 src->nomask = false;
5e22c276
SW
598 src->destmask = src->idr & normal_mask;
599 }
600 } else {
601 src->destmask = src->idr;
602 }
11de8b71
AG
603}
604
e0dfe5b1
SW
605static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val)
606{
607 if (opp->flags & OPENPIC_FLAG_ILR) {
608 IRQSource *src = &opp->src[n_IRQ];
609
610 src->output = inttgt_to_output(val & ILR_INTTGT_MASK);
611 DPRINTF("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr,
612 src->output);
613
614 /* TODO: on MPIC v4.0 only, set nomask for non-INT */
615 }
616}
617
be7c236f 618static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val)
11de8b71 619{
6c5e84c2
SW
620 uint32_t mask;
621
622 /* NOTE when implementing newer FSL MPIC models: starting with v4.0,
623 * the polarity bit is read-only on internal interrupts.
624 */
625 mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK |
626 IVPR_POLARITY_MASK | opp->vector_mask;
627
11de8b71 628 /* ACTIVITY bit is read-only */
6c5e84c2
SW
629 opp->src[n_IRQ].ivpr =
630 (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask);
631
632 /* For FSL internal interrupts, The sense bit is reserved and zero,
633 * and the interrupt is always level-triggered. Timers and IPIs
634 * have no sense or polarity bits, and are edge-triggered.
635 */
636 switch (opp->src[n_IRQ].type) {
637 case IRQ_TYPE_NORMAL:
638 opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK);
639 break;
640
641 case IRQ_TYPE_FSLINT:
642 opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK;
643 break;
644
645 case IRQ_TYPE_FSLSPECIAL:
646 opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK);
647 break;
648 }
649
11de8b71 650 openpic_update_irq(opp, n_IRQ);
be7c236f
SW
651 DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val,
652 opp->src[n_IRQ].ivpr);
dbda808a
FB
653}
654
7f11573b
AG
655static void openpic_gcr_write(OpenPICState *opp, uint64_t val)
656{
e49798b1 657 bool mpic_proxy = false;
1ac3d713 658
7f11573b 659 if (val & GCR_RESET) {
e1766344 660 openpic_reset(DEVICE(opp));
1ac3d713
AG
661 return;
662 }
7f11573b 663
1ac3d713
AG
664 opp->gcr &= ~opp->mpic_mode_mask;
665 opp->gcr |= val & opp->mpic_mode_mask;
7f11573b 666
1ac3d713
AG
667 /* Set external proxy mode */
668 if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) {
e49798b1 669 mpic_proxy = true;
7f11573b 670 }
e49798b1
AG
671
672 ppce500_set_mpic_proxy(mpic_proxy);
7f11573b
AG
673}
674
b9b2aaa3
AG
675static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val,
676 unsigned len)
dbda808a 677{
6d544ee8 678 OpenPICState *opp = opaque;
af7e9e74 679 IRQDest *dst;
e9df014c 680 int idx;
dbda808a 681
4c4f0e48
SW
682 DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
683 __func__, addr, val);
af7e9e74 684 if (addr & 0xF) {
dbda808a 685 return;
af7e9e74 686 }
dbda808a 687 switch (addr) {
3e772232
BB
688 case 0x00: /* Block Revision Register1 (BRR1) is Readonly */
689 break;
704c7e5d
AG
690 case 0x40:
691 case 0x50:
692 case 0x60:
693 case 0x70:
694 case 0x80:
695 case 0x90:
696 case 0xA0:
697 case 0xB0:
698 openpic_cpu_write_internal(opp, addr, val, get_current_cpu());
dbda808a 699 break;
be7c236f 700 case 0x1000: /* FRR */
dbda808a 701 break;
be7c236f 702 case 0x1020: /* GCR */
7f11573b 703 openpic_gcr_write(opp, val);
060fbfe1 704 break;
be7c236f 705 case 0x1080: /* VIR */
060fbfe1 706 break;
be7c236f 707 case 0x1090: /* PIR */
e9df014c 708 for (idx = 0; idx < opp->nb_cpus; idx++) {
be7c236f 709 if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) {
e9df014c
JM
710 DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx);
711 dst = &opp->dst[idx];
712 qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]);
be7c236f 713 } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) {
e9df014c
JM
714 DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx);
715 dst = &opp->dst[idx];
716 qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]);
717 }
dbda808a 718 }
be7c236f 719 opp->pir = val;
060fbfe1 720 break;
be7c236f 721 case 0x10A0: /* IPI_IVPR */
704c7e5d
AG
722 case 0x10B0:
723 case 0x10C0:
724 case 0x10D0:
dbda808a
FB
725 {
726 int idx;
704c7e5d 727 idx = (addr - 0x10A0) >> 4;
be7c236f 728 write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val);
dbda808a
FB
729 }
730 break;
704c7e5d 731 case 0x10E0: /* SPVE */
0fe04622 732 opp->spve = val & opp->vector_mask;
dbda808a 733 break;
dbda808a
FB
734 default:
735 break;
736 }
737}
738
b9b2aaa3 739static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len)
dbda808a 740{
6d544ee8 741 OpenPICState *opp = opaque;
dbda808a
FB
742 uint32_t retval;
743
4c4f0e48 744 DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
dbda808a 745 retval = 0xFFFFFFFF;
af7e9e74 746 if (addr & 0xF) {
dbda808a 747 return retval;
af7e9e74 748 }
dbda808a 749 switch (addr) {
be7c236f
SW
750 case 0x1000: /* FRR */
751 retval = opp->frr;
dbda808a 752 break;
be7c236f
SW
753 case 0x1020: /* GCR */
754 retval = opp->gcr;
060fbfe1 755 break;
be7c236f
SW
756 case 0x1080: /* VIR */
757 retval = opp->vir;
060fbfe1 758 break;
be7c236f 759 case 0x1090: /* PIR */
dbda808a 760 retval = 0x00000000;
060fbfe1 761 break;
3e772232 762 case 0x00: /* Block Revision Register1 (BRR1) */
0d404683
SW
763 retval = opp->brr1;
764 break;
704c7e5d
AG
765 case 0x40:
766 case 0x50:
767 case 0x60:
768 case 0x70:
769 case 0x80:
770 case 0x90:
771 case 0xA0:
dbda808a 772 case 0xB0:
704c7e5d
AG
773 retval = openpic_cpu_read_internal(opp, addr, get_current_cpu());
774 break;
be7c236f 775 case 0x10A0: /* IPI_IVPR */
704c7e5d
AG
776 case 0x10B0:
777 case 0x10C0:
778 case 0x10D0:
dbda808a
FB
779 {
780 int idx;
704c7e5d 781 idx = (addr - 0x10A0) >> 4;
be7c236f 782 retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx);
dbda808a 783 }
060fbfe1 784 break;
704c7e5d 785 case 0x10E0: /* SPVE */
dbda808a
FB
786 retval = opp->spve;
787 break;
dbda808a
FB
788 default:
789 break;
790 }
4c4f0e48 791 DPRINTF("%s: => 0x%08x\n", __func__, retval);
dbda808a
FB
792
793 return retval;
794}
795
6d544ee8 796static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val,
b9b2aaa3 797 unsigned len)
dbda808a 798{
6d544ee8 799 OpenPICState *opp = opaque;
dbda808a
FB
800 int idx;
801
03274d44
SW
802 addr += 0x10f0;
803
4c4f0e48
SW
804 DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
805 __func__, addr, val);
af7e9e74 806 if (addr & 0xF) {
dbda808a 807 return;
af7e9e74 808 }
c38c0b8a 809
03274d44 810 if (addr == 0x10f0) {
be7c236f
SW
811 /* TFRR */
812 opp->tfrr = val;
c38c0b8a
AG
813 return;
814 }
03274d44
SW
815
816 idx = (addr >> 6) & 0x3;
817 addr = addr & 0x30;
818
c38c0b8a 819 switch (addr & 0x30) {
be7c236f 820 case 0x00: /* TCCR */
dbda808a 821 break;
be7c236f
SW
822 case 0x10: /* TBCR */
823 if ((opp->timers[idx].tccr & TCCR_TOG) != 0 &&
824 (val & TBCR_CI) == 0 &&
825 (opp->timers[idx].tbcr & TBCR_CI) != 0) {
826 opp->timers[idx].tccr &= ~TCCR_TOG;
71c6cacb 827 }
be7c236f 828 opp->timers[idx].tbcr = val;
060fbfe1 829 break;
be7c236f
SW
830 case 0x20: /* TVPR */
831 write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val);
060fbfe1 832 break;
be7c236f
SW
833 case 0x30: /* TDR */
834 write_IRQreg_idr(opp, opp->irq_tim0 + idx, val);
060fbfe1 835 break;
dbda808a
FB
836 }
837}
838
6d544ee8 839static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len)
dbda808a 840{
6d544ee8 841 OpenPICState *opp = opaque;
c38c0b8a 842 uint32_t retval = -1;
dbda808a
FB
843 int idx;
844
4c4f0e48 845 DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
c38c0b8a
AG
846 if (addr & 0xF) {
847 goto out;
848 }
849 idx = (addr >> 6) & 0x3;
850 if (addr == 0x0) {
be7c236f
SW
851 /* TFRR */
852 retval = opp->tfrr;
c38c0b8a
AG
853 goto out;
854 }
855 switch (addr & 0x30) {
be7c236f
SW
856 case 0x00: /* TCCR */
857 retval = opp->timers[idx].tccr;
dbda808a 858 break;
be7c236f
SW
859 case 0x10: /* TBCR */
860 retval = opp->timers[idx].tbcr;
060fbfe1 861 break;
be7c236f
SW
862 case 0x20: /* TIPV */
863 retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx);
060fbfe1 864 break;
c38c0b8a 865 case 0x30: /* TIDE (TIDR) */
be7c236f 866 retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx);
060fbfe1 867 break;
dbda808a 868 }
c38c0b8a
AG
869
870out:
4c4f0e48 871 DPRINTF("%s: => 0x%08x\n", __func__, retval);
dbda808a
FB
872
873 return retval;
874}
875
b9b2aaa3
AG
876static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val,
877 unsigned len)
dbda808a 878{
6d544ee8 879 OpenPICState *opp = opaque;
dbda808a
FB
880 int idx;
881
4c4f0e48
SW
882 DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n",
883 __func__, addr, val);
e0dfe5b1
SW
884
885 addr = addr & 0xffff;
dbda808a 886 idx = addr >> 5;
e0dfe5b1
SW
887
888 switch (addr & 0x1f) {
889 case 0x00:
be7c236f 890 write_IRQreg_ivpr(opp, idx, val);
e0dfe5b1
SW
891 break;
892 case 0x10:
893 write_IRQreg_idr(opp, idx, val);
894 break;
895 case 0x18:
896 write_IRQreg_ilr(opp, idx, val);
897 break;
dbda808a
FB
898 }
899}
900
b9b2aaa3 901static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len)
dbda808a 902{
6d544ee8 903 OpenPICState *opp = opaque;
dbda808a
FB
904 uint32_t retval;
905 int idx;
906
4c4f0e48 907 DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
dbda808a 908 retval = 0xFFFFFFFF;
e0dfe5b1
SW
909
910 addr = addr & 0xffff;
dbda808a 911 idx = addr >> 5;
e0dfe5b1
SW
912
913 switch (addr & 0x1f) {
914 case 0x00:
be7c236f 915 retval = read_IRQreg_ivpr(opp, idx);
e0dfe5b1
SW
916 break;
917 case 0x10:
918 retval = read_IRQreg_idr(opp, idx);
919 break;
920 case 0x18:
921 retval = read_IRQreg_ilr(opp, idx);
922 break;
dbda808a 923 }
dbda808a 924
e0dfe5b1 925 DPRINTF("%s: => 0x%08x\n", __func__, retval);
dbda808a
FB
926 return retval;
927}
928
732aa6ec
AG
929static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val,
930 unsigned size)
931{
932 OpenPICState *opp = opaque;
933 int idx = opp->irq_msi;
934 int srs, ibs;
935
4c4f0e48
SW
936 DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
937 __func__, addr, val);
732aa6ec
AG
938 if (addr & 0xF) {
939 return;
940 }
941
942 switch (addr) {
943 case MSIIR_OFFSET:
944 srs = val >> MSIIR_SRS_SHIFT;
945 idx += srs;
946 ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT;
947 opp->msi[srs].msir |= 1 << ibs;
948 openpic_set_irq(opp, idx, 1);
949 break;
950 default:
951 /* most registers are read-only, thus ignored */
952 break;
953 }
954}
955
956static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size)
957{
958 OpenPICState *opp = opaque;
959 uint64_t r = 0;
960 int i, srs;
961
4c4f0e48 962 DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
732aa6ec
AG
963 if (addr & 0xF) {
964 return -1;
965 }
966
967 srs = addr >> 4;
968
969 switch (addr) {
970 case 0x00:
971 case 0x10:
972 case 0x20:
973 case 0x30:
974 case 0x40:
975 case 0x50:
976 case 0x60:
977 case 0x70: /* MSIRs */
978 r = opp->msi[srs].msir;
979 /* Clear on read */
980 opp->msi[srs].msir = 0;
e99fd8af 981 openpic_set_irq(opp, opp->irq_msi + srs, 0);
732aa6ec
AG
982 break;
983 case 0x120: /* MSISR */
984 for (i = 0; i < MAX_MSI; i++) {
985 r |= (opp->msi[i].msir ? 1 : 0) << i;
986 }
987 break;
988 }
989
990 return r;
991}
992
e0dfe5b1
SW
993static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size)
994{
995 uint64_t r = 0;
996
997 DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr);
998
999 /* TODO: EISR/EIMR */
1000
1001 return r;
1002}
1003
1004static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val,
1005 unsigned size)
1006{
1007 DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n",
1008 __func__, addr, val);
1009
1010 /* TODO: EISR/EIMR */
1011}
1012
a8170e5e 1013static void openpic_cpu_write_internal(void *opaque, hwaddr addr,
704c7e5d 1014 uint32_t val, int idx)
dbda808a 1015{
6d544ee8 1016 OpenPICState *opp = opaque;
af7e9e74
AG
1017 IRQSource *src;
1018 IRQDest *dst;
704c7e5d 1019 int s_IRQ, n_IRQ;
dbda808a 1020
4c4f0e48 1021 DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x\n", __func__, idx,
704c7e5d 1022 addr, val);
c3203fa5 1023
04d2acbb 1024 if (idx < 0 || idx >= opp->nb_cpus) {
dbda808a 1025 return;
c3203fa5
SW
1026 }
1027
af7e9e74 1028 if (addr & 0xF) {
dbda808a 1029 return;
af7e9e74 1030 }
dbda808a
FB
1031 dst = &opp->dst[idx];
1032 addr &= 0xFF0;
1033 switch (addr) {
704c7e5d 1034 case 0x40: /* IPIDR */
dbda808a
FB
1035 case 0x50:
1036 case 0x60:
1037 case 0x70:
1038 idx = (addr - 0x40) >> 4;
a675155e 1039 /* we use IDE as mask which CPUs to deliver the IPI to still. */
f40c360c 1040 opp->src[opp->irq_ipi0 + idx].destmask |= val;
b7169916
AJ
1041 openpic_set_irq(opp, opp->irq_ipi0 + idx, 1);
1042 openpic_set_irq(opp, opp->irq_ipi0 + idx, 0);
dbda808a 1043 break;
be7c236f
SW
1044 case 0x80: /* CTPR */
1045 dst->ctpr = val & 0x0000000F;
9f1d4b1d
SW
1046
1047 DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d\n",
1048 __func__, idx, dst->ctpr, dst->raised.priority,
1049 dst->servicing.priority);
1050
1051 if (dst->raised.priority <= dst->ctpr) {
1052 DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr\n",
1053 __func__, idx);
1054 qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
1055 } else if (dst->raised.priority > dst->servicing.priority) {
1056 DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d\n",
1057 __func__, idx, dst->raised.next);
1058 qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]);
1059 }
1060
060fbfe1 1061 break;
dbda808a 1062 case 0x90: /* WHOAMI */
060fbfe1
AJ
1063 /* Read-only register */
1064 break;
be7c236f 1065 case 0xA0: /* IACK */
060fbfe1
AJ
1066 /* Read-only register */
1067 break;
be7c236f
SW
1068 case 0xB0: /* EOI */
1069 DPRINTF("EOI\n");
060fbfe1 1070 s_IRQ = IRQ_get_next(opp, &dst->servicing);
65b9d0d5
SW
1071
1072 if (s_IRQ < 0) {
1073 DPRINTF("%s: EOI with no interrupt in service\n", __func__);
1074 break;
1075 }
1076
060fbfe1 1077 IRQ_resetbit(&dst->servicing, s_IRQ);
060fbfe1
AJ
1078 /* Set up next servicing IRQ */
1079 s_IRQ = IRQ_get_next(opp, &dst->servicing);
e9df014c
JM
1080 /* Check queued interrupts. */
1081 n_IRQ = IRQ_get_next(opp, &dst->raised);
1082 src = &opp->src[n_IRQ];
1083 if (n_IRQ != -1 &&
1084 (s_IRQ == -1 ||
be7c236f 1085 IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) {
e9df014c
JM
1086 DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n",
1087 idx, n_IRQ);
5e22c276 1088 qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]);
e9df014c 1089 }
060fbfe1 1090 break;
dbda808a
FB
1091 default:
1092 break;
1093 }
1094}
1095
b9b2aaa3
AG
1096static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val,
1097 unsigned len)
704c7e5d
AG
1098{
1099 openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12);
1100}
1101
a898a8fc
SW
1102
1103static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu)
1104{
1105 IRQSource *src;
1106 int retval, irq;
1107
1108 DPRINTF("Lower OpenPIC INT output\n");
1109 qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]);
1110
1111 irq = IRQ_get_next(opp, &dst->raised);
1112 DPRINTF("IACK: irq=%d\n", irq);
1113
1114 if (irq == -1) {
1115 /* No more interrupt pending */
1116 return opp->spve;
1117 }
1118
1119 src = &opp->src[irq];
1120 if (!(src->ivpr & IVPR_ACTIVITY_MASK) ||
1121 !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) {
9f1d4b1d
SW
1122 fprintf(stderr, "%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n",
1123 __func__, irq, dst->ctpr, src->ivpr);
1124 openpic_update_irq(opp, irq);
a898a8fc
SW
1125 retval = opp->spve;
1126 } else {
1127 /* IRQ enter servicing state */
1128 IRQ_setbit(&dst->servicing, irq);
1129 retval = IVPR_VECTOR(opp, src->ivpr);
1130 }
9f1d4b1d 1131
a898a8fc
SW
1132 if (!src->level) {
1133 /* edge-sensitive IRQ */
1134 src->ivpr &= ~IVPR_ACTIVITY_MASK;
1135 src->pending = 0;
9f1d4b1d 1136 IRQ_resetbit(&dst->raised, irq);
a898a8fc
SW
1137 }
1138
8935a442 1139 if ((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + OPENPIC_MAX_IPI))) {
f40c360c
SW
1140 src->destmask &= ~(1 << cpu);
1141 if (src->destmask && !src->level) {
a898a8fc
SW
1142 /* trigger on CPUs that didn't know about it yet */
1143 openpic_set_irq(opp, irq, 1);
1144 openpic_set_irq(opp, irq, 0);
1145 /* if all CPUs knew about it, set active bit again */
1146 src->ivpr |= IVPR_ACTIVITY_MASK;
1147 }
1148 }
1149
1150 return retval;
1151}
1152
a8170e5e 1153static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr,
704c7e5d 1154 int idx)
dbda808a 1155{
6d544ee8 1156 OpenPICState *opp = opaque;
af7e9e74 1157 IRQDest *dst;
dbda808a 1158 uint32_t retval;
3b46e624 1159
4c4f0e48 1160 DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx "\n", __func__, idx, addr);
dbda808a 1161 retval = 0xFFFFFFFF;
c3203fa5 1162
04d2acbb 1163 if (idx < 0 || idx >= opp->nb_cpus) {
c3203fa5
SW
1164 return retval;
1165 }
1166
af7e9e74 1167 if (addr & 0xF) {
dbda808a 1168 return retval;
af7e9e74 1169 }
dbda808a
FB
1170 dst = &opp->dst[idx];
1171 addr &= 0xFF0;
1172 switch (addr) {
be7c236f
SW
1173 case 0x80: /* CTPR */
1174 retval = dst->ctpr;
060fbfe1 1175 break;
dbda808a 1176 case 0x90: /* WHOAMI */
060fbfe1
AJ
1177 retval = idx;
1178 break;
be7c236f 1179 case 0xA0: /* IACK */
a898a8fc 1180 retval = openpic_iack(opp, dst, idx);
060fbfe1 1181 break;
be7c236f 1182 case 0xB0: /* EOI */
060fbfe1
AJ
1183 retval = 0;
1184 break;
dbda808a
FB
1185 default:
1186 break;
1187 }
4c4f0e48 1188 DPRINTF("%s: => 0x%08x\n", __func__, retval);
dbda808a
FB
1189
1190 return retval;
1191}
1192
b9b2aaa3 1193static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len)
704c7e5d
AG
1194{
1195 return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12);
1196}
1197
35732cb4 1198static const MemoryRegionOps openpic_glb_ops_le = {
780d16b7
AG
1199 .write = openpic_gbl_write,
1200 .read = openpic_gbl_read,
1201 .endianness = DEVICE_LITTLE_ENDIAN,
1202 .impl = {
1203 .min_access_size = 4,
1204 .max_access_size = 4,
1205 },
1206};
dbda808a 1207
35732cb4
AG
1208static const MemoryRegionOps openpic_glb_ops_be = {
1209 .write = openpic_gbl_write,
1210 .read = openpic_gbl_read,
1211 .endianness = DEVICE_BIG_ENDIAN,
1212 .impl = {
1213 .min_access_size = 4,
1214 .max_access_size = 4,
1215 },
1216};
1217
1218static const MemoryRegionOps openpic_tmr_ops_le = {
6d544ee8
AG
1219 .write = openpic_tmr_write,
1220 .read = openpic_tmr_read,
780d16b7
AG
1221 .endianness = DEVICE_LITTLE_ENDIAN,
1222 .impl = {
1223 .min_access_size = 4,
1224 .max_access_size = 4,
1225 },
1226};
dbda808a 1227
35732cb4 1228static const MemoryRegionOps openpic_tmr_ops_be = {
6d544ee8
AG
1229 .write = openpic_tmr_write,
1230 .read = openpic_tmr_read,
35732cb4
AG
1231 .endianness = DEVICE_BIG_ENDIAN,
1232 .impl = {
1233 .min_access_size = 4,
1234 .max_access_size = 4,
1235 },
1236};
1237
1238static const MemoryRegionOps openpic_cpu_ops_le = {
780d16b7
AG
1239 .write = openpic_cpu_write,
1240 .read = openpic_cpu_read,
1241 .endianness = DEVICE_LITTLE_ENDIAN,
1242 .impl = {
1243 .min_access_size = 4,
1244 .max_access_size = 4,
1245 },
1246};
dbda808a 1247
35732cb4
AG
1248static const MemoryRegionOps openpic_cpu_ops_be = {
1249 .write = openpic_cpu_write,
1250 .read = openpic_cpu_read,
1251 .endianness = DEVICE_BIG_ENDIAN,
1252 .impl = {
1253 .min_access_size = 4,
1254 .max_access_size = 4,
1255 },
1256};
1257
1258static const MemoryRegionOps openpic_src_ops_le = {
780d16b7
AG
1259 .write = openpic_src_write,
1260 .read = openpic_src_read,
23c5e4ca 1261 .endianness = DEVICE_LITTLE_ENDIAN,
b9b2aaa3
AG
1262 .impl = {
1263 .min_access_size = 4,
1264 .max_access_size = 4,
1265 },
23c5e4ca
AK
1266};
1267
35732cb4
AG
1268static const MemoryRegionOps openpic_src_ops_be = {
1269 .write = openpic_src_write,
1270 .read = openpic_src_read,
1271 .endianness = DEVICE_BIG_ENDIAN,
1272 .impl = {
1273 .min_access_size = 4,
1274 .max_access_size = 4,
1275 },
1276};
1277
e0dfe5b1 1278static const MemoryRegionOps openpic_msi_ops_be = {
732aa6ec
AG
1279 .read = openpic_msi_read,
1280 .write = openpic_msi_write,
e0dfe5b1 1281 .endianness = DEVICE_BIG_ENDIAN,
732aa6ec
AG
1282 .impl = {
1283 .min_access_size = 4,
1284 .max_access_size = 4,
1285 },
1286};
1287
e0dfe5b1
SW
1288static const MemoryRegionOps openpic_summary_ops_be = {
1289 .read = openpic_summary_read,
1290 .write = openpic_summary_write,
732aa6ec
AG
1291 .endianness = DEVICE_BIG_ENDIAN,
1292 .impl = {
1293 .min_access_size = 4,
1294 .max_access_size = 4,
1295 },
1296};
1297
8ebe65f3
PJ
1298static void openpic_reset(DeviceState *d)
1299{
1300 OpenPICState *opp = OPENPIC(d);
1301 int i;
1302
1303 opp->gcr = GCR_RESET;
1304 /* Initialise controller registers */
1305 opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) |
1306 ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) |
1307 (opp->vid << FRR_VID_SHIFT);
1308
1309 opp->pir = 0;
1310 opp->spve = -1 & opp->vector_mask;
1311 opp->tfrr = opp->tfrr_reset;
1312 /* Initialise IRQ sources */
1313 for (i = 0; i < opp->max_irq; i++) {
1314 opp->src[i].ivpr = opp->ivpr_reset;
8ebe65f3
PJ
1315 switch (opp->src[i].type) {
1316 case IRQ_TYPE_NORMAL:
1317 opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK);
1318 break;
1319
1320 case IRQ_TYPE_FSLINT:
1321 opp->src[i].ivpr |= IVPR_POLARITY_MASK;
1322 break;
1323
1324 case IRQ_TYPE_FSLSPECIAL:
1325 break;
1326 }
ffd5e9fe
PJ
1327
1328 write_IRQreg_idr(opp, i, opp->idr_reset);
8ebe65f3
PJ
1329 }
1330 /* Initialise IRQ destinations */
2ada66f9 1331 for (i = 0; i < opp->nb_cpus; i++) {
8ebe65f3 1332 opp->dst[i].ctpr = 15;
8ebe65f3 1333 opp->dst[i].raised.next = -1;
2ada66f9
MCA
1334 opp->dst[i].raised.priority = 0;
1335 bitmap_clear(opp->dst[i].raised.queue, 0, IRQQUEUE_SIZE_BITS);
8ebe65f3 1336 opp->dst[i].servicing.next = -1;
2ada66f9
MCA
1337 opp->dst[i].servicing.priority = 0;
1338 bitmap_clear(opp->dst[i].servicing.queue, 0, IRQQUEUE_SIZE_BITS);
8ebe65f3
PJ
1339 }
1340 /* Initialise timers */
1341 for (i = 0; i < OPENPIC_MAX_TMR; i++) {
1342 opp->timers[i].tccr = 0;
1343 opp->timers[i].tbcr = TBCR_CI;
1344 }
1345 /* Go out of RESET state */
1346 opp->gcr = 0;
1347}
1348
af7e9e74 1349typedef struct MemReg {
d0b72631
AG
1350 const char *name;
1351 MemoryRegionOps const *ops;
1352 hwaddr start_addr;
1353 ram_addr_t size;
af7e9e74 1354} MemReg;
d0b72631 1355
e0dfe5b1
SW
1356static void fsl_common_init(OpenPICState *opp)
1357{
1358 int i;
8935a442 1359 int virq = OPENPIC_MAX_SRC;
e0dfe5b1
SW
1360
1361 opp->vid = VID_REVISION_1_2;
1362 opp->vir = VIR_GENERIC;
1363 opp->vector_mask = 0xFFFF;
1364 opp->tfrr_reset = 0;
1365 opp->ivpr_reset = IVPR_MASK_MASK;
1366 opp->idr_reset = 1 << 0;
8935a442 1367 opp->max_irq = OPENPIC_MAX_IRQ;
e0dfe5b1
SW
1368
1369 opp->irq_ipi0 = virq;
8935a442 1370 virq += OPENPIC_MAX_IPI;
e0dfe5b1 1371 opp->irq_tim0 = virq;
8935a442 1372 virq += OPENPIC_MAX_TMR;
e0dfe5b1 1373
8935a442 1374 assert(virq <= OPENPIC_MAX_IRQ);
e0dfe5b1
SW
1375
1376 opp->irq_msi = 224;
1377
1378 msi_supported = true;
1379 for (i = 0; i < opp->fsl->max_ext; i++) {
1380 opp->src[i].level = false;
1381 }
1382
1383 /* Internal interrupts, including message and MSI */
8935a442 1384 for (i = 16; i < OPENPIC_MAX_SRC; i++) {
e0dfe5b1
SW
1385 opp->src[i].type = IRQ_TYPE_FSLINT;
1386 opp->src[i].level = true;
1387 }
1388
1389 /* timers and IPIs */
8935a442 1390 for (i = OPENPIC_MAX_SRC; i < virq; i++) {
e0dfe5b1
SW
1391 opp->src[i].type = IRQ_TYPE_FSLSPECIAL;
1392 opp->src[i].level = false;
1393 }
1394}
1395
1396static void map_list(OpenPICState *opp, const MemReg *list, int *count)
1397{
1398 while (list->name) {
1399 assert(*count < ARRAY_SIZE(opp->sub_io_mem));
1400
1437c94b
PB
1401 memory_region_init_io(&opp->sub_io_mem[*count], OBJECT(opp), list->ops,
1402 opp, list->name, list->size);
e0dfe5b1
SW
1403
1404 memory_region_add_subregion(&opp->mem, list->start_addr,
1405 &opp->sub_io_mem[*count]);
1406
1407 (*count)++;
1408 list++;
1409 }
1410}
1411
e5f6e732
MCA
1412static const VMStateDescription vmstate_openpic_irq_queue = {
1413 .name = "openpic_irq_queue",
1414 .version_id = 0,
1415 .minimum_version_id = 0,
1416 .fields = (VMStateField[]) {
1417 VMSTATE_BITMAP(queue, IRQQueue, 0, queue_size),
1418 VMSTATE_INT32(next, IRQQueue),
1419 VMSTATE_INT32(priority, IRQQueue),
1420 VMSTATE_END_OF_LIST()
1421 }
1422};
1423
1424static const VMStateDescription vmstate_openpic_irqdest = {
1425 .name = "openpic_irqdest",
1426 .version_id = 0,
1427 .minimum_version_id = 0,
1428 .fields = (VMStateField[]) {
1429 VMSTATE_INT32(ctpr, IRQDest),
1430 VMSTATE_STRUCT(raised, IRQDest, 0, vmstate_openpic_irq_queue,
1431 IRQQueue),
1432 VMSTATE_STRUCT(servicing, IRQDest, 0, vmstate_openpic_irq_queue,
1433 IRQQueue),
1434 VMSTATE_UINT32_ARRAY(outputs_active, IRQDest, OPENPIC_OUTPUT_NB),
1435 VMSTATE_END_OF_LIST()
1436 }
1437};
1438
1439static const VMStateDescription vmstate_openpic_irqsource = {
1440 .name = "openpic_irqsource",
1441 .version_id = 0,
1442 .minimum_version_id = 0,
1443 .fields = (VMStateField[]) {
1444 VMSTATE_UINT32(ivpr, IRQSource),
1445 VMSTATE_UINT32(idr, IRQSource),
1446 VMSTATE_UINT32(destmask, IRQSource),
1447 VMSTATE_INT32(last_cpu, IRQSource),
1448 VMSTATE_INT32(pending, IRQSource),
1449 VMSTATE_END_OF_LIST()
1450 }
1451};
1452
1453static const VMStateDescription vmstate_openpic_timer = {
1454 .name = "openpic_timer",
1455 .version_id = 0,
1456 .minimum_version_id = 0,
1457 .fields = (VMStateField[]) {
1458 VMSTATE_UINT32(tccr, OpenPICTimer),
1459 VMSTATE_UINT32(tbcr, OpenPICTimer),
1460 VMSTATE_END_OF_LIST()
1461 }
1462};
1463
1464static const VMStateDescription vmstate_openpic_msi = {
1465 .name = "openpic_msi",
1466 .version_id = 0,
1467 .minimum_version_id = 0,
1468 .fields = (VMStateField[]) {
1469 VMSTATE_UINT32(msir, OpenPICMSI),
1470 VMSTATE_END_OF_LIST()
1471 }
1472};
1473
1474static int openpic_post_load(void *opaque, int version_id)
1475{
1476 OpenPICState *opp = (OpenPICState *)opaque;
1477 int i;
1478
1479 /* Update internal ivpr and idr variables */
1480 for (i = 0; i < opp->max_irq; i++) {
1481 write_IRQreg_idr(opp, i, opp->src[i].idr);
1482 write_IRQreg_ivpr(opp, i, opp->src[i].ivpr);
1483 }
1484
1485 return 0;
1486}
1487
1488static const VMStateDescription vmstate_openpic = {
1489 .name = "openpic",
1490 .version_id = 3,
1491 .minimum_version_id = 3,
1492 .post_load = openpic_post_load,
1493 .fields = (VMStateField[]) {
1494 VMSTATE_UINT32(gcr, OpenPICState),
1495 VMSTATE_UINT32(vir, OpenPICState),
1496 VMSTATE_UINT32(pir, OpenPICState),
1497 VMSTATE_UINT32(spve, OpenPICState),
1498 VMSTATE_UINT32(tfrr, OpenPICState),
1499 VMSTATE_UINT32(max_irq, OpenPICState),
1500 VMSTATE_STRUCT_VARRAY_UINT32(src, OpenPICState, max_irq, 0,
1501 vmstate_openpic_irqsource, IRQSource),
1502 VMSTATE_UINT32_EQUAL(nb_cpus, OpenPICState),
1503 VMSTATE_STRUCT_VARRAY_UINT32(dst, OpenPICState, nb_cpus, 0,
1504 vmstate_openpic_irqdest, IRQDest),
1505 VMSTATE_STRUCT_ARRAY(timers, OpenPICState, OPENPIC_MAX_TMR, 0,
1506 vmstate_openpic_timer, OpenPICTimer),
1507 VMSTATE_STRUCT_ARRAY(msi, OpenPICState, MAX_MSI, 0,
1508 vmstate_openpic_msi, OpenPICMSI),
1509 VMSTATE_UINT32(irq_ipi0, OpenPICState),
1510 VMSTATE_UINT32(irq_tim0, OpenPICState),
1511 VMSTATE_UINT32(irq_msi, OpenPICState),
1512 VMSTATE_END_OF_LIST()
1513 }
1514};
1515
cbe72019 1516static void openpic_init(Object *obj)
dbda808a 1517{
cbe72019
AF
1518 OpenPICState *opp = OPENPIC(obj);
1519
1437c94b 1520 memory_region_init(&opp->mem, obj, "openpic", 0x40000);
cbe72019
AF
1521}
1522
1523static void openpic_realize(DeviceState *dev, Error **errp)
1524{
1525 SysBusDevice *d = SYS_BUS_DEVICE(dev);
e1766344 1526 OpenPICState *opp = OPENPIC(dev);
d0b72631 1527 int i, j;
e0dfe5b1
SW
1528 int list_count = 0;
1529 static const MemReg list_le[] = {
1530 {"glb", &openpic_glb_ops_le,
732aa6ec 1531 OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
e0dfe5b1 1532 {"tmr", &openpic_tmr_ops_le,
732aa6ec 1533 OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
e0dfe5b1 1534 {"src", &openpic_src_ops_le,
732aa6ec 1535 OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
e0dfe5b1 1536 {"cpu", &openpic_cpu_ops_le,
732aa6ec 1537 OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
e0dfe5b1 1538 {NULL}
780d16b7 1539 };
e0dfe5b1
SW
1540 static const MemReg list_be[] = {
1541 {"glb", &openpic_glb_ops_be,
732aa6ec 1542 OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE},
e0dfe5b1 1543 {"tmr", &openpic_tmr_ops_be,
732aa6ec 1544 OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE},
e0dfe5b1 1545 {"src", &openpic_src_ops_be,
732aa6ec 1546 OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE},
e0dfe5b1 1547 {"cpu", &openpic_cpu_ops_be,
732aa6ec 1548 OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE},
e0dfe5b1 1549 {NULL}
d0b72631 1550 };
e0dfe5b1
SW
1551 static const MemReg list_fsl[] = {
1552 {"msi", &openpic_msi_ops_be,
1553 OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE},
1554 {"summary", &openpic_summary_ops_be,
1555 OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE},
1556 {NULL}
1557 };
1558
73d963c0 1559 if (opp->nb_cpus > MAX_CPU) {
c6bd8c70
MA
1560 error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE,
1561 TYPE_OPENPIC, "nb_cpus", (uint64_t)opp->nb_cpus,
1562 (uint64_t)0, (uint64_t)MAX_CPU);
73d963c0
MR
1563 return;
1564 }
1565
d0b72631
AG
1566 switch (opp->model) {
1567 case OPENPIC_MODEL_FSL_MPIC_20:
1568 default:
e0dfe5b1
SW
1569 opp->fsl = &fsl_mpic_20;
1570 opp->brr1 = 0x00400200;
be7c236f 1571 opp->flags |= OPENPIC_FLAG_IDR_CRIT;
d0b72631 1572 opp->nb_irqs = 80;
e0dfe5b1 1573 opp->mpic_mode_mask = GCR_MODE_MIXED;
68c2dd70 1574
e0dfe5b1
SW
1575 fsl_common_init(opp);
1576 map_list(opp, list_be, &list_count);
1577 map_list(opp, list_fsl, &list_count);
6c5e84c2 1578
e0dfe5b1 1579 break;
6c5e84c2 1580
e0dfe5b1
SW
1581 case OPENPIC_MODEL_FSL_MPIC_42:
1582 opp->fsl = &fsl_mpic_42;
1583 opp->brr1 = 0x00400402;
1584 opp->flags |= OPENPIC_FLAG_ILR;
1585 opp->nb_irqs = 196;
1586 opp->mpic_mode_mask = GCR_MODE_PROXY;
6c5e84c2 1587
e0dfe5b1
SW
1588 fsl_common_init(opp);
1589 map_list(opp, list_be, &list_count);
1590 map_list(opp, list_fsl, &list_count);
6c5e84c2 1591
d0b72631 1592 break;
6c5e84c2 1593
d0b72631
AG
1594 case OPENPIC_MODEL_RAVEN:
1595 opp->nb_irqs = RAVEN_MAX_EXT;
1596 opp->vid = VID_REVISION_1_3;
be7c236f 1597 opp->vir = VIR_GENERIC;
0fe04622 1598 opp->vector_mask = 0xFF;
be7c236f
SW
1599 opp->tfrr_reset = 4160000;
1600 opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK;
1601 opp->idr_reset = 0;
d0b72631
AG
1602 opp->max_irq = RAVEN_MAX_IRQ;
1603 opp->irq_ipi0 = RAVEN_IPI_IRQ;
1604 opp->irq_tim0 = RAVEN_TMR_IRQ;
dbbbfd60 1605 opp->brr1 = -1;
86e56a88 1606 opp->mpic_mode_mask = GCR_MODE_MIXED;
d0b72631 1607
d0b72631 1608 if (opp->nb_cpus != 1) {
cbe72019
AF
1609 error_setg(errp, "Only UP supported today");
1610 return;
d0b72631 1611 }
780d16b7 1612
e0dfe5b1
SW
1613 map_list(opp, list_le, &list_count);
1614 break;
780d16b7 1615 }
3b46e624 1616
d0b72631 1617 for (i = 0; i < opp->nb_cpus; i++) {
aa2ac1da 1618 opp->dst[i].irqs = g_new0(qemu_irq, OPENPIC_OUTPUT_NB);
d0b72631 1619 for (j = 0; j < OPENPIC_OUTPUT_NB; j++) {
cbe72019 1620 sysbus_init_irq(d, &opp->dst[i].irqs[j]);
d0b72631 1621 }
2ada66f9 1622
e5f6e732 1623 opp->dst[i].raised.queue_size = IRQQUEUE_SIZE_BITS;
2ada66f9 1624 opp->dst[i].raised.queue = bitmap_new(IRQQUEUE_SIZE_BITS);
e5f6e732 1625 opp->dst[i].servicing.queue_size = IRQQUEUE_SIZE_BITS;
2ada66f9 1626 opp->dst[i].servicing.queue = bitmap_new(IRQQUEUE_SIZE_BITS);
d0b72631
AG
1627 }
1628
cbe72019
AF
1629 sysbus_init_mmio(d, &opp->mem);
1630 qdev_init_gpio_in(dev, openpic_set_irq, opp->max_irq);
b7169916
AJ
1631}
1632
d0b72631
AG
1633static Property openpic_properties[] = {
1634 DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20),
1635 DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1),
1636 DEFINE_PROP_END_OF_LIST(),
1637};
71cf9e62 1638
cbe72019 1639static void openpic_class_init(ObjectClass *oc, void *data)
d0b72631 1640{
cbe72019 1641 DeviceClass *dc = DEVICE_CLASS(oc);
b7169916 1642
cbe72019 1643 dc->realize = openpic_realize;
d0b72631
AG
1644 dc->props = openpic_properties;
1645 dc->reset = openpic_reset;
e5f6e732 1646 dc->vmsd = &vmstate_openpic;
29f8dd66 1647 set_bit(DEVICE_CATEGORY_MISC, dc->categories);
d0b72631 1648}
71cf9e62 1649
8c43a6f0 1650static const TypeInfo openpic_info = {
e1766344 1651 .name = TYPE_OPENPIC,
d0b72631
AG
1652 .parent = TYPE_SYS_BUS_DEVICE,
1653 .instance_size = sizeof(OpenPICState),
cbe72019 1654 .instance_init = openpic_init,
d0b72631
AG
1655 .class_init = openpic_class_init,
1656};
b7169916 1657
d0b72631
AG
1658static void openpic_register_types(void)
1659{
1660 type_register_static(&openpic_info);
dbda808a 1661}
d0b72631
AG
1662
1663type_init(openpic_register_types)
This page took 1.104684 seconds and 4 git commands to generate.