]>
Commit | Line | Data |
---|---|---|
dbda808a FB |
1 | /* |
2 | * OpenPIC emulation | |
5fafdf24 | 3 | * |
dbda808a | 4 | * Copyright (c) 2004 Jocelyn Mayer |
704c7e5d | 5 | * 2011 Alexander Graf |
5fafdf24 | 6 | * |
dbda808a FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
25 | /* | |
26 | * | |
27 | * Based on OpenPic implementations: | |
67b55785 | 28 | * - Intel GW80314 I/O companion chip developer's manual |
dbda808a FB |
29 | * - Motorola MPC8245 & MPC8540 user manuals. |
30 | * - Motorola MCP750 (aka Raven) programmer manual. | |
31 | * - Motorola Harrier programmer manuel | |
32 | * | |
33 | * Serial interrupts, as implemented in Raven chipset are not supported yet. | |
5fafdf24 | 34 | * |
dbda808a | 35 | */ |
83c9f4ca PB |
36 | #include "hw/hw.h" |
37 | #include "hw/ppc/mac.h" | |
38 | #include "hw/pci/pci.h" | |
0d09e41a | 39 | #include "hw/ppc/openpic.h" |
2b927571 | 40 | #include "hw/ppc/ppc_e500.h" |
83c9f4ca PB |
41 | #include "hw/sysbus.h" |
42 | #include "hw/pci/msi.h" | |
e69a17f6 | 43 | #include "qemu/bitops.h" |
73d963c0 | 44 | #include "qapi/qmp/qerror.h" |
dbda808a | 45 | |
611493d9 | 46 | //#define DEBUG_OPENPIC |
dbda808a FB |
47 | |
48 | #ifdef DEBUG_OPENPIC | |
4c4f0e48 | 49 | static const int debug_openpic = 1; |
dbda808a | 50 | #else |
4c4f0e48 | 51 | static const int debug_openpic = 0; |
dbda808a | 52 | #endif |
dbda808a | 53 | |
4c4f0e48 SW |
54 | #define DPRINTF(fmt, ...) do { \ |
55 | if (debug_openpic) { \ | |
56 | printf(fmt , ## __VA_ARGS__); \ | |
57 | } \ | |
58 | } while (0) | |
59 | ||
e0dfe5b1 | 60 | #define MAX_CPU 32 |
732aa6ec | 61 | #define MAX_MSI 8 |
dbda808a | 62 | #define VID 0x03 /* MPIC version ID */ |
dbda808a | 63 | |
d0b72631 | 64 | /* OpenPIC capability flags */ |
be7c236f | 65 | #define OPENPIC_FLAG_IDR_CRIT (1 << 0) |
e0dfe5b1 | 66 | #define OPENPIC_FLAG_ILR (2 << 0) |
dbda808a | 67 | |
d0b72631 | 68 | /* OpenPIC address map */ |
780d16b7 AG |
69 | #define OPENPIC_GLB_REG_START 0x0 |
70 | #define OPENPIC_GLB_REG_SIZE 0x10F0 | |
71 | #define OPENPIC_TMR_REG_START 0x10F0 | |
72 | #define OPENPIC_TMR_REG_SIZE 0x220 | |
732aa6ec AG |
73 | #define OPENPIC_MSI_REG_START 0x1600 |
74 | #define OPENPIC_MSI_REG_SIZE 0x200 | |
e0dfe5b1 SW |
75 | #define OPENPIC_SUMMARY_REG_START 0x3800 |
76 | #define OPENPIC_SUMMARY_REG_SIZE 0x800 | |
780d16b7 | 77 | #define OPENPIC_SRC_REG_START 0x10000 |
8935a442 | 78 | #define OPENPIC_SRC_REG_SIZE (OPENPIC_MAX_SRC * 0x20) |
780d16b7 AG |
79 | #define OPENPIC_CPU_REG_START 0x20000 |
80 | #define OPENPIC_CPU_REG_SIZE 0x100 + ((MAX_CPU - 1) * 0x1000) | |
81 | ||
d0b72631 AG |
82 | /* Raven */ |
83 | #define RAVEN_MAX_CPU 2 | |
84 | #define RAVEN_MAX_EXT 48 | |
85 | #define RAVEN_MAX_IRQ 64 | |
8935a442 SW |
86 | #define RAVEN_MAX_TMR OPENPIC_MAX_TMR |
87 | #define RAVEN_MAX_IPI OPENPIC_MAX_IPI | |
d0b72631 AG |
88 | |
89 | /* Interrupt definitions */ | |
90 | #define RAVEN_FE_IRQ (RAVEN_MAX_EXT) /* Internal functional IRQ */ | |
91 | #define RAVEN_ERR_IRQ (RAVEN_MAX_EXT + 1) /* Error IRQ */ | |
92 | #define RAVEN_TMR_IRQ (RAVEN_MAX_EXT + 2) /* First timer IRQ */ | |
93 | #define RAVEN_IPI_IRQ (RAVEN_TMR_IRQ + RAVEN_MAX_TMR) /* First IPI IRQ */ | |
94 | /* First doorbell IRQ */ | |
95 | #define RAVEN_DBL_IRQ (RAVEN_IPI_IRQ + (RAVEN_MAX_CPU * RAVEN_MAX_IPI)) | |
96 | ||
e0dfe5b1 SW |
97 | typedef struct FslMpicInfo { |
98 | int max_ext; | |
99 | } FslMpicInfo; | |
dbda808a | 100 | |
e0dfe5b1 SW |
101 | static FslMpicInfo fsl_mpic_20 = { |
102 | .max_ext = 12, | |
103 | }; | |
b7169916 | 104 | |
e0dfe5b1 SW |
105 | static FslMpicInfo fsl_mpic_42 = { |
106 | .max_ext = 12, | |
107 | }; | |
3e772232 | 108 | |
be7c236f SW |
109 | #define FRR_NIRQ_SHIFT 16 |
110 | #define FRR_NCPU_SHIFT 8 | |
111 | #define FRR_VID_SHIFT 0 | |
825463b3 AG |
112 | |
113 | #define VID_REVISION_1_2 2 | |
d0b72631 | 114 | #define VID_REVISION_1_3 3 |
825463b3 | 115 | |
be7c236f | 116 | #define VIR_GENERIC 0x00000000 /* Generic Vendor ID */ |
825463b3 | 117 | |
be7c236f | 118 | #define GCR_RESET 0x80000000 |
68c2dd70 AG |
119 | #define GCR_MODE_PASS 0x00000000 |
120 | #define GCR_MODE_MIXED 0x20000000 | |
121 | #define GCR_MODE_PROXY 0x60000000 | |
71c6cacb | 122 | |
be7c236f SW |
123 | #define TBCR_CI 0x80000000 /* count inhibit */ |
124 | #define TCCR_TOG 0x80000000 /* toggles when decrement to zero */ | |
825463b3 | 125 | |
1945dbc1 | 126 | #define IDR_EP_SHIFT 31 |
def60298 | 127 | #define IDR_EP_MASK (1U << IDR_EP_SHIFT) |
1945dbc1 AG |
128 | #define IDR_CI0_SHIFT 30 |
129 | #define IDR_CI1_SHIFT 29 | |
130 | #define IDR_P1_SHIFT 1 | |
131 | #define IDR_P0_SHIFT 0 | |
b7169916 | 132 | |
e0dfe5b1 SW |
133 | #define ILR_INTTGT_MASK 0x000000ff |
134 | #define ILR_INTTGT_INT 0x00 | |
135 | #define ILR_INTTGT_CINT 0x01 /* critical */ | |
136 | #define ILR_INTTGT_MCP 0x02 /* machine check */ | |
137 | ||
138 | /* The currently supported INTTGT values happen to be the same as QEMU's | |
139 | * openpic output codes, but don't depend on this. The output codes | |
140 | * could change (unlikely, but...) or support could be added for | |
141 | * more INTTGT values. | |
142 | */ | |
143 | static const int inttgt_output[][2] = { | |
144 | { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT }, | |
145 | { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT }, | |
146 | { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK }, | |
147 | }; | |
148 | ||
149 | static int inttgt_to_output(int inttgt) | |
150 | { | |
151 | int i; | |
152 | ||
153 | for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) { | |
154 | if (inttgt_output[i][0] == inttgt) { | |
155 | return inttgt_output[i][1]; | |
156 | } | |
157 | } | |
158 | ||
159 | fprintf(stderr, "%s: unsupported inttgt %d\n", __func__, inttgt); | |
160 | return OPENPIC_OUTPUT_INT; | |
161 | } | |
162 | ||
163 | static int output_to_inttgt(int output) | |
164 | { | |
165 | int i; | |
166 | ||
167 | for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) { | |
168 | if (inttgt_output[i][1] == output) { | |
169 | return inttgt_output[i][0]; | |
170 | } | |
171 | } | |
172 | ||
173 | abort(); | |
174 | } | |
175 | ||
732aa6ec AG |
176 | #define MSIIR_OFFSET 0x140 |
177 | #define MSIIR_SRS_SHIFT 29 | |
178 | #define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT) | |
179 | #define MSIIR_IBS_SHIFT 24 | |
180 | #define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT) | |
181 | ||
704c7e5d AG |
182 | static int get_current_cpu(void) |
183 | { | |
4917cf44 | 184 | if (!current_cpu) { |
c3203fa5 SW |
185 | return -1; |
186 | } | |
187 | ||
4917cf44 | 188 | return current_cpu->cpu_index; |
704c7e5d AG |
189 | } |
190 | ||
a8170e5e | 191 | static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr, |
704c7e5d | 192 | int idx); |
a8170e5e | 193 | static void openpic_cpu_write_internal(void *opaque, hwaddr addr, |
704c7e5d | 194 | uint32_t val, int idx); |
8ebe65f3 | 195 | static void openpic_reset(DeviceState *d); |
704c7e5d | 196 | |
6c5e84c2 SW |
197 | typedef enum IRQType { |
198 | IRQ_TYPE_NORMAL = 0, | |
199 | IRQ_TYPE_FSLINT, /* FSL internal interrupt -- level only */ | |
200 | IRQ_TYPE_FSLSPECIAL, /* FSL timer/IPI interrupt, edge, no polarity */ | |
201 | } IRQType; | |
202 | ||
af7e9e74 | 203 | typedef struct IRQQueue { |
e69a17f6 SW |
204 | /* Round up to the nearest 64 IRQs so that the queue length |
205 | * won't change when moving between 32 and 64 bit hosts. | |
206 | */ | |
8935a442 | 207 | unsigned long queue[BITS_TO_LONGS((OPENPIC_MAX_IRQ + 63) & ~63)]; |
dbda808a FB |
208 | int next; |
209 | int priority; | |
af7e9e74 | 210 | } IRQQueue; |
dbda808a | 211 | |
af7e9e74 | 212 | typedef struct IRQSource { |
be7c236f SW |
213 | uint32_t ivpr; /* IRQ vector/priority register */ |
214 | uint32_t idr; /* IRQ destination register */ | |
5e22c276 | 215 | uint32_t destmask; /* bitmap of CPU destinations */ |
dbda808a | 216 | int last_cpu; |
5e22c276 | 217 | int output; /* IRQ level, e.g. OPENPIC_OUTPUT_INT */ |
611493d9 | 218 | int pending; /* TRUE if IRQ is pending */ |
6c5e84c2 SW |
219 | IRQType type; |
220 | bool level:1; /* level-triggered */ | |
72c1da2c | 221 | bool nomask:1; /* critical interrupts ignore mask on some FSL MPICs */ |
af7e9e74 | 222 | } IRQSource; |
dbda808a | 223 | |
be7c236f | 224 | #define IVPR_MASK_SHIFT 31 |
def60298 | 225 | #define IVPR_MASK_MASK (1U << IVPR_MASK_SHIFT) |
be7c236f | 226 | #define IVPR_ACTIVITY_SHIFT 30 |
def60298 | 227 | #define IVPR_ACTIVITY_MASK (1U << IVPR_ACTIVITY_SHIFT) |
be7c236f | 228 | #define IVPR_MODE_SHIFT 29 |
def60298 | 229 | #define IVPR_MODE_MASK (1U << IVPR_MODE_SHIFT) |
be7c236f | 230 | #define IVPR_POLARITY_SHIFT 23 |
def60298 | 231 | #define IVPR_POLARITY_MASK (1U << IVPR_POLARITY_SHIFT) |
be7c236f | 232 | #define IVPR_SENSE_SHIFT 22 |
def60298 | 233 | #define IVPR_SENSE_MASK (1U << IVPR_SENSE_SHIFT) |
be7c236f | 234 | |
def60298 | 235 | #define IVPR_PRIORITY_MASK (0xFU << 16) |
be7c236f SW |
236 | #define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16)) |
237 | #define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask) | |
238 | ||
239 | /* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */ | |
240 | #define IDR_EP 0x80000000 /* external pin */ | |
241 | #define IDR_CI 0x40000000 /* critical interrupt */ | |
71c6cacb | 242 | |
af7e9e74 | 243 | typedef struct IRQDest { |
eb438427 | 244 | int32_t ctpr; /* CPU current task priority */ |
af7e9e74 AG |
245 | IRQQueue raised; |
246 | IRQQueue servicing; | |
e9df014c | 247 | qemu_irq *irqs; |
9f1d4b1d SW |
248 | |
249 | /* Count of IRQ sources asserting on non-INT outputs */ | |
250 | uint32_t outputs_active[OPENPIC_OUTPUT_NB]; | |
af7e9e74 | 251 | } IRQDest; |
dbda808a | 252 | |
e1766344 AF |
253 | #define OPENPIC(obj) OBJECT_CHECK(OpenPICState, (obj), TYPE_OPENPIC) |
254 | ||
6d544ee8 | 255 | typedef struct OpenPICState { |
e1766344 AF |
256 | /*< private >*/ |
257 | SysBusDevice parent_obj; | |
258 | /*< public >*/ | |
259 | ||
23c5e4ca | 260 | MemoryRegion mem; |
71cf9e62 | 261 | |
5861a338 | 262 | /* Behavior control */ |
e0dfe5b1 | 263 | FslMpicInfo *fsl; |
d0b72631 | 264 | uint32_t model; |
5861a338 | 265 | uint32_t flags; |
825463b3 AG |
266 | uint32_t nb_irqs; |
267 | uint32_t vid; | |
be7c236f | 268 | uint32_t vir; /* Vendor identification register */ |
0fe04622 | 269 | uint32_t vector_mask; |
be7c236f SW |
270 | uint32_t tfrr_reset; |
271 | uint32_t ivpr_reset; | |
272 | uint32_t idr_reset; | |
dbbbfd60 | 273 | uint32_t brr1; |
68c2dd70 | 274 | uint32_t mpic_mode_mask; |
5861a338 | 275 | |
71cf9e62 | 276 | /* Sub-regions */ |
e0dfe5b1 | 277 | MemoryRegion sub_io_mem[6]; |
71cf9e62 | 278 | |
dbda808a | 279 | /* Global registers */ |
be7c236f SW |
280 | uint32_t frr; /* Feature reporting register */ |
281 | uint32_t gcr; /* Global configuration register */ | |
282 | uint32_t pir; /* Processor initialization register */ | |
dbda808a | 283 | uint32_t spve; /* Spurious vector register */ |
be7c236f | 284 | uint32_t tfrr; /* Timer frequency reporting register */ |
dbda808a | 285 | /* Source registers */ |
8935a442 | 286 | IRQSource src[OPENPIC_MAX_IRQ]; |
dbda808a | 287 | /* Local registers per output pin */ |
af7e9e74 | 288 | IRQDest dst[MAX_CPU]; |
d0b72631 | 289 | uint32_t nb_cpus; |
dbda808a FB |
290 | /* Timer registers */ |
291 | struct { | |
be7c236f SW |
292 | uint32_t tccr; /* Global timer current count register */ |
293 | uint32_t tbcr; /* Global timer base count register */ | |
8935a442 | 294 | } timers[OPENPIC_MAX_TMR]; |
732aa6ec AG |
295 | /* Shared MSI registers */ |
296 | struct { | |
297 | uint32_t msir; /* Shared Message Signaled Interrupt Register */ | |
298 | } msi[MAX_MSI]; | |
d0b72631 AG |
299 | uint32_t max_irq; |
300 | uint32_t irq_ipi0; | |
301 | uint32_t irq_tim0; | |
732aa6ec | 302 | uint32_t irq_msi; |
6d544ee8 | 303 | } OpenPICState; |
dbda808a | 304 | |
af7e9e74 | 305 | static inline void IRQ_setbit(IRQQueue *q, int n_IRQ) |
dbda808a | 306 | { |
e69a17f6 | 307 | set_bit(n_IRQ, q->queue); |
dbda808a FB |
308 | } |
309 | ||
af7e9e74 | 310 | static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ) |
dbda808a | 311 | { |
e69a17f6 | 312 | clear_bit(n_IRQ, q->queue); |
dbda808a FB |
313 | } |
314 | ||
af7e9e74 | 315 | static void IRQ_check(OpenPICState *opp, IRQQueue *q) |
dbda808a | 316 | { |
4417c733 SW |
317 | int irq = -1; |
318 | int next = -1; | |
319 | int priority = -1; | |
320 | ||
321 | for (;;) { | |
322 | irq = find_next_bit(q->queue, opp->max_irq, irq + 1); | |
323 | if (irq == opp->max_irq) { | |
324 | break; | |
325 | } | |
76aec1f8 | 326 | |
4417c733 SW |
327 | DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n", |
328 | irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority); | |
76aec1f8 | 329 | |
4417c733 SW |
330 | if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) { |
331 | next = irq; | |
332 | priority = IVPR_PRIORITY(opp->src[irq].ivpr); | |
060fbfe1 | 333 | } |
dbda808a | 334 | } |
76aec1f8 | 335 | |
dbda808a FB |
336 | q->next = next; |
337 | q->priority = priority; | |
338 | } | |
339 | ||
af7e9e74 | 340 | static int IRQ_get_next(OpenPICState *opp, IRQQueue *q) |
dbda808a | 341 | { |
3c94378e SW |
342 | /* XXX: optimize */ |
343 | IRQ_check(opp, q); | |
dbda808a FB |
344 | |
345 | return q->next; | |
346 | } | |
347 | ||
9f1d4b1d SW |
348 | static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ, |
349 | bool active, bool was_active) | |
dbda808a | 350 | { |
af7e9e74 AG |
351 | IRQDest *dst; |
352 | IRQSource *src; | |
dbda808a FB |
353 | int priority; |
354 | ||
355 | dst = &opp->dst[n_CPU]; | |
356 | src = &opp->src[n_IRQ]; | |
5e22c276 | 357 | |
9f1d4b1d SW |
358 | DPRINTF("%s: IRQ %d active %d was %d\n", |
359 | __func__, n_IRQ, active, was_active); | |
360 | ||
5e22c276 | 361 | if (src->output != OPENPIC_OUTPUT_INT) { |
9f1d4b1d SW |
362 | DPRINTF("%s: output %d irq %d active %d was %d count %d\n", |
363 | __func__, src->output, n_IRQ, active, was_active, | |
364 | dst->outputs_active[src->output]); | |
365 | ||
5e22c276 SW |
366 | /* On Freescale MPIC, critical interrupts ignore priority, |
367 | * IACK, EOI, etc. Before MPIC v4.1 they also ignore | |
368 | * masking. | |
369 | */ | |
9f1d4b1d SW |
370 | if (active) { |
371 | if (!was_active && dst->outputs_active[src->output]++ == 0) { | |
372 | DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d\n", | |
373 | __func__, src->output, n_CPU, n_IRQ); | |
374 | qemu_irq_raise(dst->irqs[src->output]); | |
375 | } | |
376 | } else { | |
377 | if (was_active && --dst->outputs_active[src->output] == 0) { | |
378 | DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d\n", | |
379 | __func__, src->output, n_CPU, n_IRQ); | |
380 | qemu_irq_lower(dst->irqs[src->output]); | |
381 | } | |
382 | } | |
383 | ||
060fbfe1 | 384 | return; |
dbda808a | 385 | } |
5e22c276 | 386 | |
be7c236f | 387 | priority = IVPR_PRIORITY(src->ivpr); |
9f1d4b1d SW |
388 | |
389 | /* Even if the interrupt doesn't have enough priority, | |
390 | * it is still raised, in case ctpr is lowered later. | |
391 | */ | |
392 | if (active) { | |
393 | IRQ_setbit(&dst->raised, n_IRQ); | |
394 | } else { | |
395 | IRQ_resetbit(&dst->raised, n_IRQ); | |
dbda808a | 396 | } |
9f1d4b1d | 397 | |
3c94378e | 398 | IRQ_check(opp, &dst->raised); |
9f1d4b1d SW |
399 | |
400 | if (active && priority <= dst->ctpr) { | |
401 | DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n", | |
402 | __func__, n_IRQ, priority, dst->ctpr, n_CPU); | |
403 | active = 0; | |
e9df014c | 404 | } |
9f1d4b1d SW |
405 | |
406 | if (active) { | |
407 | if (IRQ_get_next(opp, &dst->servicing) >= 0 && | |
408 | priority <= dst->servicing.priority) { | |
409 | DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n", | |
410 | __func__, n_IRQ, dst->servicing.next, n_CPU); | |
411 | } else { | |
412 | DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n", | |
413 | __func__, n_CPU, n_IRQ, dst->raised.next); | |
414 | qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]); | |
415 | } | |
416 | } else { | |
417 | IRQ_get_next(opp, &dst->servicing); | |
418 | if (dst->raised.priority > dst->ctpr && | |
419 | dst->raised.priority > dst->servicing.priority) { | |
420 | DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n", | |
421 | __func__, n_IRQ, dst->raised.next, dst->raised.priority, | |
422 | dst->ctpr, dst->servicing.priority, n_CPU); | |
423 | /* IRQ line stays asserted */ | |
424 | } else { | |
425 | DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n", | |
426 | __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU); | |
427 | qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]); | |
428 | } | |
dbda808a FB |
429 | } |
430 | } | |
431 | ||
611493d9 | 432 | /* update pic state because registers for n_IRQ have changed value */ |
6d544ee8 | 433 | static void openpic_update_irq(OpenPICState *opp, int n_IRQ) |
dbda808a | 434 | { |
af7e9e74 | 435 | IRQSource *src; |
9f1d4b1d | 436 | bool active, was_active; |
dbda808a FB |
437 | int i; |
438 | ||
439 | src = &opp->src[n_IRQ]; | |
9f1d4b1d | 440 | active = src->pending; |
611493d9 | 441 | |
72c1da2c | 442 | if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) { |
060fbfe1 | 443 | /* Interrupt source is disabled */ |
e9df014c | 444 | DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ); |
9f1d4b1d | 445 | active = false; |
dbda808a | 446 | } |
9f1d4b1d SW |
447 | |
448 | was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK); | |
449 | ||
450 | /* | |
451 | * We don't have a similar check for already-active because | |
452 | * ctpr may have changed and we need to withdraw the interrupt. | |
453 | */ | |
454 | if (!active && !was_active) { | |
455 | DPRINTF("%s: IRQ %d is already inactive\n", __func__, n_IRQ); | |
060fbfe1 | 456 | return; |
dbda808a | 457 | } |
9f1d4b1d SW |
458 | |
459 | if (active) { | |
460 | src->ivpr |= IVPR_ACTIVITY_MASK; | |
461 | } else { | |
462 | src->ivpr &= ~IVPR_ACTIVITY_MASK; | |
611493d9 | 463 | } |
9f1d4b1d | 464 | |
f40c360c | 465 | if (src->destmask == 0) { |
060fbfe1 | 466 | /* No target */ |
e9df014c | 467 | DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ); |
060fbfe1 | 468 | return; |
dbda808a | 469 | } |
611493d9 | 470 | |
f40c360c | 471 | if (src->destmask == (1 << src->last_cpu)) { |
e9df014c | 472 | /* Only one CPU is allowed to receive this IRQ */ |
9f1d4b1d | 473 | IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active); |
be7c236f | 474 | } else if (!(src->ivpr & IVPR_MODE_MASK)) { |
611493d9 FB |
475 | /* Directed delivery mode */ |
476 | for (i = 0; i < opp->nb_cpus; i++) { | |
5e22c276 | 477 | if (src->destmask & (1 << i)) { |
9f1d4b1d | 478 | IRQ_local_pipe(opp, i, n_IRQ, active, was_active); |
1945dbc1 | 479 | } |
611493d9 | 480 | } |
dbda808a | 481 | } else { |
611493d9 | 482 | /* Distributed delivery mode */ |
e9df014c | 483 | for (i = src->last_cpu + 1; i != src->last_cpu; i++) { |
af7e9e74 | 484 | if (i == opp->nb_cpus) { |
611493d9 | 485 | i = 0; |
af7e9e74 | 486 | } |
5e22c276 | 487 | if (src->destmask & (1 << i)) { |
9f1d4b1d | 488 | IRQ_local_pipe(opp, i, n_IRQ, active, was_active); |
611493d9 FB |
489 | src->last_cpu = i; |
490 | break; | |
491 | } | |
492 | } | |
493 | } | |
494 | } | |
495 | ||
d537cf6c | 496 | static void openpic_set_irq(void *opaque, int n_IRQ, int level) |
611493d9 | 497 | { |
6d544ee8 | 498 | OpenPICState *opp = opaque; |
af7e9e74 | 499 | IRQSource *src; |
611493d9 | 500 | |
8935a442 | 501 | if (n_IRQ >= OPENPIC_MAX_IRQ) { |
65b9d0d5 SW |
502 | fprintf(stderr, "%s: IRQ %d out of range\n", __func__, n_IRQ); |
503 | abort(); | |
504 | } | |
611493d9 FB |
505 | |
506 | src = &opp->src[n_IRQ]; | |
be7c236f SW |
507 | DPRINTF("openpic: set irq %d = %d ivpr=0x%08x\n", |
508 | n_IRQ, level, src->ivpr); | |
6c5e84c2 | 509 | if (src->level) { |
611493d9 FB |
510 | /* level-sensitive irq */ |
511 | src->pending = level; | |
9f1d4b1d | 512 | openpic_update_irq(opp, n_IRQ); |
611493d9 FB |
513 | } else { |
514 | /* edge-sensitive irq */ | |
af7e9e74 | 515 | if (level) { |
611493d9 | 516 | src->pending = 1; |
9f1d4b1d SW |
517 | openpic_update_irq(opp, n_IRQ); |
518 | } | |
519 | ||
520 | if (src->output != OPENPIC_OUTPUT_INT) { | |
521 | /* Edge-triggered interrupts shouldn't be used | |
522 | * with non-INT delivery, but just in case, | |
523 | * try to make it do something sane rather than | |
524 | * cause an interrupt storm. This is close to | |
525 | * what you'd probably see happen in real hardware. | |
526 | */ | |
527 | src->pending = 0; | |
528 | openpic_update_irq(opp, n_IRQ); | |
af7e9e74 | 529 | } |
dbda808a FB |
530 | } |
531 | } | |
532 | ||
be7c236f | 533 | static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ) |
dbda808a | 534 | { |
be7c236f | 535 | return opp->src[n_IRQ].idr; |
8d3a8c1e | 536 | } |
dbda808a | 537 | |
e0dfe5b1 SW |
538 | static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ) |
539 | { | |
540 | if (opp->flags & OPENPIC_FLAG_ILR) { | |
541 | return output_to_inttgt(opp->src[n_IRQ].output); | |
542 | } | |
543 | ||
544 | return 0xffffffff; | |
545 | } | |
546 | ||
be7c236f | 547 | static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ) |
8d3a8c1e | 548 | { |
be7c236f | 549 | return opp->src[n_IRQ].ivpr; |
dbda808a FB |
550 | } |
551 | ||
be7c236f | 552 | static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val) |
dbda808a | 553 | { |
5e22c276 SW |
554 | IRQSource *src = &opp->src[n_IRQ]; |
555 | uint32_t normal_mask = (1UL << opp->nb_cpus) - 1; | |
556 | uint32_t crit_mask = 0; | |
557 | uint32_t mask = normal_mask; | |
558 | int crit_shift = IDR_EP_SHIFT - opp->nb_cpus; | |
559 | int i; | |
560 | ||
561 | if (opp->flags & OPENPIC_FLAG_IDR_CRIT) { | |
562 | crit_mask = mask << crit_shift; | |
563 | mask |= crit_mask | IDR_EP; | |
564 | } | |
565 | ||
566 | src->idr = val & mask; | |
567 | DPRINTF("Set IDR %d to 0x%08x\n", n_IRQ, src->idr); | |
568 | ||
569 | if (opp->flags & OPENPIC_FLAG_IDR_CRIT) { | |
570 | if (src->idr & crit_mask) { | |
571 | if (src->idr & normal_mask) { | |
572 | DPRINTF("%s: IRQ configured for multiple output types, using " | |
573 | "critical\n", __func__); | |
574 | } | |
dbda808a | 575 | |
5e22c276 | 576 | src->output = OPENPIC_OUTPUT_CINT; |
72c1da2c | 577 | src->nomask = true; |
5e22c276 SW |
578 | src->destmask = 0; |
579 | ||
580 | for (i = 0; i < opp->nb_cpus; i++) { | |
581 | int n_ci = IDR_CI0_SHIFT - i; | |
dbda808a | 582 | |
5e22c276 SW |
583 | if (src->idr & (1UL << n_ci)) { |
584 | src->destmask |= 1UL << i; | |
585 | } | |
586 | } | |
587 | } else { | |
588 | src->output = OPENPIC_OUTPUT_INT; | |
72c1da2c | 589 | src->nomask = false; |
5e22c276 SW |
590 | src->destmask = src->idr & normal_mask; |
591 | } | |
592 | } else { | |
593 | src->destmask = src->idr; | |
594 | } | |
11de8b71 AG |
595 | } |
596 | ||
e0dfe5b1 SW |
597 | static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val) |
598 | { | |
599 | if (opp->flags & OPENPIC_FLAG_ILR) { | |
600 | IRQSource *src = &opp->src[n_IRQ]; | |
601 | ||
602 | src->output = inttgt_to_output(val & ILR_INTTGT_MASK); | |
603 | DPRINTF("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr, | |
604 | src->output); | |
605 | ||
606 | /* TODO: on MPIC v4.0 only, set nomask for non-INT */ | |
607 | } | |
608 | } | |
609 | ||
be7c236f | 610 | static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val) |
11de8b71 | 611 | { |
6c5e84c2 SW |
612 | uint32_t mask; |
613 | ||
614 | /* NOTE when implementing newer FSL MPIC models: starting with v4.0, | |
615 | * the polarity bit is read-only on internal interrupts. | |
616 | */ | |
617 | mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK | | |
618 | IVPR_POLARITY_MASK | opp->vector_mask; | |
619 | ||
11de8b71 | 620 | /* ACTIVITY bit is read-only */ |
6c5e84c2 SW |
621 | opp->src[n_IRQ].ivpr = |
622 | (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask); | |
623 | ||
624 | /* For FSL internal interrupts, The sense bit is reserved and zero, | |
625 | * and the interrupt is always level-triggered. Timers and IPIs | |
626 | * have no sense or polarity bits, and are edge-triggered. | |
627 | */ | |
628 | switch (opp->src[n_IRQ].type) { | |
629 | case IRQ_TYPE_NORMAL: | |
630 | opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK); | |
631 | break; | |
632 | ||
633 | case IRQ_TYPE_FSLINT: | |
634 | opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK; | |
635 | break; | |
636 | ||
637 | case IRQ_TYPE_FSLSPECIAL: | |
638 | opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK); | |
639 | break; | |
640 | } | |
641 | ||
11de8b71 | 642 | openpic_update_irq(opp, n_IRQ); |
be7c236f SW |
643 | DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val, |
644 | opp->src[n_IRQ].ivpr); | |
dbda808a FB |
645 | } |
646 | ||
7f11573b AG |
647 | static void openpic_gcr_write(OpenPICState *opp, uint64_t val) |
648 | { | |
e49798b1 | 649 | bool mpic_proxy = false; |
1ac3d713 | 650 | |
7f11573b | 651 | if (val & GCR_RESET) { |
e1766344 | 652 | openpic_reset(DEVICE(opp)); |
1ac3d713 AG |
653 | return; |
654 | } | |
7f11573b | 655 | |
1ac3d713 AG |
656 | opp->gcr &= ~opp->mpic_mode_mask; |
657 | opp->gcr |= val & opp->mpic_mode_mask; | |
7f11573b | 658 | |
1ac3d713 AG |
659 | /* Set external proxy mode */ |
660 | if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) { | |
e49798b1 | 661 | mpic_proxy = true; |
7f11573b | 662 | } |
e49798b1 AG |
663 | |
664 | ppce500_set_mpic_proxy(mpic_proxy); | |
7f11573b AG |
665 | } |
666 | ||
b9b2aaa3 AG |
667 | static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val, |
668 | unsigned len) | |
dbda808a | 669 | { |
6d544ee8 | 670 | OpenPICState *opp = opaque; |
af7e9e74 | 671 | IRQDest *dst; |
e9df014c | 672 | int idx; |
dbda808a | 673 | |
4c4f0e48 SW |
674 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n", |
675 | __func__, addr, val); | |
af7e9e74 | 676 | if (addr & 0xF) { |
dbda808a | 677 | return; |
af7e9e74 | 678 | } |
dbda808a | 679 | switch (addr) { |
3e772232 BB |
680 | case 0x00: /* Block Revision Register1 (BRR1) is Readonly */ |
681 | break; | |
704c7e5d AG |
682 | case 0x40: |
683 | case 0x50: | |
684 | case 0x60: | |
685 | case 0x70: | |
686 | case 0x80: | |
687 | case 0x90: | |
688 | case 0xA0: | |
689 | case 0xB0: | |
690 | openpic_cpu_write_internal(opp, addr, val, get_current_cpu()); | |
dbda808a | 691 | break; |
be7c236f | 692 | case 0x1000: /* FRR */ |
dbda808a | 693 | break; |
be7c236f | 694 | case 0x1020: /* GCR */ |
7f11573b | 695 | openpic_gcr_write(opp, val); |
060fbfe1 | 696 | break; |
be7c236f | 697 | case 0x1080: /* VIR */ |
060fbfe1 | 698 | break; |
be7c236f | 699 | case 0x1090: /* PIR */ |
e9df014c | 700 | for (idx = 0; idx < opp->nb_cpus; idx++) { |
be7c236f | 701 | if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) { |
e9df014c JM |
702 | DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx); |
703 | dst = &opp->dst[idx]; | |
704 | qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]); | |
be7c236f | 705 | } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) { |
e9df014c JM |
706 | DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx); |
707 | dst = &opp->dst[idx]; | |
708 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]); | |
709 | } | |
dbda808a | 710 | } |
be7c236f | 711 | opp->pir = val; |
060fbfe1 | 712 | break; |
be7c236f | 713 | case 0x10A0: /* IPI_IVPR */ |
704c7e5d AG |
714 | case 0x10B0: |
715 | case 0x10C0: | |
716 | case 0x10D0: | |
dbda808a FB |
717 | { |
718 | int idx; | |
704c7e5d | 719 | idx = (addr - 0x10A0) >> 4; |
be7c236f | 720 | write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val); |
dbda808a FB |
721 | } |
722 | break; | |
704c7e5d | 723 | case 0x10E0: /* SPVE */ |
0fe04622 | 724 | opp->spve = val & opp->vector_mask; |
dbda808a | 725 | break; |
dbda808a FB |
726 | default: |
727 | break; | |
728 | } | |
729 | } | |
730 | ||
b9b2aaa3 | 731 | static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len) |
dbda808a | 732 | { |
6d544ee8 | 733 | OpenPICState *opp = opaque; |
dbda808a FB |
734 | uint32_t retval; |
735 | ||
4c4f0e48 | 736 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
dbda808a | 737 | retval = 0xFFFFFFFF; |
af7e9e74 | 738 | if (addr & 0xF) { |
dbda808a | 739 | return retval; |
af7e9e74 | 740 | } |
dbda808a | 741 | switch (addr) { |
be7c236f SW |
742 | case 0x1000: /* FRR */ |
743 | retval = opp->frr; | |
dbda808a | 744 | break; |
be7c236f SW |
745 | case 0x1020: /* GCR */ |
746 | retval = opp->gcr; | |
060fbfe1 | 747 | break; |
be7c236f SW |
748 | case 0x1080: /* VIR */ |
749 | retval = opp->vir; | |
060fbfe1 | 750 | break; |
be7c236f | 751 | case 0x1090: /* PIR */ |
dbda808a | 752 | retval = 0x00000000; |
060fbfe1 | 753 | break; |
3e772232 | 754 | case 0x00: /* Block Revision Register1 (BRR1) */ |
0d404683 SW |
755 | retval = opp->brr1; |
756 | break; | |
704c7e5d AG |
757 | case 0x40: |
758 | case 0x50: | |
759 | case 0x60: | |
760 | case 0x70: | |
761 | case 0x80: | |
762 | case 0x90: | |
763 | case 0xA0: | |
dbda808a | 764 | case 0xB0: |
704c7e5d AG |
765 | retval = openpic_cpu_read_internal(opp, addr, get_current_cpu()); |
766 | break; | |
be7c236f | 767 | case 0x10A0: /* IPI_IVPR */ |
704c7e5d AG |
768 | case 0x10B0: |
769 | case 0x10C0: | |
770 | case 0x10D0: | |
dbda808a FB |
771 | { |
772 | int idx; | |
704c7e5d | 773 | idx = (addr - 0x10A0) >> 4; |
be7c236f | 774 | retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx); |
dbda808a | 775 | } |
060fbfe1 | 776 | break; |
704c7e5d | 777 | case 0x10E0: /* SPVE */ |
dbda808a FB |
778 | retval = opp->spve; |
779 | break; | |
dbda808a FB |
780 | default: |
781 | break; | |
782 | } | |
4c4f0e48 | 783 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
784 | |
785 | return retval; | |
786 | } | |
787 | ||
6d544ee8 | 788 | static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val, |
b9b2aaa3 | 789 | unsigned len) |
dbda808a | 790 | { |
6d544ee8 | 791 | OpenPICState *opp = opaque; |
dbda808a FB |
792 | int idx; |
793 | ||
03274d44 SW |
794 | addr += 0x10f0; |
795 | ||
4c4f0e48 SW |
796 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n", |
797 | __func__, addr, val); | |
af7e9e74 | 798 | if (addr & 0xF) { |
dbda808a | 799 | return; |
af7e9e74 | 800 | } |
c38c0b8a | 801 | |
03274d44 | 802 | if (addr == 0x10f0) { |
be7c236f SW |
803 | /* TFRR */ |
804 | opp->tfrr = val; | |
c38c0b8a AG |
805 | return; |
806 | } | |
03274d44 SW |
807 | |
808 | idx = (addr >> 6) & 0x3; | |
809 | addr = addr & 0x30; | |
810 | ||
c38c0b8a | 811 | switch (addr & 0x30) { |
be7c236f | 812 | case 0x00: /* TCCR */ |
dbda808a | 813 | break; |
be7c236f SW |
814 | case 0x10: /* TBCR */ |
815 | if ((opp->timers[idx].tccr & TCCR_TOG) != 0 && | |
816 | (val & TBCR_CI) == 0 && | |
817 | (opp->timers[idx].tbcr & TBCR_CI) != 0) { | |
818 | opp->timers[idx].tccr &= ~TCCR_TOG; | |
71c6cacb | 819 | } |
be7c236f | 820 | opp->timers[idx].tbcr = val; |
060fbfe1 | 821 | break; |
be7c236f SW |
822 | case 0x20: /* TVPR */ |
823 | write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val); | |
060fbfe1 | 824 | break; |
be7c236f SW |
825 | case 0x30: /* TDR */ |
826 | write_IRQreg_idr(opp, opp->irq_tim0 + idx, val); | |
060fbfe1 | 827 | break; |
dbda808a FB |
828 | } |
829 | } | |
830 | ||
6d544ee8 | 831 | static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len) |
dbda808a | 832 | { |
6d544ee8 | 833 | OpenPICState *opp = opaque; |
c38c0b8a | 834 | uint32_t retval = -1; |
dbda808a FB |
835 | int idx; |
836 | ||
4c4f0e48 | 837 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
c38c0b8a AG |
838 | if (addr & 0xF) { |
839 | goto out; | |
840 | } | |
841 | idx = (addr >> 6) & 0x3; | |
842 | if (addr == 0x0) { | |
be7c236f SW |
843 | /* TFRR */ |
844 | retval = opp->tfrr; | |
c38c0b8a AG |
845 | goto out; |
846 | } | |
847 | switch (addr & 0x30) { | |
be7c236f SW |
848 | case 0x00: /* TCCR */ |
849 | retval = opp->timers[idx].tccr; | |
dbda808a | 850 | break; |
be7c236f SW |
851 | case 0x10: /* TBCR */ |
852 | retval = opp->timers[idx].tbcr; | |
060fbfe1 | 853 | break; |
be7c236f SW |
854 | case 0x20: /* TIPV */ |
855 | retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx); | |
060fbfe1 | 856 | break; |
c38c0b8a | 857 | case 0x30: /* TIDE (TIDR) */ |
be7c236f | 858 | retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx); |
060fbfe1 | 859 | break; |
dbda808a | 860 | } |
c38c0b8a AG |
861 | |
862 | out: | |
4c4f0e48 | 863 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
864 | |
865 | return retval; | |
866 | } | |
867 | ||
b9b2aaa3 AG |
868 | static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val, |
869 | unsigned len) | |
dbda808a | 870 | { |
6d544ee8 | 871 | OpenPICState *opp = opaque; |
dbda808a FB |
872 | int idx; |
873 | ||
4c4f0e48 SW |
874 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n", |
875 | __func__, addr, val); | |
e0dfe5b1 SW |
876 | |
877 | addr = addr & 0xffff; | |
dbda808a | 878 | idx = addr >> 5; |
e0dfe5b1 SW |
879 | |
880 | switch (addr & 0x1f) { | |
881 | case 0x00: | |
be7c236f | 882 | write_IRQreg_ivpr(opp, idx, val); |
e0dfe5b1 SW |
883 | break; |
884 | case 0x10: | |
885 | write_IRQreg_idr(opp, idx, val); | |
886 | break; | |
887 | case 0x18: | |
888 | write_IRQreg_ilr(opp, idx, val); | |
889 | break; | |
dbda808a FB |
890 | } |
891 | } | |
892 | ||
b9b2aaa3 | 893 | static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len) |
dbda808a | 894 | { |
6d544ee8 | 895 | OpenPICState *opp = opaque; |
dbda808a FB |
896 | uint32_t retval; |
897 | int idx; | |
898 | ||
4c4f0e48 | 899 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
dbda808a | 900 | retval = 0xFFFFFFFF; |
e0dfe5b1 SW |
901 | |
902 | addr = addr & 0xffff; | |
dbda808a | 903 | idx = addr >> 5; |
e0dfe5b1 SW |
904 | |
905 | switch (addr & 0x1f) { | |
906 | case 0x00: | |
be7c236f | 907 | retval = read_IRQreg_ivpr(opp, idx); |
e0dfe5b1 SW |
908 | break; |
909 | case 0x10: | |
910 | retval = read_IRQreg_idr(opp, idx); | |
911 | break; | |
912 | case 0x18: | |
913 | retval = read_IRQreg_ilr(opp, idx); | |
914 | break; | |
dbda808a | 915 | } |
dbda808a | 916 | |
e0dfe5b1 | 917 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
918 | return retval; |
919 | } | |
920 | ||
732aa6ec AG |
921 | static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val, |
922 | unsigned size) | |
923 | { | |
924 | OpenPICState *opp = opaque; | |
925 | int idx = opp->irq_msi; | |
926 | int srs, ibs; | |
927 | ||
4c4f0e48 SW |
928 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n", |
929 | __func__, addr, val); | |
732aa6ec AG |
930 | if (addr & 0xF) { |
931 | return; | |
932 | } | |
933 | ||
934 | switch (addr) { | |
935 | case MSIIR_OFFSET: | |
936 | srs = val >> MSIIR_SRS_SHIFT; | |
937 | idx += srs; | |
938 | ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT; | |
939 | opp->msi[srs].msir |= 1 << ibs; | |
940 | openpic_set_irq(opp, idx, 1); | |
941 | break; | |
942 | default: | |
943 | /* most registers are read-only, thus ignored */ | |
944 | break; | |
945 | } | |
946 | } | |
947 | ||
948 | static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size) | |
949 | { | |
950 | OpenPICState *opp = opaque; | |
951 | uint64_t r = 0; | |
952 | int i, srs; | |
953 | ||
4c4f0e48 | 954 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
732aa6ec AG |
955 | if (addr & 0xF) { |
956 | return -1; | |
957 | } | |
958 | ||
959 | srs = addr >> 4; | |
960 | ||
961 | switch (addr) { | |
962 | case 0x00: | |
963 | case 0x10: | |
964 | case 0x20: | |
965 | case 0x30: | |
966 | case 0x40: | |
967 | case 0x50: | |
968 | case 0x60: | |
969 | case 0x70: /* MSIRs */ | |
970 | r = opp->msi[srs].msir; | |
971 | /* Clear on read */ | |
972 | opp->msi[srs].msir = 0; | |
e99fd8af | 973 | openpic_set_irq(opp, opp->irq_msi + srs, 0); |
732aa6ec AG |
974 | break; |
975 | case 0x120: /* MSISR */ | |
976 | for (i = 0; i < MAX_MSI; i++) { | |
977 | r |= (opp->msi[i].msir ? 1 : 0) << i; | |
978 | } | |
979 | break; | |
980 | } | |
981 | ||
982 | return r; | |
983 | } | |
984 | ||
e0dfe5b1 SW |
985 | static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size) |
986 | { | |
987 | uint64_t r = 0; | |
988 | ||
989 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); | |
990 | ||
991 | /* TODO: EISR/EIMR */ | |
992 | ||
993 | return r; | |
994 | } | |
995 | ||
996 | static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val, | |
997 | unsigned size) | |
998 | { | |
999 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n", | |
1000 | __func__, addr, val); | |
1001 | ||
1002 | /* TODO: EISR/EIMR */ | |
1003 | } | |
1004 | ||
a8170e5e | 1005 | static void openpic_cpu_write_internal(void *opaque, hwaddr addr, |
704c7e5d | 1006 | uint32_t val, int idx) |
dbda808a | 1007 | { |
6d544ee8 | 1008 | OpenPICState *opp = opaque; |
af7e9e74 AG |
1009 | IRQSource *src; |
1010 | IRQDest *dst; | |
704c7e5d | 1011 | int s_IRQ, n_IRQ; |
dbda808a | 1012 | |
4c4f0e48 | 1013 | DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x\n", __func__, idx, |
704c7e5d | 1014 | addr, val); |
c3203fa5 SW |
1015 | |
1016 | if (idx < 0) { | |
dbda808a | 1017 | return; |
c3203fa5 SW |
1018 | } |
1019 | ||
af7e9e74 | 1020 | if (addr & 0xF) { |
dbda808a | 1021 | return; |
af7e9e74 | 1022 | } |
dbda808a FB |
1023 | dst = &opp->dst[idx]; |
1024 | addr &= 0xFF0; | |
1025 | switch (addr) { | |
704c7e5d | 1026 | case 0x40: /* IPIDR */ |
dbda808a FB |
1027 | case 0x50: |
1028 | case 0x60: | |
1029 | case 0x70: | |
1030 | idx = (addr - 0x40) >> 4; | |
a675155e | 1031 | /* we use IDE as mask which CPUs to deliver the IPI to still. */ |
f40c360c | 1032 | opp->src[opp->irq_ipi0 + idx].destmask |= val; |
b7169916 AJ |
1033 | openpic_set_irq(opp, opp->irq_ipi0 + idx, 1); |
1034 | openpic_set_irq(opp, opp->irq_ipi0 + idx, 0); | |
dbda808a | 1035 | break; |
be7c236f SW |
1036 | case 0x80: /* CTPR */ |
1037 | dst->ctpr = val & 0x0000000F; | |
9f1d4b1d SW |
1038 | |
1039 | DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d\n", | |
1040 | __func__, idx, dst->ctpr, dst->raised.priority, | |
1041 | dst->servicing.priority); | |
1042 | ||
1043 | if (dst->raised.priority <= dst->ctpr) { | |
1044 | DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr\n", | |
1045 | __func__, idx); | |
1046 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]); | |
1047 | } else if (dst->raised.priority > dst->servicing.priority) { | |
1048 | DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d\n", | |
1049 | __func__, idx, dst->raised.next); | |
1050 | qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]); | |
1051 | } | |
1052 | ||
060fbfe1 | 1053 | break; |
dbda808a | 1054 | case 0x90: /* WHOAMI */ |
060fbfe1 AJ |
1055 | /* Read-only register */ |
1056 | break; | |
be7c236f | 1057 | case 0xA0: /* IACK */ |
060fbfe1 AJ |
1058 | /* Read-only register */ |
1059 | break; | |
be7c236f SW |
1060 | case 0xB0: /* EOI */ |
1061 | DPRINTF("EOI\n"); | |
060fbfe1 | 1062 | s_IRQ = IRQ_get_next(opp, &dst->servicing); |
65b9d0d5 SW |
1063 | |
1064 | if (s_IRQ < 0) { | |
1065 | DPRINTF("%s: EOI with no interrupt in service\n", __func__); | |
1066 | break; | |
1067 | } | |
1068 | ||
060fbfe1 | 1069 | IRQ_resetbit(&dst->servicing, s_IRQ); |
060fbfe1 AJ |
1070 | /* Set up next servicing IRQ */ |
1071 | s_IRQ = IRQ_get_next(opp, &dst->servicing); | |
e9df014c JM |
1072 | /* Check queued interrupts. */ |
1073 | n_IRQ = IRQ_get_next(opp, &dst->raised); | |
1074 | src = &opp->src[n_IRQ]; | |
1075 | if (n_IRQ != -1 && | |
1076 | (s_IRQ == -1 || | |
be7c236f | 1077 | IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) { |
e9df014c JM |
1078 | DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n", |
1079 | idx, n_IRQ); | |
5e22c276 | 1080 | qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]); |
e9df014c | 1081 | } |
060fbfe1 | 1082 | break; |
dbda808a FB |
1083 | default: |
1084 | break; | |
1085 | } | |
1086 | } | |
1087 | ||
b9b2aaa3 AG |
1088 | static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val, |
1089 | unsigned len) | |
704c7e5d AG |
1090 | { |
1091 | openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12); | |
1092 | } | |
1093 | ||
a898a8fc SW |
1094 | |
1095 | static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu) | |
1096 | { | |
1097 | IRQSource *src; | |
1098 | int retval, irq; | |
1099 | ||
1100 | DPRINTF("Lower OpenPIC INT output\n"); | |
1101 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]); | |
1102 | ||
1103 | irq = IRQ_get_next(opp, &dst->raised); | |
1104 | DPRINTF("IACK: irq=%d\n", irq); | |
1105 | ||
1106 | if (irq == -1) { | |
1107 | /* No more interrupt pending */ | |
1108 | return opp->spve; | |
1109 | } | |
1110 | ||
1111 | src = &opp->src[irq]; | |
1112 | if (!(src->ivpr & IVPR_ACTIVITY_MASK) || | |
1113 | !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) { | |
9f1d4b1d SW |
1114 | fprintf(stderr, "%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n", |
1115 | __func__, irq, dst->ctpr, src->ivpr); | |
1116 | openpic_update_irq(opp, irq); | |
a898a8fc SW |
1117 | retval = opp->spve; |
1118 | } else { | |
1119 | /* IRQ enter servicing state */ | |
1120 | IRQ_setbit(&dst->servicing, irq); | |
1121 | retval = IVPR_VECTOR(opp, src->ivpr); | |
1122 | } | |
9f1d4b1d | 1123 | |
a898a8fc SW |
1124 | if (!src->level) { |
1125 | /* edge-sensitive IRQ */ | |
1126 | src->ivpr &= ~IVPR_ACTIVITY_MASK; | |
1127 | src->pending = 0; | |
9f1d4b1d | 1128 | IRQ_resetbit(&dst->raised, irq); |
a898a8fc SW |
1129 | } |
1130 | ||
8935a442 | 1131 | if ((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + OPENPIC_MAX_IPI))) { |
f40c360c SW |
1132 | src->destmask &= ~(1 << cpu); |
1133 | if (src->destmask && !src->level) { | |
a898a8fc SW |
1134 | /* trigger on CPUs that didn't know about it yet */ |
1135 | openpic_set_irq(opp, irq, 1); | |
1136 | openpic_set_irq(opp, irq, 0); | |
1137 | /* if all CPUs knew about it, set active bit again */ | |
1138 | src->ivpr |= IVPR_ACTIVITY_MASK; | |
1139 | } | |
1140 | } | |
1141 | ||
1142 | return retval; | |
1143 | } | |
1144 | ||
a8170e5e | 1145 | static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr, |
704c7e5d | 1146 | int idx) |
dbda808a | 1147 | { |
6d544ee8 | 1148 | OpenPICState *opp = opaque; |
af7e9e74 | 1149 | IRQDest *dst; |
dbda808a | 1150 | uint32_t retval; |
3b46e624 | 1151 | |
4c4f0e48 | 1152 | DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx "\n", __func__, idx, addr); |
dbda808a | 1153 | retval = 0xFFFFFFFF; |
c3203fa5 SW |
1154 | |
1155 | if (idx < 0) { | |
1156 | return retval; | |
1157 | } | |
1158 | ||
af7e9e74 | 1159 | if (addr & 0xF) { |
dbda808a | 1160 | return retval; |
af7e9e74 | 1161 | } |
dbda808a FB |
1162 | dst = &opp->dst[idx]; |
1163 | addr &= 0xFF0; | |
1164 | switch (addr) { | |
be7c236f SW |
1165 | case 0x80: /* CTPR */ |
1166 | retval = dst->ctpr; | |
060fbfe1 | 1167 | break; |
dbda808a | 1168 | case 0x90: /* WHOAMI */ |
060fbfe1 AJ |
1169 | retval = idx; |
1170 | break; | |
be7c236f | 1171 | case 0xA0: /* IACK */ |
a898a8fc | 1172 | retval = openpic_iack(opp, dst, idx); |
060fbfe1 | 1173 | break; |
be7c236f | 1174 | case 0xB0: /* EOI */ |
060fbfe1 AJ |
1175 | retval = 0; |
1176 | break; | |
dbda808a FB |
1177 | default: |
1178 | break; | |
1179 | } | |
4c4f0e48 | 1180 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
1181 | |
1182 | return retval; | |
1183 | } | |
1184 | ||
b9b2aaa3 | 1185 | static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len) |
704c7e5d AG |
1186 | { |
1187 | return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12); | |
1188 | } | |
1189 | ||
35732cb4 | 1190 | static const MemoryRegionOps openpic_glb_ops_le = { |
780d16b7 AG |
1191 | .write = openpic_gbl_write, |
1192 | .read = openpic_gbl_read, | |
1193 | .endianness = DEVICE_LITTLE_ENDIAN, | |
1194 | .impl = { | |
1195 | .min_access_size = 4, | |
1196 | .max_access_size = 4, | |
1197 | }, | |
1198 | }; | |
dbda808a | 1199 | |
35732cb4 AG |
1200 | static const MemoryRegionOps openpic_glb_ops_be = { |
1201 | .write = openpic_gbl_write, | |
1202 | .read = openpic_gbl_read, | |
1203 | .endianness = DEVICE_BIG_ENDIAN, | |
1204 | .impl = { | |
1205 | .min_access_size = 4, | |
1206 | .max_access_size = 4, | |
1207 | }, | |
1208 | }; | |
1209 | ||
1210 | static const MemoryRegionOps openpic_tmr_ops_le = { | |
6d544ee8 AG |
1211 | .write = openpic_tmr_write, |
1212 | .read = openpic_tmr_read, | |
780d16b7 AG |
1213 | .endianness = DEVICE_LITTLE_ENDIAN, |
1214 | .impl = { | |
1215 | .min_access_size = 4, | |
1216 | .max_access_size = 4, | |
1217 | }, | |
1218 | }; | |
dbda808a | 1219 | |
35732cb4 | 1220 | static const MemoryRegionOps openpic_tmr_ops_be = { |
6d544ee8 AG |
1221 | .write = openpic_tmr_write, |
1222 | .read = openpic_tmr_read, | |
35732cb4 AG |
1223 | .endianness = DEVICE_BIG_ENDIAN, |
1224 | .impl = { | |
1225 | .min_access_size = 4, | |
1226 | .max_access_size = 4, | |
1227 | }, | |
1228 | }; | |
1229 | ||
1230 | static const MemoryRegionOps openpic_cpu_ops_le = { | |
780d16b7 AG |
1231 | .write = openpic_cpu_write, |
1232 | .read = openpic_cpu_read, | |
1233 | .endianness = DEVICE_LITTLE_ENDIAN, | |
1234 | .impl = { | |
1235 | .min_access_size = 4, | |
1236 | .max_access_size = 4, | |
1237 | }, | |
1238 | }; | |
dbda808a | 1239 | |
35732cb4 AG |
1240 | static const MemoryRegionOps openpic_cpu_ops_be = { |
1241 | .write = openpic_cpu_write, | |
1242 | .read = openpic_cpu_read, | |
1243 | .endianness = DEVICE_BIG_ENDIAN, | |
1244 | .impl = { | |
1245 | .min_access_size = 4, | |
1246 | .max_access_size = 4, | |
1247 | }, | |
1248 | }; | |
1249 | ||
1250 | static const MemoryRegionOps openpic_src_ops_le = { | |
780d16b7 AG |
1251 | .write = openpic_src_write, |
1252 | .read = openpic_src_read, | |
23c5e4ca | 1253 | .endianness = DEVICE_LITTLE_ENDIAN, |
b9b2aaa3 AG |
1254 | .impl = { |
1255 | .min_access_size = 4, | |
1256 | .max_access_size = 4, | |
1257 | }, | |
23c5e4ca AK |
1258 | }; |
1259 | ||
35732cb4 AG |
1260 | static const MemoryRegionOps openpic_src_ops_be = { |
1261 | .write = openpic_src_write, | |
1262 | .read = openpic_src_read, | |
1263 | .endianness = DEVICE_BIG_ENDIAN, | |
1264 | .impl = { | |
1265 | .min_access_size = 4, | |
1266 | .max_access_size = 4, | |
1267 | }, | |
1268 | }; | |
1269 | ||
e0dfe5b1 | 1270 | static const MemoryRegionOps openpic_msi_ops_be = { |
732aa6ec AG |
1271 | .read = openpic_msi_read, |
1272 | .write = openpic_msi_write, | |
e0dfe5b1 | 1273 | .endianness = DEVICE_BIG_ENDIAN, |
732aa6ec AG |
1274 | .impl = { |
1275 | .min_access_size = 4, | |
1276 | .max_access_size = 4, | |
1277 | }, | |
1278 | }; | |
1279 | ||
e0dfe5b1 SW |
1280 | static const MemoryRegionOps openpic_summary_ops_be = { |
1281 | .read = openpic_summary_read, | |
1282 | .write = openpic_summary_write, | |
732aa6ec AG |
1283 | .endianness = DEVICE_BIG_ENDIAN, |
1284 | .impl = { | |
1285 | .min_access_size = 4, | |
1286 | .max_access_size = 4, | |
1287 | }, | |
1288 | }; | |
1289 | ||
af7e9e74 | 1290 | static void openpic_save_IRQ_queue(QEMUFile* f, IRQQueue *q) |
67b55785 BS |
1291 | { |
1292 | unsigned int i; | |
1293 | ||
e69a17f6 SW |
1294 | for (i = 0; i < ARRAY_SIZE(q->queue); i++) { |
1295 | /* Always put the lower half of a 64-bit long first, in case we | |
1296 | * restore on a 32-bit host. The least significant bits correspond | |
1297 | * to lower IRQ numbers in the bitmap. | |
1298 | */ | |
1299 | qemu_put_be32(f, (uint32_t)q->queue[i]); | |
1300 | #if LONG_MAX > 0x7FFFFFFF | |
1301 | qemu_put_be32(f, (uint32_t)(q->queue[i] >> 32)); | |
1302 | #endif | |
1303 | } | |
67b55785 BS |
1304 | |
1305 | qemu_put_sbe32s(f, &q->next); | |
1306 | qemu_put_sbe32s(f, &q->priority); | |
1307 | } | |
1308 | ||
1309 | static void openpic_save(QEMUFile* f, void *opaque) | |
1310 | { | |
6d544ee8 | 1311 | OpenPICState *opp = (OpenPICState *)opaque; |
67b55785 BS |
1312 | unsigned int i; |
1313 | ||
be7c236f SW |
1314 | qemu_put_be32s(f, &opp->gcr); |
1315 | qemu_put_be32s(f, &opp->vir); | |
1316 | qemu_put_be32s(f, &opp->pir); | |
67b55785 | 1317 | qemu_put_be32s(f, &opp->spve); |
be7c236f | 1318 | qemu_put_be32s(f, &opp->tfrr); |
67b55785 | 1319 | |
d0b72631 | 1320 | qemu_put_be32s(f, &opp->nb_cpus); |
b7169916 AJ |
1321 | |
1322 | for (i = 0; i < opp->nb_cpus; i++) { | |
eb438427 | 1323 | qemu_put_sbe32s(f, &opp->dst[i].ctpr); |
67b55785 BS |
1324 | openpic_save_IRQ_queue(f, &opp->dst[i].raised); |
1325 | openpic_save_IRQ_queue(f, &opp->dst[i].servicing); | |
9f1d4b1d SW |
1326 | qemu_put_buffer(f, (uint8_t *)&opp->dst[i].outputs_active, |
1327 | sizeof(opp->dst[i].outputs_active)); | |
67b55785 BS |
1328 | } |
1329 | ||
8935a442 | 1330 | for (i = 0; i < OPENPIC_MAX_TMR; i++) { |
be7c236f SW |
1331 | qemu_put_be32s(f, &opp->timers[i].tccr); |
1332 | qemu_put_be32s(f, &opp->timers[i].tbcr); | |
67b55785 | 1333 | } |
5e22c276 SW |
1334 | |
1335 | for (i = 0; i < opp->max_irq; i++) { | |
1336 | qemu_put_be32s(f, &opp->src[i].ivpr); | |
1337 | qemu_put_be32s(f, &opp->src[i].idr); | |
f40c360c | 1338 | qemu_get_be32s(f, &opp->src[i].destmask); |
5e22c276 SW |
1339 | qemu_put_sbe32s(f, &opp->src[i].last_cpu); |
1340 | qemu_put_sbe32s(f, &opp->src[i].pending); | |
67b55785 | 1341 | } |
67b55785 BS |
1342 | } |
1343 | ||
af7e9e74 | 1344 | static void openpic_load_IRQ_queue(QEMUFile* f, IRQQueue *q) |
67b55785 BS |
1345 | { |
1346 | unsigned int i; | |
1347 | ||
e69a17f6 SW |
1348 | for (i = 0; i < ARRAY_SIZE(q->queue); i++) { |
1349 | unsigned long val; | |
1350 | ||
1351 | val = qemu_get_be32(f); | |
1352 | #if LONG_MAX > 0x7FFFFFFF | |
1353 | val <<= 32; | |
1354 | val |= qemu_get_be32(f); | |
1355 | #endif | |
1356 | ||
1357 | q->queue[i] = val; | |
1358 | } | |
67b55785 BS |
1359 | |
1360 | qemu_get_sbe32s(f, &q->next); | |
1361 | qemu_get_sbe32s(f, &q->priority); | |
1362 | } | |
1363 | ||
1364 | static int openpic_load(QEMUFile* f, void *opaque, int version_id) | |
1365 | { | |
6d544ee8 | 1366 | OpenPICState *opp = (OpenPICState *)opaque; |
73d963c0 | 1367 | unsigned int i, nb_cpus; |
67b55785 | 1368 | |
af7e9e74 | 1369 | if (version_id != 1) { |
67b55785 | 1370 | return -EINVAL; |
af7e9e74 | 1371 | } |
67b55785 | 1372 | |
be7c236f SW |
1373 | qemu_get_be32s(f, &opp->gcr); |
1374 | qemu_get_be32s(f, &opp->vir); | |
1375 | qemu_get_be32s(f, &opp->pir); | |
67b55785 | 1376 | qemu_get_be32s(f, &opp->spve); |
be7c236f | 1377 | qemu_get_be32s(f, &opp->tfrr); |
67b55785 | 1378 | |
73d963c0 MR |
1379 | qemu_get_be32s(f, &nb_cpus); |
1380 | if (opp->nb_cpus != nb_cpus) { | |
1381 | return -EINVAL; | |
1382 | } | |
1383 | assert(nb_cpus > 0 && nb_cpus <= MAX_CPU); | |
b7169916 AJ |
1384 | |
1385 | for (i = 0; i < opp->nb_cpus; i++) { | |
eb438427 | 1386 | qemu_get_sbe32s(f, &opp->dst[i].ctpr); |
67b55785 BS |
1387 | openpic_load_IRQ_queue(f, &opp->dst[i].raised); |
1388 | openpic_load_IRQ_queue(f, &opp->dst[i].servicing); | |
9f1d4b1d SW |
1389 | qemu_get_buffer(f, (uint8_t *)&opp->dst[i].outputs_active, |
1390 | sizeof(opp->dst[i].outputs_active)); | |
67b55785 BS |
1391 | } |
1392 | ||
8935a442 | 1393 | for (i = 0; i < OPENPIC_MAX_TMR; i++) { |
be7c236f SW |
1394 | qemu_get_be32s(f, &opp->timers[i].tccr); |
1395 | qemu_get_be32s(f, &opp->timers[i].tbcr); | |
67b55785 BS |
1396 | } |
1397 | ||
5e22c276 SW |
1398 | for (i = 0; i < opp->max_irq; i++) { |
1399 | uint32_t val; | |
67b55785 | 1400 | |
5e22c276 SW |
1401 | val = qemu_get_be32(f); |
1402 | write_IRQreg_idr(opp, i, val); | |
1403 | val = qemu_get_be32(f); | |
1404 | write_IRQreg_ivpr(opp, i, val); | |
5861a338 | 1405 | |
5e22c276 SW |
1406 | qemu_get_be32s(f, &opp->src[i].ivpr); |
1407 | qemu_get_be32s(f, &opp->src[i].idr); | |
f40c360c | 1408 | qemu_get_be32s(f, &opp->src[i].destmask); |
5e22c276 SW |
1409 | qemu_get_sbe32s(f, &opp->src[i].last_cpu); |
1410 | qemu_get_sbe32s(f, &opp->src[i].pending); | |
5861a338 | 1411 | } |
5e22c276 SW |
1412 | |
1413 | return 0; | |
b7169916 AJ |
1414 | } |
1415 | ||
8ebe65f3 PJ |
1416 | static void openpic_reset(DeviceState *d) |
1417 | { | |
1418 | OpenPICState *opp = OPENPIC(d); | |
1419 | int i; | |
1420 | ||
1421 | opp->gcr = GCR_RESET; | |
1422 | /* Initialise controller registers */ | |
1423 | opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) | | |
1424 | ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) | | |
1425 | (opp->vid << FRR_VID_SHIFT); | |
1426 | ||
1427 | opp->pir = 0; | |
1428 | opp->spve = -1 & opp->vector_mask; | |
1429 | opp->tfrr = opp->tfrr_reset; | |
1430 | /* Initialise IRQ sources */ | |
1431 | for (i = 0; i < opp->max_irq; i++) { | |
1432 | opp->src[i].ivpr = opp->ivpr_reset; | |
8ebe65f3 PJ |
1433 | switch (opp->src[i].type) { |
1434 | case IRQ_TYPE_NORMAL: | |
1435 | opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK); | |
1436 | break; | |
1437 | ||
1438 | case IRQ_TYPE_FSLINT: | |
1439 | opp->src[i].ivpr |= IVPR_POLARITY_MASK; | |
1440 | break; | |
1441 | ||
1442 | case IRQ_TYPE_FSLSPECIAL: | |
1443 | break; | |
1444 | } | |
ffd5e9fe PJ |
1445 | |
1446 | write_IRQreg_idr(opp, i, opp->idr_reset); | |
8ebe65f3 PJ |
1447 | } |
1448 | /* Initialise IRQ destinations */ | |
1449 | for (i = 0; i < MAX_CPU; i++) { | |
1450 | opp->dst[i].ctpr = 15; | |
1451 | memset(&opp->dst[i].raised, 0, sizeof(IRQQueue)); | |
1452 | opp->dst[i].raised.next = -1; | |
1453 | memset(&opp->dst[i].servicing, 0, sizeof(IRQQueue)); | |
1454 | opp->dst[i].servicing.next = -1; | |
1455 | } | |
1456 | /* Initialise timers */ | |
1457 | for (i = 0; i < OPENPIC_MAX_TMR; i++) { | |
1458 | opp->timers[i].tccr = 0; | |
1459 | opp->timers[i].tbcr = TBCR_CI; | |
1460 | } | |
1461 | /* Go out of RESET state */ | |
1462 | opp->gcr = 0; | |
1463 | } | |
1464 | ||
af7e9e74 | 1465 | typedef struct MemReg { |
d0b72631 AG |
1466 | const char *name; |
1467 | MemoryRegionOps const *ops; | |
1468 | hwaddr start_addr; | |
1469 | ram_addr_t size; | |
af7e9e74 | 1470 | } MemReg; |
d0b72631 | 1471 | |
e0dfe5b1 SW |
1472 | static void fsl_common_init(OpenPICState *opp) |
1473 | { | |
1474 | int i; | |
8935a442 | 1475 | int virq = OPENPIC_MAX_SRC; |
e0dfe5b1 SW |
1476 | |
1477 | opp->vid = VID_REVISION_1_2; | |
1478 | opp->vir = VIR_GENERIC; | |
1479 | opp->vector_mask = 0xFFFF; | |
1480 | opp->tfrr_reset = 0; | |
1481 | opp->ivpr_reset = IVPR_MASK_MASK; | |
1482 | opp->idr_reset = 1 << 0; | |
8935a442 | 1483 | opp->max_irq = OPENPIC_MAX_IRQ; |
e0dfe5b1 SW |
1484 | |
1485 | opp->irq_ipi0 = virq; | |
8935a442 | 1486 | virq += OPENPIC_MAX_IPI; |
e0dfe5b1 | 1487 | opp->irq_tim0 = virq; |
8935a442 | 1488 | virq += OPENPIC_MAX_TMR; |
e0dfe5b1 | 1489 | |
8935a442 | 1490 | assert(virq <= OPENPIC_MAX_IRQ); |
e0dfe5b1 SW |
1491 | |
1492 | opp->irq_msi = 224; | |
1493 | ||
1494 | msi_supported = true; | |
1495 | for (i = 0; i < opp->fsl->max_ext; i++) { | |
1496 | opp->src[i].level = false; | |
1497 | } | |
1498 | ||
1499 | /* Internal interrupts, including message and MSI */ | |
8935a442 | 1500 | for (i = 16; i < OPENPIC_MAX_SRC; i++) { |
e0dfe5b1 SW |
1501 | opp->src[i].type = IRQ_TYPE_FSLINT; |
1502 | opp->src[i].level = true; | |
1503 | } | |
1504 | ||
1505 | /* timers and IPIs */ | |
8935a442 | 1506 | for (i = OPENPIC_MAX_SRC; i < virq; i++) { |
e0dfe5b1 SW |
1507 | opp->src[i].type = IRQ_TYPE_FSLSPECIAL; |
1508 | opp->src[i].level = false; | |
1509 | } | |
1510 | } | |
1511 | ||
1512 | static void map_list(OpenPICState *opp, const MemReg *list, int *count) | |
1513 | { | |
1514 | while (list->name) { | |
1515 | assert(*count < ARRAY_SIZE(opp->sub_io_mem)); | |
1516 | ||
1437c94b PB |
1517 | memory_region_init_io(&opp->sub_io_mem[*count], OBJECT(opp), list->ops, |
1518 | opp, list->name, list->size); | |
e0dfe5b1 SW |
1519 | |
1520 | memory_region_add_subregion(&opp->mem, list->start_addr, | |
1521 | &opp->sub_io_mem[*count]); | |
1522 | ||
1523 | (*count)++; | |
1524 | list++; | |
1525 | } | |
1526 | } | |
1527 | ||
cbe72019 | 1528 | static void openpic_init(Object *obj) |
dbda808a | 1529 | { |
cbe72019 AF |
1530 | OpenPICState *opp = OPENPIC(obj); |
1531 | ||
1437c94b | 1532 | memory_region_init(&opp->mem, obj, "openpic", 0x40000); |
cbe72019 AF |
1533 | } |
1534 | ||
1535 | static void openpic_realize(DeviceState *dev, Error **errp) | |
1536 | { | |
1537 | SysBusDevice *d = SYS_BUS_DEVICE(dev); | |
e1766344 | 1538 | OpenPICState *opp = OPENPIC(dev); |
d0b72631 | 1539 | int i, j; |
e0dfe5b1 SW |
1540 | int list_count = 0; |
1541 | static const MemReg list_le[] = { | |
1542 | {"glb", &openpic_glb_ops_le, | |
732aa6ec | 1543 | OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE}, |
e0dfe5b1 | 1544 | {"tmr", &openpic_tmr_ops_le, |
732aa6ec | 1545 | OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE}, |
e0dfe5b1 | 1546 | {"src", &openpic_src_ops_le, |
732aa6ec | 1547 | OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE}, |
e0dfe5b1 | 1548 | {"cpu", &openpic_cpu_ops_le, |
732aa6ec | 1549 | OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE}, |
e0dfe5b1 | 1550 | {NULL} |
780d16b7 | 1551 | }; |
e0dfe5b1 SW |
1552 | static const MemReg list_be[] = { |
1553 | {"glb", &openpic_glb_ops_be, | |
732aa6ec | 1554 | OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE}, |
e0dfe5b1 | 1555 | {"tmr", &openpic_tmr_ops_be, |
732aa6ec | 1556 | OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE}, |
e0dfe5b1 | 1557 | {"src", &openpic_src_ops_be, |
732aa6ec | 1558 | OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE}, |
e0dfe5b1 | 1559 | {"cpu", &openpic_cpu_ops_be, |
732aa6ec | 1560 | OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE}, |
e0dfe5b1 | 1561 | {NULL} |
d0b72631 | 1562 | }; |
e0dfe5b1 SW |
1563 | static const MemReg list_fsl[] = { |
1564 | {"msi", &openpic_msi_ops_be, | |
1565 | OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE}, | |
1566 | {"summary", &openpic_summary_ops_be, | |
1567 | OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE}, | |
1568 | {NULL} | |
1569 | }; | |
1570 | ||
73d963c0 MR |
1571 | if (opp->nb_cpus > MAX_CPU) { |
1572 | error_set(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, | |
1573 | TYPE_OPENPIC, "nb_cpus", (uint64_t)opp->nb_cpus, | |
1574 | (uint64_t)0, (uint64_t)MAX_CPU); | |
1575 | return; | |
1576 | } | |
1577 | ||
d0b72631 AG |
1578 | switch (opp->model) { |
1579 | case OPENPIC_MODEL_FSL_MPIC_20: | |
1580 | default: | |
e0dfe5b1 SW |
1581 | opp->fsl = &fsl_mpic_20; |
1582 | opp->brr1 = 0x00400200; | |
be7c236f | 1583 | opp->flags |= OPENPIC_FLAG_IDR_CRIT; |
d0b72631 | 1584 | opp->nb_irqs = 80; |
e0dfe5b1 | 1585 | opp->mpic_mode_mask = GCR_MODE_MIXED; |
68c2dd70 | 1586 | |
e0dfe5b1 SW |
1587 | fsl_common_init(opp); |
1588 | map_list(opp, list_be, &list_count); | |
1589 | map_list(opp, list_fsl, &list_count); | |
6c5e84c2 | 1590 | |
e0dfe5b1 | 1591 | break; |
6c5e84c2 | 1592 | |
e0dfe5b1 SW |
1593 | case OPENPIC_MODEL_FSL_MPIC_42: |
1594 | opp->fsl = &fsl_mpic_42; | |
1595 | opp->brr1 = 0x00400402; | |
1596 | opp->flags |= OPENPIC_FLAG_ILR; | |
1597 | opp->nb_irqs = 196; | |
1598 | opp->mpic_mode_mask = GCR_MODE_PROXY; | |
6c5e84c2 | 1599 | |
e0dfe5b1 SW |
1600 | fsl_common_init(opp); |
1601 | map_list(opp, list_be, &list_count); | |
1602 | map_list(opp, list_fsl, &list_count); | |
6c5e84c2 | 1603 | |
d0b72631 | 1604 | break; |
6c5e84c2 | 1605 | |
d0b72631 AG |
1606 | case OPENPIC_MODEL_RAVEN: |
1607 | opp->nb_irqs = RAVEN_MAX_EXT; | |
1608 | opp->vid = VID_REVISION_1_3; | |
be7c236f | 1609 | opp->vir = VIR_GENERIC; |
0fe04622 | 1610 | opp->vector_mask = 0xFF; |
be7c236f SW |
1611 | opp->tfrr_reset = 4160000; |
1612 | opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK; | |
1613 | opp->idr_reset = 0; | |
d0b72631 AG |
1614 | opp->max_irq = RAVEN_MAX_IRQ; |
1615 | opp->irq_ipi0 = RAVEN_IPI_IRQ; | |
1616 | opp->irq_tim0 = RAVEN_TMR_IRQ; | |
dbbbfd60 | 1617 | opp->brr1 = -1; |
86e56a88 | 1618 | opp->mpic_mode_mask = GCR_MODE_MIXED; |
d0b72631 | 1619 | |
d0b72631 | 1620 | if (opp->nb_cpus != 1) { |
cbe72019 AF |
1621 | error_setg(errp, "Only UP supported today"); |
1622 | return; | |
d0b72631 | 1623 | } |
780d16b7 | 1624 | |
e0dfe5b1 SW |
1625 | map_list(opp, list_le, &list_count); |
1626 | break; | |
780d16b7 | 1627 | } |
3b46e624 | 1628 | |
d0b72631 | 1629 | for (i = 0; i < opp->nb_cpus; i++) { |
aa2ac1da | 1630 | opp->dst[i].irqs = g_new0(qemu_irq, OPENPIC_OUTPUT_NB); |
d0b72631 | 1631 | for (j = 0; j < OPENPIC_OUTPUT_NB; j++) { |
cbe72019 | 1632 | sysbus_init_irq(d, &opp->dst[i].irqs[j]); |
d0b72631 AG |
1633 | } |
1634 | } | |
1635 | ||
cbe72019 | 1636 | register_savevm(dev, "openpic", 0, 2, |
0be71e32 | 1637 | openpic_save, openpic_load, opp); |
b7169916 | 1638 | |
cbe72019 AF |
1639 | sysbus_init_mmio(d, &opp->mem); |
1640 | qdev_init_gpio_in(dev, openpic_set_irq, opp->max_irq); | |
b7169916 AJ |
1641 | } |
1642 | ||
d0b72631 AG |
1643 | static Property openpic_properties[] = { |
1644 | DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20), | |
1645 | DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1), | |
1646 | DEFINE_PROP_END_OF_LIST(), | |
1647 | }; | |
71cf9e62 | 1648 | |
cbe72019 | 1649 | static void openpic_class_init(ObjectClass *oc, void *data) |
d0b72631 | 1650 | { |
cbe72019 | 1651 | DeviceClass *dc = DEVICE_CLASS(oc); |
b7169916 | 1652 | |
cbe72019 | 1653 | dc->realize = openpic_realize; |
d0b72631 AG |
1654 | dc->props = openpic_properties; |
1655 | dc->reset = openpic_reset; | |
1656 | } | |
71cf9e62 | 1657 | |
8c43a6f0 | 1658 | static const TypeInfo openpic_info = { |
e1766344 | 1659 | .name = TYPE_OPENPIC, |
d0b72631 AG |
1660 | .parent = TYPE_SYS_BUS_DEVICE, |
1661 | .instance_size = sizeof(OpenPICState), | |
cbe72019 | 1662 | .instance_init = openpic_init, |
d0b72631 AG |
1663 | .class_init = openpic_class_init, |
1664 | }; | |
b7169916 | 1665 | |
d0b72631 AG |
1666 | static void openpic_register_types(void) |
1667 | { | |
1668 | type_register_static(&openpic_info); | |
dbda808a | 1669 | } |
d0b72631 AG |
1670 | |
1671 | type_init(openpic_register_types) |