]>
Commit | Line | Data |
---|---|---|
dbda808a FB |
1 | /* |
2 | * OpenPIC emulation | |
5fafdf24 | 3 | * |
dbda808a | 4 | * Copyright (c) 2004 Jocelyn Mayer |
704c7e5d | 5 | * 2011 Alexander Graf |
5fafdf24 | 6 | * |
dbda808a FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
25 | /* | |
26 | * | |
27 | * Based on OpenPic implementations: | |
67b55785 | 28 | * - Intel GW80314 I/O companion chip developer's manual |
dbda808a FB |
29 | * - Motorola MPC8245 & MPC8540 user manuals. |
30 | * - Motorola MCP750 (aka Raven) programmer manual. | |
31 | * - Motorola Harrier programmer manuel | |
32 | * | |
33 | * Serial interrupts, as implemented in Raven chipset are not supported yet. | |
5fafdf24 | 34 | * |
dbda808a | 35 | */ |
83c9f4ca PB |
36 | #include "hw/hw.h" |
37 | #include "hw/ppc/mac.h" | |
38 | #include "hw/pci/pci.h" | |
0d09e41a | 39 | #include "hw/ppc/openpic.h" |
2b927571 | 40 | #include "hw/ppc/ppc_e500.h" |
83c9f4ca PB |
41 | #include "hw/sysbus.h" |
42 | #include "hw/pci/msi.h" | |
e69a17f6 | 43 | #include "qemu/bitops.h" |
73d963c0 | 44 | #include "qapi/qmp/qerror.h" |
dbda808a | 45 | |
611493d9 | 46 | //#define DEBUG_OPENPIC |
dbda808a FB |
47 | |
48 | #ifdef DEBUG_OPENPIC | |
4c4f0e48 | 49 | static const int debug_openpic = 1; |
dbda808a | 50 | #else |
4c4f0e48 | 51 | static const int debug_openpic = 0; |
dbda808a | 52 | #endif |
dbda808a | 53 | |
4c4f0e48 SW |
54 | #define DPRINTF(fmt, ...) do { \ |
55 | if (debug_openpic) { \ | |
56 | printf(fmt , ## __VA_ARGS__); \ | |
57 | } \ | |
58 | } while (0) | |
59 | ||
e0dfe5b1 | 60 | #define MAX_CPU 32 |
732aa6ec | 61 | #define MAX_MSI 8 |
dbda808a | 62 | #define VID 0x03 /* MPIC version ID */ |
dbda808a | 63 | |
d0b72631 | 64 | /* OpenPIC capability flags */ |
be7c236f | 65 | #define OPENPIC_FLAG_IDR_CRIT (1 << 0) |
e0dfe5b1 | 66 | #define OPENPIC_FLAG_ILR (2 << 0) |
dbda808a | 67 | |
d0b72631 | 68 | /* OpenPIC address map */ |
780d16b7 AG |
69 | #define OPENPIC_GLB_REG_START 0x0 |
70 | #define OPENPIC_GLB_REG_SIZE 0x10F0 | |
71 | #define OPENPIC_TMR_REG_START 0x10F0 | |
72 | #define OPENPIC_TMR_REG_SIZE 0x220 | |
732aa6ec AG |
73 | #define OPENPIC_MSI_REG_START 0x1600 |
74 | #define OPENPIC_MSI_REG_SIZE 0x200 | |
e0dfe5b1 SW |
75 | #define OPENPIC_SUMMARY_REG_START 0x3800 |
76 | #define OPENPIC_SUMMARY_REG_SIZE 0x800 | |
780d16b7 | 77 | #define OPENPIC_SRC_REG_START 0x10000 |
8935a442 | 78 | #define OPENPIC_SRC_REG_SIZE (OPENPIC_MAX_SRC * 0x20) |
780d16b7 AG |
79 | #define OPENPIC_CPU_REG_START 0x20000 |
80 | #define OPENPIC_CPU_REG_SIZE 0x100 + ((MAX_CPU - 1) * 0x1000) | |
81 | ||
d0b72631 AG |
82 | /* Raven */ |
83 | #define RAVEN_MAX_CPU 2 | |
84 | #define RAVEN_MAX_EXT 48 | |
85 | #define RAVEN_MAX_IRQ 64 | |
8935a442 SW |
86 | #define RAVEN_MAX_TMR OPENPIC_MAX_TMR |
87 | #define RAVEN_MAX_IPI OPENPIC_MAX_IPI | |
d0b72631 AG |
88 | |
89 | /* Interrupt definitions */ | |
90 | #define RAVEN_FE_IRQ (RAVEN_MAX_EXT) /* Internal functional IRQ */ | |
91 | #define RAVEN_ERR_IRQ (RAVEN_MAX_EXT + 1) /* Error IRQ */ | |
92 | #define RAVEN_TMR_IRQ (RAVEN_MAX_EXT + 2) /* First timer IRQ */ | |
93 | #define RAVEN_IPI_IRQ (RAVEN_TMR_IRQ + RAVEN_MAX_TMR) /* First IPI IRQ */ | |
94 | /* First doorbell IRQ */ | |
95 | #define RAVEN_DBL_IRQ (RAVEN_IPI_IRQ + (RAVEN_MAX_CPU * RAVEN_MAX_IPI)) | |
96 | ||
e0dfe5b1 SW |
97 | typedef struct FslMpicInfo { |
98 | int max_ext; | |
99 | } FslMpicInfo; | |
dbda808a | 100 | |
e0dfe5b1 SW |
101 | static FslMpicInfo fsl_mpic_20 = { |
102 | .max_ext = 12, | |
103 | }; | |
b7169916 | 104 | |
e0dfe5b1 SW |
105 | static FslMpicInfo fsl_mpic_42 = { |
106 | .max_ext = 12, | |
107 | }; | |
3e772232 | 108 | |
be7c236f SW |
109 | #define FRR_NIRQ_SHIFT 16 |
110 | #define FRR_NCPU_SHIFT 8 | |
111 | #define FRR_VID_SHIFT 0 | |
825463b3 AG |
112 | |
113 | #define VID_REVISION_1_2 2 | |
d0b72631 | 114 | #define VID_REVISION_1_3 3 |
825463b3 | 115 | |
be7c236f | 116 | #define VIR_GENERIC 0x00000000 /* Generic Vendor ID */ |
825463b3 | 117 | |
be7c236f | 118 | #define GCR_RESET 0x80000000 |
68c2dd70 AG |
119 | #define GCR_MODE_PASS 0x00000000 |
120 | #define GCR_MODE_MIXED 0x20000000 | |
121 | #define GCR_MODE_PROXY 0x60000000 | |
71c6cacb | 122 | |
be7c236f SW |
123 | #define TBCR_CI 0x80000000 /* count inhibit */ |
124 | #define TCCR_TOG 0x80000000 /* toggles when decrement to zero */ | |
825463b3 | 125 | |
1945dbc1 | 126 | #define IDR_EP_SHIFT 31 |
def60298 | 127 | #define IDR_EP_MASK (1U << IDR_EP_SHIFT) |
1945dbc1 AG |
128 | #define IDR_CI0_SHIFT 30 |
129 | #define IDR_CI1_SHIFT 29 | |
130 | #define IDR_P1_SHIFT 1 | |
131 | #define IDR_P0_SHIFT 0 | |
b7169916 | 132 | |
e0dfe5b1 SW |
133 | #define ILR_INTTGT_MASK 0x000000ff |
134 | #define ILR_INTTGT_INT 0x00 | |
135 | #define ILR_INTTGT_CINT 0x01 /* critical */ | |
136 | #define ILR_INTTGT_MCP 0x02 /* machine check */ | |
137 | ||
138 | /* The currently supported INTTGT values happen to be the same as QEMU's | |
139 | * openpic output codes, but don't depend on this. The output codes | |
140 | * could change (unlikely, but...) or support could be added for | |
141 | * more INTTGT values. | |
142 | */ | |
143 | static const int inttgt_output[][2] = { | |
144 | { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT }, | |
145 | { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT }, | |
146 | { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK }, | |
147 | }; | |
148 | ||
149 | static int inttgt_to_output(int inttgt) | |
150 | { | |
151 | int i; | |
152 | ||
153 | for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) { | |
154 | if (inttgt_output[i][0] == inttgt) { | |
155 | return inttgt_output[i][1]; | |
156 | } | |
157 | } | |
158 | ||
159 | fprintf(stderr, "%s: unsupported inttgt %d\n", __func__, inttgt); | |
160 | return OPENPIC_OUTPUT_INT; | |
161 | } | |
162 | ||
163 | static int output_to_inttgt(int output) | |
164 | { | |
165 | int i; | |
166 | ||
167 | for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) { | |
168 | if (inttgt_output[i][1] == output) { | |
169 | return inttgt_output[i][0]; | |
170 | } | |
171 | } | |
172 | ||
173 | abort(); | |
174 | } | |
175 | ||
732aa6ec AG |
176 | #define MSIIR_OFFSET 0x140 |
177 | #define MSIIR_SRS_SHIFT 29 | |
178 | #define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT) | |
179 | #define MSIIR_IBS_SHIFT 24 | |
180 | #define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT) | |
181 | ||
704c7e5d AG |
182 | static int get_current_cpu(void) |
183 | { | |
4917cf44 | 184 | if (!current_cpu) { |
c3203fa5 SW |
185 | return -1; |
186 | } | |
187 | ||
4917cf44 | 188 | return current_cpu->cpu_index; |
704c7e5d AG |
189 | } |
190 | ||
a8170e5e | 191 | static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr, |
704c7e5d | 192 | int idx); |
a8170e5e | 193 | static void openpic_cpu_write_internal(void *opaque, hwaddr addr, |
704c7e5d | 194 | uint32_t val, int idx); |
8ebe65f3 | 195 | static void openpic_reset(DeviceState *d); |
704c7e5d | 196 | |
6c5e84c2 SW |
197 | typedef enum IRQType { |
198 | IRQ_TYPE_NORMAL = 0, | |
199 | IRQ_TYPE_FSLINT, /* FSL internal interrupt -- level only */ | |
200 | IRQ_TYPE_FSLSPECIAL, /* FSL timer/IPI interrupt, edge, no polarity */ | |
201 | } IRQType; | |
202 | ||
2ada66f9 MCA |
203 | /* Round up to the nearest 64 IRQs so that the queue length |
204 | * won't change when moving between 32 and 64 bit hosts. | |
205 | */ | |
206 | #define IRQQUEUE_SIZE_BITS ((OPENPIC_MAX_IRQ + 63) & ~63) | |
207 | ||
af7e9e74 | 208 | typedef struct IRQQueue { |
2ada66f9 | 209 | unsigned long *queue; |
e5f6e732 | 210 | int32_t queue_size; /* Only used for VMSTATE_BITMAP */ |
dbda808a FB |
211 | int next; |
212 | int priority; | |
af7e9e74 | 213 | } IRQQueue; |
dbda808a | 214 | |
af7e9e74 | 215 | typedef struct IRQSource { |
be7c236f SW |
216 | uint32_t ivpr; /* IRQ vector/priority register */ |
217 | uint32_t idr; /* IRQ destination register */ | |
5e22c276 | 218 | uint32_t destmask; /* bitmap of CPU destinations */ |
dbda808a | 219 | int last_cpu; |
5e22c276 | 220 | int output; /* IRQ level, e.g. OPENPIC_OUTPUT_INT */ |
611493d9 | 221 | int pending; /* TRUE if IRQ is pending */ |
6c5e84c2 SW |
222 | IRQType type; |
223 | bool level:1; /* level-triggered */ | |
72c1da2c | 224 | bool nomask:1; /* critical interrupts ignore mask on some FSL MPICs */ |
af7e9e74 | 225 | } IRQSource; |
dbda808a | 226 | |
be7c236f | 227 | #define IVPR_MASK_SHIFT 31 |
def60298 | 228 | #define IVPR_MASK_MASK (1U << IVPR_MASK_SHIFT) |
be7c236f | 229 | #define IVPR_ACTIVITY_SHIFT 30 |
def60298 | 230 | #define IVPR_ACTIVITY_MASK (1U << IVPR_ACTIVITY_SHIFT) |
be7c236f | 231 | #define IVPR_MODE_SHIFT 29 |
def60298 | 232 | #define IVPR_MODE_MASK (1U << IVPR_MODE_SHIFT) |
be7c236f | 233 | #define IVPR_POLARITY_SHIFT 23 |
def60298 | 234 | #define IVPR_POLARITY_MASK (1U << IVPR_POLARITY_SHIFT) |
be7c236f | 235 | #define IVPR_SENSE_SHIFT 22 |
def60298 | 236 | #define IVPR_SENSE_MASK (1U << IVPR_SENSE_SHIFT) |
be7c236f | 237 | |
def60298 | 238 | #define IVPR_PRIORITY_MASK (0xFU << 16) |
be7c236f SW |
239 | #define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16)) |
240 | #define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask) | |
241 | ||
242 | /* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */ | |
243 | #define IDR_EP 0x80000000 /* external pin */ | |
244 | #define IDR_CI 0x40000000 /* critical interrupt */ | |
71c6cacb | 245 | |
e5f6e732 MCA |
246 | typedef struct OpenPICTimer { |
247 | uint32_t tccr; /* Global timer current count register */ | |
248 | uint32_t tbcr; /* Global timer base count register */ | |
249 | } OpenPICTimer; | |
250 | ||
251 | typedef struct OpenPICMSI { | |
252 | uint32_t msir; /* Shared Message Signaled Interrupt Register */ | |
253 | } OpenPICMSI; | |
254 | ||
af7e9e74 | 255 | typedef struct IRQDest { |
eb438427 | 256 | int32_t ctpr; /* CPU current task priority */ |
af7e9e74 AG |
257 | IRQQueue raised; |
258 | IRQQueue servicing; | |
e9df014c | 259 | qemu_irq *irqs; |
9f1d4b1d SW |
260 | |
261 | /* Count of IRQ sources asserting on non-INT outputs */ | |
262 | uint32_t outputs_active[OPENPIC_OUTPUT_NB]; | |
af7e9e74 | 263 | } IRQDest; |
dbda808a | 264 | |
e1766344 AF |
265 | #define OPENPIC(obj) OBJECT_CHECK(OpenPICState, (obj), TYPE_OPENPIC) |
266 | ||
6d544ee8 | 267 | typedef struct OpenPICState { |
e1766344 AF |
268 | /*< private >*/ |
269 | SysBusDevice parent_obj; | |
270 | /*< public >*/ | |
271 | ||
23c5e4ca | 272 | MemoryRegion mem; |
71cf9e62 | 273 | |
5861a338 | 274 | /* Behavior control */ |
e0dfe5b1 | 275 | FslMpicInfo *fsl; |
d0b72631 | 276 | uint32_t model; |
5861a338 | 277 | uint32_t flags; |
825463b3 AG |
278 | uint32_t nb_irqs; |
279 | uint32_t vid; | |
be7c236f | 280 | uint32_t vir; /* Vendor identification register */ |
0fe04622 | 281 | uint32_t vector_mask; |
be7c236f SW |
282 | uint32_t tfrr_reset; |
283 | uint32_t ivpr_reset; | |
284 | uint32_t idr_reset; | |
dbbbfd60 | 285 | uint32_t brr1; |
68c2dd70 | 286 | uint32_t mpic_mode_mask; |
5861a338 | 287 | |
71cf9e62 | 288 | /* Sub-regions */ |
e0dfe5b1 | 289 | MemoryRegion sub_io_mem[6]; |
71cf9e62 | 290 | |
dbda808a | 291 | /* Global registers */ |
be7c236f SW |
292 | uint32_t frr; /* Feature reporting register */ |
293 | uint32_t gcr; /* Global configuration register */ | |
294 | uint32_t pir; /* Processor initialization register */ | |
dbda808a | 295 | uint32_t spve; /* Spurious vector register */ |
be7c236f | 296 | uint32_t tfrr; /* Timer frequency reporting register */ |
dbda808a | 297 | /* Source registers */ |
8935a442 | 298 | IRQSource src[OPENPIC_MAX_IRQ]; |
dbda808a | 299 | /* Local registers per output pin */ |
af7e9e74 | 300 | IRQDest dst[MAX_CPU]; |
d0b72631 | 301 | uint32_t nb_cpus; |
dbda808a | 302 | /* Timer registers */ |
e5f6e732 | 303 | OpenPICTimer timers[OPENPIC_MAX_TMR]; |
732aa6ec | 304 | /* Shared MSI registers */ |
e5f6e732 | 305 | OpenPICMSI msi[MAX_MSI]; |
d0b72631 AG |
306 | uint32_t max_irq; |
307 | uint32_t irq_ipi0; | |
308 | uint32_t irq_tim0; | |
732aa6ec | 309 | uint32_t irq_msi; |
6d544ee8 | 310 | } OpenPICState; |
dbda808a | 311 | |
af7e9e74 | 312 | static inline void IRQ_setbit(IRQQueue *q, int n_IRQ) |
dbda808a | 313 | { |
e69a17f6 | 314 | set_bit(n_IRQ, q->queue); |
dbda808a FB |
315 | } |
316 | ||
af7e9e74 | 317 | static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ) |
dbda808a | 318 | { |
e69a17f6 | 319 | clear_bit(n_IRQ, q->queue); |
dbda808a FB |
320 | } |
321 | ||
af7e9e74 | 322 | static void IRQ_check(OpenPICState *opp, IRQQueue *q) |
dbda808a | 323 | { |
4417c733 SW |
324 | int irq = -1; |
325 | int next = -1; | |
326 | int priority = -1; | |
327 | ||
328 | for (;;) { | |
329 | irq = find_next_bit(q->queue, opp->max_irq, irq + 1); | |
330 | if (irq == opp->max_irq) { | |
331 | break; | |
332 | } | |
76aec1f8 | 333 | |
4417c733 SW |
334 | DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n", |
335 | irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority); | |
76aec1f8 | 336 | |
4417c733 SW |
337 | if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) { |
338 | next = irq; | |
339 | priority = IVPR_PRIORITY(opp->src[irq].ivpr); | |
060fbfe1 | 340 | } |
dbda808a | 341 | } |
76aec1f8 | 342 | |
dbda808a FB |
343 | q->next = next; |
344 | q->priority = priority; | |
345 | } | |
346 | ||
af7e9e74 | 347 | static int IRQ_get_next(OpenPICState *opp, IRQQueue *q) |
dbda808a | 348 | { |
3c94378e SW |
349 | /* XXX: optimize */ |
350 | IRQ_check(opp, q); | |
dbda808a FB |
351 | |
352 | return q->next; | |
353 | } | |
354 | ||
9f1d4b1d SW |
355 | static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ, |
356 | bool active, bool was_active) | |
dbda808a | 357 | { |
af7e9e74 AG |
358 | IRQDest *dst; |
359 | IRQSource *src; | |
dbda808a FB |
360 | int priority; |
361 | ||
362 | dst = &opp->dst[n_CPU]; | |
363 | src = &opp->src[n_IRQ]; | |
5e22c276 | 364 | |
9f1d4b1d SW |
365 | DPRINTF("%s: IRQ %d active %d was %d\n", |
366 | __func__, n_IRQ, active, was_active); | |
367 | ||
5e22c276 | 368 | if (src->output != OPENPIC_OUTPUT_INT) { |
9f1d4b1d SW |
369 | DPRINTF("%s: output %d irq %d active %d was %d count %d\n", |
370 | __func__, src->output, n_IRQ, active, was_active, | |
371 | dst->outputs_active[src->output]); | |
372 | ||
5e22c276 SW |
373 | /* On Freescale MPIC, critical interrupts ignore priority, |
374 | * IACK, EOI, etc. Before MPIC v4.1 they also ignore | |
375 | * masking. | |
376 | */ | |
9f1d4b1d SW |
377 | if (active) { |
378 | if (!was_active && dst->outputs_active[src->output]++ == 0) { | |
379 | DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d\n", | |
380 | __func__, src->output, n_CPU, n_IRQ); | |
381 | qemu_irq_raise(dst->irqs[src->output]); | |
382 | } | |
383 | } else { | |
384 | if (was_active && --dst->outputs_active[src->output] == 0) { | |
385 | DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d\n", | |
386 | __func__, src->output, n_CPU, n_IRQ); | |
387 | qemu_irq_lower(dst->irqs[src->output]); | |
388 | } | |
389 | } | |
390 | ||
060fbfe1 | 391 | return; |
dbda808a | 392 | } |
5e22c276 | 393 | |
be7c236f | 394 | priority = IVPR_PRIORITY(src->ivpr); |
9f1d4b1d SW |
395 | |
396 | /* Even if the interrupt doesn't have enough priority, | |
397 | * it is still raised, in case ctpr is lowered later. | |
398 | */ | |
399 | if (active) { | |
400 | IRQ_setbit(&dst->raised, n_IRQ); | |
401 | } else { | |
402 | IRQ_resetbit(&dst->raised, n_IRQ); | |
dbda808a | 403 | } |
9f1d4b1d | 404 | |
3c94378e | 405 | IRQ_check(opp, &dst->raised); |
9f1d4b1d SW |
406 | |
407 | if (active && priority <= dst->ctpr) { | |
408 | DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n", | |
409 | __func__, n_IRQ, priority, dst->ctpr, n_CPU); | |
410 | active = 0; | |
e9df014c | 411 | } |
9f1d4b1d SW |
412 | |
413 | if (active) { | |
414 | if (IRQ_get_next(opp, &dst->servicing) >= 0 && | |
415 | priority <= dst->servicing.priority) { | |
416 | DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n", | |
417 | __func__, n_IRQ, dst->servicing.next, n_CPU); | |
418 | } else { | |
419 | DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n", | |
420 | __func__, n_CPU, n_IRQ, dst->raised.next); | |
421 | qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]); | |
422 | } | |
423 | } else { | |
424 | IRQ_get_next(opp, &dst->servicing); | |
425 | if (dst->raised.priority > dst->ctpr && | |
426 | dst->raised.priority > dst->servicing.priority) { | |
427 | DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n", | |
428 | __func__, n_IRQ, dst->raised.next, dst->raised.priority, | |
429 | dst->ctpr, dst->servicing.priority, n_CPU); | |
430 | /* IRQ line stays asserted */ | |
431 | } else { | |
432 | DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n", | |
433 | __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU); | |
434 | qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]); | |
435 | } | |
dbda808a FB |
436 | } |
437 | } | |
438 | ||
611493d9 | 439 | /* update pic state because registers for n_IRQ have changed value */ |
6d544ee8 | 440 | static void openpic_update_irq(OpenPICState *opp, int n_IRQ) |
dbda808a | 441 | { |
af7e9e74 | 442 | IRQSource *src; |
9f1d4b1d | 443 | bool active, was_active; |
dbda808a FB |
444 | int i; |
445 | ||
446 | src = &opp->src[n_IRQ]; | |
9f1d4b1d | 447 | active = src->pending; |
611493d9 | 448 | |
72c1da2c | 449 | if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) { |
060fbfe1 | 450 | /* Interrupt source is disabled */ |
e9df014c | 451 | DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ); |
9f1d4b1d | 452 | active = false; |
dbda808a | 453 | } |
9f1d4b1d SW |
454 | |
455 | was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK); | |
456 | ||
457 | /* | |
458 | * We don't have a similar check for already-active because | |
459 | * ctpr may have changed and we need to withdraw the interrupt. | |
460 | */ | |
461 | if (!active && !was_active) { | |
462 | DPRINTF("%s: IRQ %d is already inactive\n", __func__, n_IRQ); | |
060fbfe1 | 463 | return; |
dbda808a | 464 | } |
9f1d4b1d SW |
465 | |
466 | if (active) { | |
467 | src->ivpr |= IVPR_ACTIVITY_MASK; | |
468 | } else { | |
469 | src->ivpr &= ~IVPR_ACTIVITY_MASK; | |
611493d9 | 470 | } |
9f1d4b1d | 471 | |
f40c360c | 472 | if (src->destmask == 0) { |
060fbfe1 | 473 | /* No target */ |
e9df014c | 474 | DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ); |
060fbfe1 | 475 | return; |
dbda808a | 476 | } |
611493d9 | 477 | |
f40c360c | 478 | if (src->destmask == (1 << src->last_cpu)) { |
e9df014c | 479 | /* Only one CPU is allowed to receive this IRQ */ |
9f1d4b1d | 480 | IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active); |
be7c236f | 481 | } else if (!(src->ivpr & IVPR_MODE_MASK)) { |
611493d9 FB |
482 | /* Directed delivery mode */ |
483 | for (i = 0; i < opp->nb_cpus; i++) { | |
5e22c276 | 484 | if (src->destmask & (1 << i)) { |
9f1d4b1d | 485 | IRQ_local_pipe(opp, i, n_IRQ, active, was_active); |
1945dbc1 | 486 | } |
611493d9 | 487 | } |
dbda808a | 488 | } else { |
611493d9 | 489 | /* Distributed delivery mode */ |
e9df014c | 490 | for (i = src->last_cpu + 1; i != src->last_cpu; i++) { |
af7e9e74 | 491 | if (i == opp->nb_cpus) { |
611493d9 | 492 | i = 0; |
af7e9e74 | 493 | } |
5e22c276 | 494 | if (src->destmask & (1 << i)) { |
9f1d4b1d | 495 | IRQ_local_pipe(opp, i, n_IRQ, active, was_active); |
611493d9 FB |
496 | src->last_cpu = i; |
497 | break; | |
498 | } | |
499 | } | |
500 | } | |
501 | } | |
502 | ||
d537cf6c | 503 | static void openpic_set_irq(void *opaque, int n_IRQ, int level) |
611493d9 | 504 | { |
6d544ee8 | 505 | OpenPICState *opp = opaque; |
af7e9e74 | 506 | IRQSource *src; |
611493d9 | 507 | |
8935a442 | 508 | if (n_IRQ >= OPENPIC_MAX_IRQ) { |
65b9d0d5 SW |
509 | fprintf(stderr, "%s: IRQ %d out of range\n", __func__, n_IRQ); |
510 | abort(); | |
511 | } | |
611493d9 FB |
512 | |
513 | src = &opp->src[n_IRQ]; | |
be7c236f SW |
514 | DPRINTF("openpic: set irq %d = %d ivpr=0x%08x\n", |
515 | n_IRQ, level, src->ivpr); | |
6c5e84c2 | 516 | if (src->level) { |
611493d9 FB |
517 | /* level-sensitive irq */ |
518 | src->pending = level; | |
9f1d4b1d | 519 | openpic_update_irq(opp, n_IRQ); |
611493d9 FB |
520 | } else { |
521 | /* edge-sensitive irq */ | |
af7e9e74 | 522 | if (level) { |
611493d9 | 523 | src->pending = 1; |
9f1d4b1d SW |
524 | openpic_update_irq(opp, n_IRQ); |
525 | } | |
526 | ||
527 | if (src->output != OPENPIC_OUTPUT_INT) { | |
528 | /* Edge-triggered interrupts shouldn't be used | |
529 | * with non-INT delivery, but just in case, | |
530 | * try to make it do something sane rather than | |
531 | * cause an interrupt storm. This is close to | |
532 | * what you'd probably see happen in real hardware. | |
533 | */ | |
534 | src->pending = 0; | |
535 | openpic_update_irq(opp, n_IRQ); | |
af7e9e74 | 536 | } |
dbda808a FB |
537 | } |
538 | } | |
539 | ||
be7c236f | 540 | static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ) |
dbda808a | 541 | { |
be7c236f | 542 | return opp->src[n_IRQ].idr; |
8d3a8c1e | 543 | } |
dbda808a | 544 | |
e0dfe5b1 SW |
545 | static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ) |
546 | { | |
547 | if (opp->flags & OPENPIC_FLAG_ILR) { | |
548 | return output_to_inttgt(opp->src[n_IRQ].output); | |
549 | } | |
550 | ||
551 | return 0xffffffff; | |
552 | } | |
553 | ||
be7c236f | 554 | static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ) |
8d3a8c1e | 555 | { |
be7c236f | 556 | return opp->src[n_IRQ].ivpr; |
dbda808a FB |
557 | } |
558 | ||
be7c236f | 559 | static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val) |
dbda808a | 560 | { |
5e22c276 SW |
561 | IRQSource *src = &opp->src[n_IRQ]; |
562 | uint32_t normal_mask = (1UL << opp->nb_cpus) - 1; | |
563 | uint32_t crit_mask = 0; | |
564 | uint32_t mask = normal_mask; | |
565 | int crit_shift = IDR_EP_SHIFT - opp->nb_cpus; | |
566 | int i; | |
567 | ||
568 | if (opp->flags & OPENPIC_FLAG_IDR_CRIT) { | |
569 | crit_mask = mask << crit_shift; | |
570 | mask |= crit_mask | IDR_EP; | |
571 | } | |
572 | ||
573 | src->idr = val & mask; | |
574 | DPRINTF("Set IDR %d to 0x%08x\n", n_IRQ, src->idr); | |
575 | ||
576 | if (opp->flags & OPENPIC_FLAG_IDR_CRIT) { | |
577 | if (src->idr & crit_mask) { | |
578 | if (src->idr & normal_mask) { | |
579 | DPRINTF("%s: IRQ configured for multiple output types, using " | |
580 | "critical\n", __func__); | |
581 | } | |
dbda808a | 582 | |
5e22c276 | 583 | src->output = OPENPIC_OUTPUT_CINT; |
72c1da2c | 584 | src->nomask = true; |
5e22c276 SW |
585 | src->destmask = 0; |
586 | ||
587 | for (i = 0; i < opp->nb_cpus; i++) { | |
588 | int n_ci = IDR_CI0_SHIFT - i; | |
dbda808a | 589 | |
5e22c276 SW |
590 | if (src->idr & (1UL << n_ci)) { |
591 | src->destmask |= 1UL << i; | |
592 | } | |
593 | } | |
594 | } else { | |
595 | src->output = OPENPIC_OUTPUT_INT; | |
72c1da2c | 596 | src->nomask = false; |
5e22c276 SW |
597 | src->destmask = src->idr & normal_mask; |
598 | } | |
599 | } else { | |
600 | src->destmask = src->idr; | |
601 | } | |
11de8b71 AG |
602 | } |
603 | ||
e0dfe5b1 SW |
604 | static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val) |
605 | { | |
606 | if (opp->flags & OPENPIC_FLAG_ILR) { | |
607 | IRQSource *src = &opp->src[n_IRQ]; | |
608 | ||
609 | src->output = inttgt_to_output(val & ILR_INTTGT_MASK); | |
610 | DPRINTF("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr, | |
611 | src->output); | |
612 | ||
613 | /* TODO: on MPIC v4.0 only, set nomask for non-INT */ | |
614 | } | |
615 | } | |
616 | ||
be7c236f | 617 | static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val) |
11de8b71 | 618 | { |
6c5e84c2 SW |
619 | uint32_t mask; |
620 | ||
621 | /* NOTE when implementing newer FSL MPIC models: starting with v4.0, | |
622 | * the polarity bit is read-only on internal interrupts. | |
623 | */ | |
624 | mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK | | |
625 | IVPR_POLARITY_MASK | opp->vector_mask; | |
626 | ||
11de8b71 | 627 | /* ACTIVITY bit is read-only */ |
6c5e84c2 SW |
628 | opp->src[n_IRQ].ivpr = |
629 | (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask); | |
630 | ||
631 | /* For FSL internal interrupts, The sense bit is reserved and zero, | |
632 | * and the interrupt is always level-triggered. Timers and IPIs | |
633 | * have no sense or polarity bits, and are edge-triggered. | |
634 | */ | |
635 | switch (opp->src[n_IRQ].type) { | |
636 | case IRQ_TYPE_NORMAL: | |
637 | opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK); | |
638 | break; | |
639 | ||
640 | case IRQ_TYPE_FSLINT: | |
641 | opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK; | |
642 | break; | |
643 | ||
644 | case IRQ_TYPE_FSLSPECIAL: | |
645 | opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK); | |
646 | break; | |
647 | } | |
648 | ||
11de8b71 | 649 | openpic_update_irq(opp, n_IRQ); |
be7c236f SW |
650 | DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val, |
651 | opp->src[n_IRQ].ivpr); | |
dbda808a FB |
652 | } |
653 | ||
7f11573b AG |
654 | static void openpic_gcr_write(OpenPICState *opp, uint64_t val) |
655 | { | |
e49798b1 | 656 | bool mpic_proxy = false; |
1ac3d713 | 657 | |
7f11573b | 658 | if (val & GCR_RESET) { |
e1766344 | 659 | openpic_reset(DEVICE(opp)); |
1ac3d713 AG |
660 | return; |
661 | } | |
7f11573b | 662 | |
1ac3d713 AG |
663 | opp->gcr &= ~opp->mpic_mode_mask; |
664 | opp->gcr |= val & opp->mpic_mode_mask; | |
7f11573b | 665 | |
1ac3d713 AG |
666 | /* Set external proxy mode */ |
667 | if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) { | |
e49798b1 | 668 | mpic_proxy = true; |
7f11573b | 669 | } |
e49798b1 AG |
670 | |
671 | ppce500_set_mpic_proxy(mpic_proxy); | |
7f11573b AG |
672 | } |
673 | ||
b9b2aaa3 AG |
674 | static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val, |
675 | unsigned len) | |
dbda808a | 676 | { |
6d544ee8 | 677 | OpenPICState *opp = opaque; |
af7e9e74 | 678 | IRQDest *dst; |
e9df014c | 679 | int idx; |
dbda808a | 680 | |
4c4f0e48 SW |
681 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n", |
682 | __func__, addr, val); | |
af7e9e74 | 683 | if (addr & 0xF) { |
dbda808a | 684 | return; |
af7e9e74 | 685 | } |
dbda808a | 686 | switch (addr) { |
3e772232 BB |
687 | case 0x00: /* Block Revision Register1 (BRR1) is Readonly */ |
688 | break; | |
704c7e5d AG |
689 | case 0x40: |
690 | case 0x50: | |
691 | case 0x60: | |
692 | case 0x70: | |
693 | case 0x80: | |
694 | case 0x90: | |
695 | case 0xA0: | |
696 | case 0xB0: | |
697 | openpic_cpu_write_internal(opp, addr, val, get_current_cpu()); | |
dbda808a | 698 | break; |
be7c236f | 699 | case 0x1000: /* FRR */ |
dbda808a | 700 | break; |
be7c236f | 701 | case 0x1020: /* GCR */ |
7f11573b | 702 | openpic_gcr_write(opp, val); |
060fbfe1 | 703 | break; |
be7c236f | 704 | case 0x1080: /* VIR */ |
060fbfe1 | 705 | break; |
be7c236f | 706 | case 0x1090: /* PIR */ |
e9df014c | 707 | for (idx = 0; idx < opp->nb_cpus; idx++) { |
be7c236f | 708 | if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) { |
e9df014c JM |
709 | DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx); |
710 | dst = &opp->dst[idx]; | |
711 | qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]); | |
be7c236f | 712 | } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) { |
e9df014c JM |
713 | DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx); |
714 | dst = &opp->dst[idx]; | |
715 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]); | |
716 | } | |
dbda808a | 717 | } |
be7c236f | 718 | opp->pir = val; |
060fbfe1 | 719 | break; |
be7c236f | 720 | case 0x10A0: /* IPI_IVPR */ |
704c7e5d AG |
721 | case 0x10B0: |
722 | case 0x10C0: | |
723 | case 0x10D0: | |
dbda808a FB |
724 | { |
725 | int idx; | |
704c7e5d | 726 | idx = (addr - 0x10A0) >> 4; |
be7c236f | 727 | write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val); |
dbda808a FB |
728 | } |
729 | break; | |
704c7e5d | 730 | case 0x10E0: /* SPVE */ |
0fe04622 | 731 | opp->spve = val & opp->vector_mask; |
dbda808a | 732 | break; |
dbda808a FB |
733 | default: |
734 | break; | |
735 | } | |
736 | } | |
737 | ||
b9b2aaa3 | 738 | static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len) |
dbda808a | 739 | { |
6d544ee8 | 740 | OpenPICState *opp = opaque; |
dbda808a FB |
741 | uint32_t retval; |
742 | ||
4c4f0e48 | 743 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
dbda808a | 744 | retval = 0xFFFFFFFF; |
af7e9e74 | 745 | if (addr & 0xF) { |
dbda808a | 746 | return retval; |
af7e9e74 | 747 | } |
dbda808a | 748 | switch (addr) { |
be7c236f SW |
749 | case 0x1000: /* FRR */ |
750 | retval = opp->frr; | |
dbda808a | 751 | break; |
be7c236f SW |
752 | case 0x1020: /* GCR */ |
753 | retval = opp->gcr; | |
060fbfe1 | 754 | break; |
be7c236f SW |
755 | case 0x1080: /* VIR */ |
756 | retval = opp->vir; | |
060fbfe1 | 757 | break; |
be7c236f | 758 | case 0x1090: /* PIR */ |
dbda808a | 759 | retval = 0x00000000; |
060fbfe1 | 760 | break; |
3e772232 | 761 | case 0x00: /* Block Revision Register1 (BRR1) */ |
0d404683 SW |
762 | retval = opp->brr1; |
763 | break; | |
704c7e5d AG |
764 | case 0x40: |
765 | case 0x50: | |
766 | case 0x60: | |
767 | case 0x70: | |
768 | case 0x80: | |
769 | case 0x90: | |
770 | case 0xA0: | |
dbda808a | 771 | case 0xB0: |
704c7e5d AG |
772 | retval = openpic_cpu_read_internal(opp, addr, get_current_cpu()); |
773 | break; | |
be7c236f | 774 | case 0x10A0: /* IPI_IVPR */ |
704c7e5d AG |
775 | case 0x10B0: |
776 | case 0x10C0: | |
777 | case 0x10D0: | |
dbda808a FB |
778 | { |
779 | int idx; | |
704c7e5d | 780 | idx = (addr - 0x10A0) >> 4; |
be7c236f | 781 | retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx); |
dbda808a | 782 | } |
060fbfe1 | 783 | break; |
704c7e5d | 784 | case 0x10E0: /* SPVE */ |
dbda808a FB |
785 | retval = opp->spve; |
786 | break; | |
dbda808a FB |
787 | default: |
788 | break; | |
789 | } | |
4c4f0e48 | 790 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
791 | |
792 | return retval; | |
793 | } | |
794 | ||
6d544ee8 | 795 | static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val, |
b9b2aaa3 | 796 | unsigned len) |
dbda808a | 797 | { |
6d544ee8 | 798 | OpenPICState *opp = opaque; |
dbda808a FB |
799 | int idx; |
800 | ||
03274d44 SW |
801 | addr += 0x10f0; |
802 | ||
4c4f0e48 SW |
803 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n", |
804 | __func__, addr, val); | |
af7e9e74 | 805 | if (addr & 0xF) { |
dbda808a | 806 | return; |
af7e9e74 | 807 | } |
c38c0b8a | 808 | |
03274d44 | 809 | if (addr == 0x10f0) { |
be7c236f SW |
810 | /* TFRR */ |
811 | opp->tfrr = val; | |
c38c0b8a AG |
812 | return; |
813 | } | |
03274d44 SW |
814 | |
815 | idx = (addr >> 6) & 0x3; | |
816 | addr = addr & 0x30; | |
817 | ||
c38c0b8a | 818 | switch (addr & 0x30) { |
be7c236f | 819 | case 0x00: /* TCCR */ |
dbda808a | 820 | break; |
be7c236f SW |
821 | case 0x10: /* TBCR */ |
822 | if ((opp->timers[idx].tccr & TCCR_TOG) != 0 && | |
823 | (val & TBCR_CI) == 0 && | |
824 | (opp->timers[idx].tbcr & TBCR_CI) != 0) { | |
825 | opp->timers[idx].tccr &= ~TCCR_TOG; | |
71c6cacb | 826 | } |
be7c236f | 827 | opp->timers[idx].tbcr = val; |
060fbfe1 | 828 | break; |
be7c236f SW |
829 | case 0x20: /* TVPR */ |
830 | write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val); | |
060fbfe1 | 831 | break; |
be7c236f SW |
832 | case 0x30: /* TDR */ |
833 | write_IRQreg_idr(opp, opp->irq_tim0 + idx, val); | |
060fbfe1 | 834 | break; |
dbda808a FB |
835 | } |
836 | } | |
837 | ||
6d544ee8 | 838 | static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len) |
dbda808a | 839 | { |
6d544ee8 | 840 | OpenPICState *opp = opaque; |
c38c0b8a | 841 | uint32_t retval = -1; |
dbda808a FB |
842 | int idx; |
843 | ||
4c4f0e48 | 844 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
c38c0b8a AG |
845 | if (addr & 0xF) { |
846 | goto out; | |
847 | } | |
848 | idx = (addr >> 6) & 0x3; | |
849 | if (addr == 0x0) { | |
be7c236f SW |
850 | /* TFRR */ |
851 | retval = opp->tfrr; | |
c38c0b8a AG |
852 | goto out; |
853 | } | |
854 | switch (addr & 0x30) { | |
be7c236f SW |
855 | case 0x00: /* TCCR */ |
856 | retval = opp->timers[idx].tccr; | |
dbda808a | 857 | break; |
be7c236f SW |
858 | case 0x10: /* TBCR */ |
859 | retval = opp->timers[idx].tbcr; | |
060fbfe1 | 860 | break; |
be7c236f SW |
861 | case 0x20: /* TIPV */ |
862 | retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx); | |
060fbfe1 | 863 | break; |
c38c0b8a | 864 | case 0x30: /* TIDE (TIDR) */ |
be7c236f | 865 | retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx); |
060fbfe1 | 866 | break; |
dbda808a | 867 | } |
c38c0b8a AG |
868 | |
869 | out: | |
4c4f0e48 | 870 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
871 | |
872 | return retval; | |
873 | } | |
874 | ||
b9b2aaa3 AG |
875 | static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val, |
876 | unsigned len) | |
dbda808a | 877 | { |
6d544ee8 | 878 | OpenPICState *opp = opaque; |
dbda808a FB |
879 | int idx; |
880 | ||
4c4f0e48 SW |
881 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n", |
882 | __func__, addr, val); | |
e0dfe5b1 SW |
883 | |
884 | addr = addr & 0xffff; | |
dbda808a | 885 | idx = addr >> 5; |
e0dfe5b1 SW |
886 | |
887 | switch (addr & 0x1f) { | |
888 | case 0x00: | |
be7c236f | 889 | write_IRQreg_ivpr(opp, idx, val); |
e0dfe5b1 SW |
890 | break; |
891 | case 0x10: | |
892 | write_IRQreg_idr(opp, idx, val); | |
893 | break; | |
894 | case 0x18: | |
895 | write_IRQreg_ilr(opp, idx, val); | |
896 | break; | |
dbda808a FB |
897 | } |
898 | } | |
899 | ||
b9b2aaa3 | 900 | static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len) |
dbda808a | 901 | { |
6d544ee8 | 902 | OpenPICState *opp = opaque; |
dbda808a FB |
903 | uint32_t retval; |
904 | int idx; | |
905 | ||
4c4f0e48 | 906 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
dbda808a | 907 | retval = 0xFFFFFFFF; |
e0dfe5b1 SW |
908 | |
909 | addr = addr & 0xffff; | |
dbda808a | 910 | idx = addr >> 5; |
e0dfe5b1 SW |
911 | |
912 | switch (addr & 0x1f) { | |
913 | case 0x00: | |
be7c236f | 914 | retval = read_IRQreg_ivpr(opp, idx); |
e0dfe5b1 SW |
915 | break; |
916 | case 0x10: | |
917 | retval = read_IRQreg_idr(opp, idx); | |
918 | break; | |
919 | case 0x18: | |
920 | retval = read_IRQreg_ilr(opp, idx); | |
921 | break; | |
dbda808a | 922 | } |
dbda808a | 923 | |
e0dfe5b1 | 924 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
925 | return retval; |
926 | } | |
927 | ||
732aa6ec AG |
928 | static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val, |
929 | unsigned size) | |
930 | { | |
931 | OpenPICState *opp = opaque; | |
932 | int idx = opp->irq_msi; | |
933 | int srs, ibs; | |
934 | ||
4c4f0e48 SW |
935 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n", |
936 | __func__, addr, val); | |
732aa6ec AG |
937 | if (addr & 0xF) { |
938 | return; | |
939 | } | |
940 | ||
941 | switch (addr) { | |
942 | case MSIIR_OFFSET: | |
943 | srs = val >> MSIIR_SRS_SHIFT; | |
944 | idx += srs; | |
945 | ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT; | |
946 | opp->msi[srs].msir |= 1 << ibs; | |
947 | openpic_set_irq(opp, idx, 1); | |
948 | break; | |
949 | default: | |
950 | /* most registers are read-only, thus ignored */ | |
951 | break; | |
952 | } | |
953 | } | |
954 | ||
955 | static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size) | |
956 | { | |
957 | OpenPICState *opp = opaque; | |
958 | uint64_t r = 0; | |
959 | int i, srs; | |
960 | ||
4c4f0e48 | 961 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
732aa6ec AG |
962 | if (addr & 0xF) { |
963 | return -1; | |
964 | } | |
965 | ||
966 | srs = addr >> 4; | |
967 | ||
968 | switch (addr) { | |
969 | case 0x00: | |
970 | case 0x10: | |
971 | case 0x20: | |
972 | case 0x30: | |
973 | case 0x40: | |
974 | case 0x50: | |
975 | case 0x60: | |
976 | case 0x70: /* MSIRs */ | |
977 | r = opp->msi[srs].msir; | |
978 | /* Clear on read */ | |
979 | opp->msi[srs].msir = 0; | |
e99fd8af | 980 | openpic_set_irq(opp, opp->irq_msi + srs, 0); |
732aa6ec AG |
981 | break; |
982 | case 0x120: /* MSISR */ | |
983 | for (i = 0; i < MAX_MSI; i++) { | |
984 | r |= (opp->msi[i].msir ? 1 : 0) << i; | |
985 | } | |
986 | break; | |
987 | } | |
988 | ||
989 | return r; | |
990 | } | |
991 | ||
e0dfe5b1 SW |
992 | static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size) |
993 | { | |
994 | uint64_t r = 0; | |
995 | ||
996 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); | |
997 | ||
998 | /* TODO: EISR/EIMR */ | |
999 | ||
1000 | return r; | |
1001 | } | |
1002 | ||
1003 | static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val, | |
1004 | unsigned size) | |
1005 | { | |
1006 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n", | |
1007 | __func__, addr, val); | |
1008 | ||
1009 | /* TODO: EISR/EIMR */ | |
1010 | } | |
1011 | ||
a8170e5e | 1012 | static void openpic_cpu_write_internal(void *opaque, hwaddr addr, |
704c7e5d | 1013 | uint32_t val, int idx) |
dbda808a | 1014 | { |
6d544ee8 | 1015 | OpenPICState *opp = opaque; |
af7e9e74 AG |
1016 | IRQSource *src; |
1017 | IRQDest *dst; | |
704c7e5d | 1018 | int s_IRQ, n_IRQ; |
dbda808a | 1019 | |
4c4f0e48 | 1020 | DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x\n", __func__, idx, |
704c7e5d | 1021 | addr, val); |
c3203fa5 | 1022 | |
04d2acbb | 1023 | if (idx < 0 || idx >= opp->nb_cpus) { |
dbda808a | 1024 | return; |
c3203fa5 SW |
1025 | } |
1026 | ||
af7e9e74 | 1027 | if (addr & 0xF) { |
dbda808a | 1028 | return; |
af7e9e74 | 1029 | } |
dbda808a FB |
1030 | dst = &opp->dst[idx]; |
1031 | addr &= 0xFF0; | |
1032 | switch (addr) { | |
704c7e5d | 1033 | case 0x40: /* IPIDR */ |
dbda808a FB |
1034 | case 0x50: |
1035 | case 0x60: | |
1036 | case 0x70: | |
1037 | idx = (addr - 0x40) >> 4; | |
a675155e | 1038 | /* we use IDE as mask which CPUs to deliver the IPI to still. */ |
f40c360c | 1039 | opp->src[opp->irq_ipi0 + idx].destmask |= val; |
b7169916 AJ |
1040 | openpic_set_irq(opp, opp->irq_ipi0 + idx, 1); |
1041 | openpic_set_irq(opp, opp->irq_ipi0 + idx, 0); | |
dbda808a | 1042 | break; |
be7c236f SW |
1043 | case 0x80: /* CTPR */ |
1044 | dst->ctpr = val & 0x0000000F; | |
9f1d4b1d SW |
1045 | |
1046 | DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d\n", | |
1047 | __func__, idx, dst->ctpr, dst->raised.priority, | |
1048 | dst->servicing.priority); | |
1049 | ||
1050 | if (dst->raised.priority <= dst->ctpr) { | |
1051 | DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr\n", | |
1052 | __func__, idx); | |
1053 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]); | |
1054 | } else if (dst->raised.priority > dst->servicing.priority) { | |
1055 | DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d\n", | |
1056 | __func__, idx, dst->raised.next); | |
1057 | qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]); | |
1058 | } | |
1059 | ||
060fbfe1 | 1060 | break; |
dbda808a | 1061 | case 0x90: /* WHOAMI */ |
060fbfe1 AJ |
1062 | /* Read-only register */ |
1063 | break; | |
be7c236f | 1064 | case 0xA0: /* IACK */ |
060fbfe1 AJ |
1065 | /* Read-only register */ |
1066 | break; | |
be7c236f SW |
1067 | case 0xB0: /* EOI */ |
1068 | DPRINTF("EOI\n"); | |
060fbfe1 | 1069 | s_IRQ = IRQ_get_next(opp, &dst->servicing); |
65b9d0d5 SW |
1070 | |
1071 | if (s_IRQ < 0) { | |
1072 | DPRINTF("%s: EOI with no interrupt in service\n", __func__); | |
1073 | break; | |
1074 | } | |
1075 | ||
060fbfe1 | 1076 | IRQ_resetbit(&dst->servicing, s_IRQ); |
060fbfe1 AJ |
1077 | /* Set up next servicing IRQ */ |
1078 | s_IRQ = IRQ_get_next(opp, &dst->servicing); | |
e9df014c JM |
1079 | /* Check queued interrupts. */ |
1080 | n_IRQ = IRQ_get_next(opp, &dst->raised); | |
1081 | src = &opp->src[n_IRQ]; | |
1082 | if (n_IRQ != -1 && | |
1083 | (s_IRQ == -1 || | |
be7c236f | 1084 | IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) { |
e9df014c JM |
1085 | DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n", |
1086 | idx, n_IRQ); | |
5e22c276 | 1087 | qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]); |
e9df014c | 1088 | } |
060fbfe1 | 1089 | break; |
dbda808a FB |
1090 | default: |
1091 | break; | |
1092 | } | |
1093 | } | |
1094 | ||
b9b2aaa3 AG |
1095 | static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val, |
1096 | unsigned len) | |
704c7e5d AG |
1097 | { |
1098 | openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12); | |
1099 | } | |
1100 | ||
a898a8fc SW |
1101 | |
1102 | static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu) | |
1103 | { | |
1104 | IRQSource *src; | |
1105 | int retval, irq; | |
1106 | ||
1107 | DPRINTF("Lower OpenPIC INT output\n"); | |
1108 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]); | |
1109 | ||
1110 | irq = IRQ_get_next(opp, &dst->raised); | |
1111 | DPRINTF("IACK: irq=%d\n", irq); | |
1112 | ||
1113 | if (irq == -1) { | |
1114 | /* No more interrupt pending */ | |
1115 | return opp->spve; | |
1116 | } | |
1117 | ||
1118 | src = &opp->src[irq]; | |
1119 | if (!(src->ivpr & IVPR_ACTIVITY_MASK) || | |
1120 | !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) { | |
9f1d4b1d SW |
1121 | fprintf(stderr, "%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n", |
1122 | __func__, irq, dst->ctpr, src->ivpr); | |
1123 | openpic_update_irq(opp, irq); | |
a898a8fc SW |
1124 | retval = opp->spve; |
1125 | } else { | |
1126 | /* IRQ enter servicing state */ | |
1127 | IRQ_setbit(&dst->servicing, irq); | |
1128 | retval = IVPR_VECTOR(opp, src->ivpr); | |
1129 | } | |
9f1d4b1d | 1130 | |
a898a8fc SW |
1131 | if (!src->level) { |
1132 | /* edge-sensitive IRQ */ | |
1133 | src->ivpr &= ~IVPR_ACTIVITY_MASK; | |
1134 | src->pending = 0; | |
9f1d4b1d | 1135 | IRQ_resetbit(&dst->raised, irq); |
a898a8fc SW |
1136 | } |
1137 | ||
8935a442 | 1138 | if ((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + OPENPIC_MAX_IPI))) { |
f40c360c SW |
1139 | src->destmask &= ~(1 << cpu); |
1140 | if (src->destmask && !src->level) { | |
a898a8fc SW |
1141 | /* trigger on CPUs that didn't know about it yet */ |
1142 | openpic_set_irq(opp, irq, 1); | |
1143 | openpic_set_irq(opp, irq, 0); | |
1144 | /* if all CPUs knew about it, set active bit again */ | |
1145 | src->ivpr |= IVPR_ACTIVITY_MASK; | |
1146 | } | |
1147 | } | |
1148 | ||
1149 | return retval; | |
1150 | } | |
1151 | ||
a8170e5e | 1152 | static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr, |
704c7e5d | 1153 | int idx) |
dbda808a | 1154 | { |
6d544ee8 | 1155 | OpenPICState *opp = opaque; |
af7e9e74 | 1156 | IRQDest *dst; |
dbda808a | 1157 | uint32_t retval; |
3b46e624 | 1158 | |
4c4f0e48 | 1159 | DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx "\n", __func__, idx, addr); |
dbda808a | 1160 | retval = 0xFFFFFFFF; |
c3203fa5 | 1161 | |
04d2acbb | 1162 | if (idx < 0 || idx >= opp->nb_cpus) { |
c3203fa5 SW |
1163 | return retval; |
1164 | } | |
1165 | ||
af7e9e74 | 1166 | if (addr & 0xF) { |
dbda808a | 1167 | return retval; |
af7e9e74 | 1168 | } |
dbda808a FB |
1169 | dst = &opp->dst[idx]; |
1170 | addr &= 0xFF0; | |
1171 | switch (addr) { | |
be7c236f SW |
1172 | case 0x80: /* CTPR */ |
1173 | retval = dst->ctpr; | |
060fbfe1 | 1174 | break; |
dbda808a | 1175 | case 0x90: /* WHOAMI */ |
060fbfe1 AJ |
1176 | retval = idx; |
1177 | break; | |
be7c236f | 1178 | case 0xA0: /* IACK */ |
a898a8fc | 1179 | retval = openpic_iack(opp, dst, idx); |
060fbfe1 | 1180 | break; |
be7c236f | 1181 | case 0xB0: /* EOI */ |
060fbfe1 AJ |
1182 | retval = 0; |
1183 | break; | |
dbda808a FB |
1184 | default: |
1185 | break; | |
1186 | } | |
4c4f0e48 | 1187 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
1188 | |
1189 | return retval; | |
1190 | } | |
1191 | ||
b9b2aaa3 | 1192 | static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len) |
704c7e5d AG |
1193 | { |
1194 | return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12); | |
1195 | } | |
1196 | ||
35732cb4 | 1197 | static const MemoryRegionOps openpic_glb_ops_le = { |
780d16b7 AG |
1198 | .write = openpic_gbl_write, |
1199 | .read = openpic_gbl_read, | |
1200 | .endianness = DEVICE_LITTLE_ENDIAN, | |
1201 | .impl = { | |
1202 | .min_access_size = 4, | |
1203 | .max_access_size = 4, | |
1204 | }, | |
1205 | }; | |
dbda808a | 1206 | |
35732cb4 AG |
1207 | static const MemoryRegionOps openpic_glb_ops_be = { |
1208 | .write = openpic_gbl_write, | |
1209 | .read = openpic_gbl_read, | |
1210 | .endianness = DEVICE_BIG_ENDIAN, | |
1211 | .impl = { | |
1212 | .min_access_size = 4, | |
1213 | .max_access_size = 4, | |
1214 | }, | |
1215 | }; | |
1216 | ||
1217 | static const MemoryRegionOps openpic_tmr_ops_le = { | |
6d544ee8 AG |
1218 | .write = openpic_tmr_write, |
1219 | .read = openpic_tmr_read, | |
780d16b7 AG |
1220 | .endianness = DEVICE_LITTLE_ENDIAN, |
1221 | .impl = { | |
1222 | .min_access_size = 4, | |
1223 | .max_access_size = 4, | |
1224 | }, | |
1225 | }; | |
dbda808a | 1226 | |
35732cb4 | 1227 | static const MemoryRegionOps openpic_tmr_ops_be = { |
6d544ee8 AG |
1228 | .write = openpic_tmr_write, |
1229 | .read = openpic_tmr_read, | |
35732cb4 AG |
1230 | .endianness = DEVICE_BIG_ENDIAN, |
1231 | .impl = { | |
1232 | .min_access_size = 4, | |
1233 | .max_access_size = 4, | |
1234 | }, | |
1235 | }; | |
1236 | ||
1237 | static const MemoryRegionOps openpic_cpu_ops_le = { | |
780d16b7 AG |
1238 | .write = openpic_cpu_write, |
1239 | .read = openpic_cpu_read, | |
1240 | .endianness = DEVICE_LITTLE_ENDIAN, | |
1241 | .impl = { | |
1242 | .min_access_size = 4, | |
1243 | .max_access_size = 4, | |
1244 | }, | |
1245 | }; | |
dbda808a | 1246 | |
35732cb4 AG |
1247 | static const MemoryRegionOps openpic_cpu_ops_be = { |
1248 | .write = openpic_cpu_write, | |
1249 | .read = openpic_cpu_read, | |
1250 | .endianness = DEVICE_BIG_ENDIAN, | |
1251 | .impl = { | |
1252 | .min_access_size = 4, | |
1253 | .max_access_size = 4, | |
1254 | }, | |
1255 | }; | |
1256 | ||
1257 | static const MemoryRegionOps openpic_src_ops_le = { | |
780d16b7 AG |
1258 | .write = openpic_src_write, |
1259 | .read = openpic_src_read, | |
23c5e4ca | 1260 | .endianness = DEVICE_LITTLE_ENDIAN, |
b9b2aaa3 AG |
1261 | .impl = { |
1262 | .min_access_size = 4, | |
1263 | .max_access_size = 4, | |
1264 | }, | |
23c5e4ca AK |
1265 | }; |
1266 | ||
35732cb4 AG |
1267 | static const MemoryRegionOps openpic_src_ops_be = { |
1268 | .write = openpic_src_write, | |
1269 | .read = openpic_src_read, | |
1270 | .endianness = DEVICE_BIG_ENDIAN, | |
1271 | .impl = { | |
1272 | .min_access_size = 4, | |
1273 | .max_access_size = 4, | |
1274 | }, | |
1275 | }; | |
1276 | ||
e0dfe5b1 | 1277 | static const MemoryRegionOps openpic_msi_ops_be = { |
732aa6ec AG |
1278 | .read = openpic_msi_read, |
1279 | .write = openpic_msi_write, | |
e0dfe5b1 | 1280 | .endianness = DEVICE_BIG_ENDIAN, |
732aa6ec AG |
1281 | .impl = { |
1282 | .min_access_size = 4, | |
1283 | .max_access_size = 4, | |
1284 | }, | |
1285 | }; | |
1286 | ||
e0dfe5b1 SW |
1287 | static const MemoryRegionOps openpic_summary_ops_be = { |
1288 | .read = openpic_summary_read, | |
1289 | .write = openpic_summary_write, | |
732aa6ec AG |
1290 | .endianness = DEVICE_BIG_ENDIAN, |
1291 | .impl = { | |
1292 | .min_access_size = 4, | |
1293 | .max_access_size = 4, | |
1294 | }, | |
1295 | }; | |
1296 | ||
8ebe65f3 PJ |
1297 | static void openpic_reset(DeviceState *d) |
1298 | { | |
1299 | OpenPICState *opp = OPENPIC(d); | |
1300 | int i; | |
1301 | ||
1302 | opp->gcr = GCR_RESET; | |
1303 | /* Initialise controller registers */ | |
1304 | opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) | | |
1305 | ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) | | |
1306 | (opp->vid << FRR_VID_SHIFT); | |
1307 | ||
1308 | opp->pir = 0; | |
1309 | opp->spve = -1 & opp->vector_mask; | |
1310 | opp->tfrr = opp->tfrr_reset; | |
1311 | /* Initialise IRQ sources */ | |
1312 | for (i = 0; i < opp->max_irq; i++) { | |
1313 | opp->src[i].ivpr = opp->ivpr_reset; | |
8ebe65f3 PJ |
1314 | switch (opp->src[i].type) { |
1315 | case IRQ_TYPE_NORMAL: | |
1316 | opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK); | |
1317 | break; | |
1318 | ||
1319 | case IRQ_TYPE_FSLINT: | |
1320 | opp->src[i].ivpr |= IVPR_POLARITY_MASK; | |
1321 | break; | |
1322 | ||
1323 | case IRQ_TYPE_FSLSPECIAL: | |
1324 | break; | |
1325 | } | |
ffd5e9fe PJ |
1326 | |
1327 | write_IRQreg_idr(opp, i, opp->idr_reset); | |
8ebe65f3 PJ |
1328 | } |
1329 | /* Initialise IRQ destinations */ | |
2ada66f9 | 1330 | for (i = 0; i < opp->nb_cpus; i++) { |
8ebe65f3 | 1331 | opp->dst[i].ctpr = 15; |
8ebe65f3 | 1332 | opp->dst[i].raised.next = -1; |
2ada66f9 MCA |
1333 | opp->dst[i].raised.priority = 0; |
1334 | bitmap_clear(opp->dst[i].raised.queue, 0, IRQQUEUE_SIZE_BITS); | |
8ebe65f3 | 1335 | opp->dst[i].servicing.next = -1; |
2ada66f9 MCA |
1336 | opp->dst[i].servicing.priority = 0; |
1337 | bitmap_clear(opp->dst[i].servicing.queue, 0, IRQQUEUE_SIZE_BITS); | |
8ebe65f3 PJ |
1338 | } |
1339 | /* Initialise timers */ | |
1340 | for (i = 0; i < OPENPIC_MAX_TMR; i++) { | |
1341 | opp->timers[i].tccr = 0; | |
1342 | opp->timers[i].tbcr = TBCR_CI; | |
1343 | } | |
1344 | /* Go out of RESET state */ | |
1345 | opp->gcr = 0; | |
1346 | } | |
1347 | ||
af7e9e74 | 1348 | typedef struct MemReg { |
d0b72631 AG |
1349 | const char *name; |
1350 | MemoryRegionOps const *ops; | |
1351 | hwaddr start_addr; | |
1352 | ram_addr_t size; | |
af7e9e74 | 1353 | } MemReg; |
d0b72631 | 1354 | |
e0dfe5b1 SW |
1355 | static void fsl_common_init(OpenPICState *opp) |
1356 | { | |
1357 | int i; | |
8935a442 | 1358 | int virq = OPENPIC_MAX_SRC; |
e0dfe5b1 SW |
1359 | |
1360 | opp->vid = VID_REVISION_1_2; | |
1361 | opp->vir = VIR_GENERIC; | |
1362 | opp->vector_mask = 0xFFFF; | |
1363 | opp->tfrr_reset = 0; | |
1364 | opp->ivpr_reset = IVPR_MASK_MASK; | |
1365 | opp->idr_reset = 1 << 0; | |
8935a442 | 1366 | opp->max_irq = OPENPIC_MAX_IRQ; |
e0dfe5b1 SW |
1367 | |
1368 | opp->irq_ipi0 = virq; | |
8935a442 | 1369 | virq += OPENPIC_MAX_IPI; |
e0dfe5b1 | 1370 | opp->irq_tim0 = virq; |
8935a442 | 1371 | virq += OPENPIC_MAX_TMR; |
e0dfe5b1 | 1372 | |
8935a442 | 1373 | assert(virq <= OPENPIC_MAX_IRQ); |
e0dfe5b1 SW |
1374 | |
1375 | opp->irq_msi = 224; | |
1376 | ||
1377 | msi_supported = true; | |
1378 | for (i = 0; i < opp->fsl->max_ext; i++) { | |
1379 | opp->src[i].level = false; | |
1380 | } | |
1381 | ||
1382 | /* Internal interrupts, including message and MSI */ | |
8935a442 | 1383 | for (i = 16; i < OPENPIC_MAX_SRC; i++) { |
e0dfe5b1 SW |
1384 | opp->src[i].type = IRQ_TYPE_FSLINT; |
1385 | opp->src[i].level = true; | |
1386 | } | |
1387 | ||
1388 | /* timers and IPIs */ | |
8935a442 | 1389 | for (i = OPENPIC_MAX_SRC; i < virq; i++) { |
e0dfe5b1 SW |
1390 | opp->src[i].type = IRQ_TYPE_FSLSPECIAL; |
1391 | opp->src[i].level = false; | |
1392 | } | |
1393 | } | |
1394 | ||
1395 | static void map_list(OpenPICState *opp, const MemReg *list, int *count) | |
1396 | { | |
1397 | while (list->name) { | |
1398 | assert(*count < ARRAY_SIZE(opp->sub_io_mem)); | |
1399 | ||
1437c94b PB |
1400 | memory_region_init_io(&opp->sub_io_mem[*count], OBJECT(opp), list->ops, |
1401 | opp, list->name, list->size); | |
e0dfe5b1 SW |
1402 | |
1403 | memory_region_add_subregion(&opp->mem, list->start_addr, | |
1404 | &opp->sub_io_mem[*count]); | |
1405 | ||
1406 | (*count)++; | |
1407 | list++; | |
1408 | } | |
1409 | } | |
1410 | ||
e5f6e732 MCA |
1411 | static const VMStateDescription vmstate_openpic_irq_queue = { |
1412 | .name = "openpic_irq_queue", | |
1413 | .version_id = 0, | |
1414 | .minimum_version_id = 0, | |
1415 | .fields = (VMStateField[]) { | |
1416 | VMSTATE_BITMAP(queue, IRQQueue, 0, queue_size), | |
1417 | VMSTATE_INT32(next, IRQQueue), | |
1418 | VMSTATE_INT32(priority, IRQQueue), | |
1419 | VMSTATE_END_OF_LIST() | |
1420 | } | |
1421 | }; | |
1422 | ||
1423 | static const VMStateDescription vmstate_openpic_irqdest = { | |
1424 | .name = "openpic_irqdest", | |
1425 | .version_id = 0, | |
1426 | .minimum_version_id = 0, | |
1427 | .fields = (VMStateField[]) { | |
1428 | VMSTATE_INT32(ctpr, IRQDest), | |
1429 | VMSTATE_STRUCT(raised, IRQDest, 0, vmstate_openpic_irq_queue, | |
1430 | IRQQueue), | |
1431 | VMSTATE_STRUCT(servicing, IRQDest, 0, vmstate_openpic_irq_queue, | |
1432 | IRQQueue), | |
1433 | VMSTATE_UINT32_ARRAY(outputs_active, IRQDest, OPENPIC_OUTPUT_NB), | |
1434 | VMSTATE_END_OF_LIST() | |
1435 | } | |
1436 | }; | |
1437 | ||
1438 | static const VMStateDescription vmstate_openpic_irqsource = { | |
1439 | .name = "openpic_irqsource", | |
1440 | .version_id = 0, | |
1441 | .minimum_version_id = 0, | |
1442 | .fields = (VMStateField[]) { | |
1443 | VMSTATE_UINT32(ivpr, IRQSource), | |
1444 | VMSTATE_UINT32(idr, IRQSource), | |
1445 | VMSTATE_UINT32(destmask, IRQSource), | |
1446 | VMSTATE_INT32(last_cpu, IRQSource), | |
1447 | VMSTATE_INT32(pending, IRQSource), | |
1448 | VMSTATE_END_OF_LIST() | |
1449 | } | |
1450 | }; | |
1451 | ||
1452 | static const VMStateDescription vmstate_openpic_timer = { | |
1453 | .name = "openpic_timer", | |
1454 | .version_id = 0, | |
1455 | .minimum_version_id = 0, | |
1456 | .fields = (VMStateField[]) { | |
1457 | VMSTATE_UINT32(tccr, OpenPICTimer), | |
1458 | VMSTATE_UINT32(tbcr, OpenPICTimer), | |
1459 | VMSTATE_END_OF_LIST() | |
1460 | } | |
1461 | }; | |
1462 | ||
1463 | static const VMStateDescription vmstate_openpic_msi = { | |
1464 | .name = "openpic_msi", | |
1465 | .version_id = 0, | |
1466 | .minimum_version_id = 0, | |
1467 | .fields = (VMStateField[]) { | |
1468 | VMSTATE_UINT32(msir, OpenPICMSI), | |
1469 | VMSTATE_END_OF_LIST() | |
1470 | } | |
1471 | }; | |
1472 | ||
1473 | static int openpic_post_load(void *opaque, int version_id) | |
1474 | { | |
1475 | OpenPICState *opp = (OpenPICState *)opaque; | |
1476 | int i; | |
1477 | ||
1478 | /* Update internal ivpr and idr variables */ | |
1479 | for (i = 0; i < opp->max_irq; i++) { | |
1480 | write_IRQreg_idr(opp, i, opp->src[i].idr); | |
1481 | write_IRQreg_ivpr(opp, i, opp->src[i].ivpr); | |
1482 | } | |
1483 | ||
1484 | return 0; | |
1485 | } | |
1486 | ||
1487 | static const VMStateDescription vmstate_openpic = { | |
1488 | .name = "openpic", | |
1489 | .version_id = 3, | |
1490 | .minimum_version_id = 3, | |
1491 | .post_load = openpic_post_load, | |
1492 | .fields = (VMStateField[]) { | |
1493 | VMSTATE_UINT32(gcr, OpenPICState), | |
1494 | VMSTATE_UINT32(vir, OpenPICState), | |
1495 | VMSTATE_UINT32(pir, OpenPICState), | |
1496 | VMSTATE_UINT32(spve, OpenPICState), | |
1497 | VMSTATE_UINT32(tfrr, OpenPICState), | |
1498 | VMSTATE_UINT32(max_irq, OpenPICState), | |
1499 | VMSTATE_STRUCT_VARRAY_UINT32(src, OpenPICState, max_irq, 0, | |
1500 | vmstate_openpic_irqsource, IRQSource), | |
1501 | VMSTATE_UINT32_EQUAL(nb_cpus, OpenPICState), | |
1502 | VMSTATE_STRUCT_VARRAY_UINT32(dst, OpenPICState, nb_cpus, 0, | |
1503 | vmstate_openpic_irqdest, IRQDest), | |
1504 | VMSTATE_STRUCT_ARRAY(timers, OpenPICState, OPENPIC_MAX_TMR, 0, | |
1505 | vmstate_openpic_timer, OpenPICTimer), | |
1506 | VMSTATE_STRUCT_ARRAY(msi, OpenPICState, MAX_MSI, 0, | |
1507 | vmstate_openpic_msi, OpenPICMSI), | |
1508 | VMSTATE_UINT32(irq_ipi0, OpenPICState), | |
1509 | VMSTATE_UINT32(irq_tim0, OpenPICState), | |
1510 | VMSTATE_UINT32(irq_msi, OpenPICState), | |
1511 | VMSTATE_END_OF_LIST() | |
1512 | } | |
1513 | }; | |
1514 | ||
cbe72019 | 1515 | static void openpic_init(Object *obj) |
dbda808a | 1516 | { |
cbe72019 AF |
1517 | OpenPICState *opp = OPENPIC(obj); |
1518 | ||
1437c94b | 1519 | memory_region_init(&opp->mem, obj, "openpic", 0x40000); |
cbe72019 AF |
1520 | } |
1521 | ||
1522 | static void openpic_realize(DeviceState *dev, Error **errp) | |
1523 | { | |
1524 | SysBusDevice *d = SYS_BUS_DEVICE(dev); | |
e1766344 | 1525 | OpenPICState *opp = OPENPIC(dev); |
d0b72631 | 1526 | int i, j; |
e0dfe5b1 SW |
1527 | int list_count = 0; |
1528 | static const MemReg list_le[] = { | |
1529 | {"glb", &openpic_glb_ops_le, | |
732aa6ec | 1530 | OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE}, |
e0dfe5b1 | 1531 | {"tmr", &openpic_tmr_ops_le, |
732aa6ec | 1532 | OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE}, |
e0dfe5b1 | 1533 | {"src", &openpic_src_ops_le, |
732aa6ec | 1534 | OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE}, |
e0dfe5b1 | 1535 | {"cpu", &openpic_cpu_ops_le, |
732aa6ec | 1536 | OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE}, |
e0dfe5b1 | 1537 | {NULL} |
780d16b7 | 1538 | }; |
e0dfe5b1 SW |
1539 | static const MemReg list_be[] = { |
1540 | {"glb", &openpic_glb_ops_be, | |
732aa6ec | 1541 | OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE}, |
e0dfe5b1 | 1542 | {"tmr", &openpic_tmr_ops_be, |
732aa6ec | 1543 | OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE}, |
e0dfe5b1 | 1544 | {"src", &openpic_src_ops_be, |
732aa6ec | 1545 | OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE}, |
e0dfe5b1 | 1546 | {"cpu", &openpic_cpu_ops_be, |
732aa6ec | 1547 | OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE}, |
e0dfe5b1 | 1548 | {NULL} |
d0b72631 | 1549 | }; |
e0dfe5b1 SW |
1550 | static const MemReg list_fsl[] = { |
1551 | {"msi", &openpic_msi_ops_be, | |
1552 | OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE}, | |
1553 | {"summary", &openpic_summary_ops_be, | |
1554 | OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE}, | |
1555 | {NULL} | |
1556 | }; | |
1557 | ||
73d963c0 | 1558 | if (opp->nb_cpus > MAX_CPU) { |
c6bd8c70 MA |
1559 | error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, |
1560 | TYPE_OPENPIC, "nb_cpus", (uint64_t)opp->nb_cpus, | |
1561 | (uint64_t)0, (uint64_t)MAX_CPU); | |
73d963c0 MR |
1562 | return; |
1563 | } | |
1564 | ||
d0b72631 AG |
1565 | switch (opp->model) { |
1566 | case OPENPIC_MODEL_FSL_MPIC_20: | |
1567 | default: | |
e0dfe5b1 SW |
1568 | opp->fsl = &fsl_mpic_20; |
1569 | opp->brr1 = 0x00400200; | |
be7c236f | 1570 | opp->flags |= OPENPIC_FLAG_IDR_CRIT; |
d0b72631 | 1571 | opp->nb_irqs = 80; |
e0dfe5b1 | 1572 | opp->mpic_mode_mask = GCR_MODE_MIXED; |
68c2dd70 | 1573 | |
e0dfe5b1 SW |
1574 | fsl_common_init(opp); |
1575 | map_list(opp, list_be, &list_count); | |
1576 | map_list(opp, list_fsl, &list_count); | |
6c5e84c2 | 1577 | |
e0dfe5b1 | 1578 | break; |
6c5e84c2 | 1579 | |
e0dfe5b1 SW |
1580 | case OPENPIC_MODEL_FSL_MPIC_42: |
1581 | opp->fsl = &fsl_mpic_42; | |
1582 | opp->brr1 = 0x00400402; | |
1583 | opp->flags |= OPENPIC_FLAG_ILR; | |
1584 | opp->nb_irqs = 196; | |
1585 | opp->mpic_mode_mask = GCR_MODE_PROXY; | |
6c5e84c2 | 1586 | |
e0dfe5b1 SW |
1587 | fsl_common_init(opp); |
1588 | map_list(opp, list_be, &list_count); | |
1589 | map_list(opp, list_fsl, &list_count); | |
6c5e84c2 | 1590 | |
d0b72631 | 1591 | break; |
6c5e84c2 | 1592 | |
d0b72631 AG |
1593 | case OPENPIC_MODEL_RAVEN: |
1594 | opp->nb_irqs = RAVEN_MAX_EXT; | |
1595 | opp->vid = VID_REVISION_1_3; | |
be7c236f | 1596 | opp->vir = VIR_GENERIC; |
0fe04622 | 1597 | opp->vector_mask = 0xFF; |
be7c236f SW |
1598 | opp->tfrr_reset = 4160000; |
1599 | opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK; | |
1600 | opp->idr_reset = 0; | |
d0b72631 AG |
1601 | opp->max_irq = RAVEN_MAX_IRQ; |
1602 | opp->irq_ipi0 = RAVEN_IPI_IRQ; | |
1603 | opp->irq_tim0 = RAVEN_TMR_IRQ; | |
dbbbfd60 | 1604 | opp->brr1 = -1; |
86e56a88 | 1605 | opp->mpic_mode_mask = GCR_MODE_MIXED; |
d0b72631 | 1606 | |
d0b72631 | 1607 | if (opp->nb_cpus != 1) { |
cbe72019 AF |
1608 | error_setg(errp, "Only UP supported today"); |
1609 | return; | |
d0b72631 | 1610 | } |
780d16b7 | 1611 | |
e0dfe5b1 SW |
1612 | map_list(opp, list_le, &list_count); |
1613 | break; | |
780d16b7 | 1614 | } |
3b46e624 | 1615 | |
d0b72631 | 1616 | for (i = 0; i < opp->nb_cpus; i++) { |
aa2ac1da | 1617 | opp->dst[i].irqs = g_new0(qemu_irq, OPENPIC_OUTPUT_NB); |
d0b72631 | 1618 | for (j = 0; j < OPENPIC_OUTPUT_NB; j++) { |
cbe72019 | 1619 | sysbus_init_irq(d, &opp->dst[i].irqs[j]); |
d0b72631 | 1620 | } |
2ada66f9 | 1621 | |
e5f6e732 | 1622 | opp->dst[i].raised.queue_size = IRQQUEUE_SIZE_BITS; |
2ada66f9 | 1623 | opp->dst[i].raised.queue = bitmap_new(IRQQUEUE_SIZE_BITS); |
e5f6e732 | 1624 | opp->dst[i].servicing.queue_size = IRQQUEUE_SIZE_BITS; |
2ada66f9 | 1625 | opp->dst[i].servicing.queue = bitmap_new(IRQQUEUE_SIZE_BITS); |
d0b72631 AG |
1626 | } |
1627 | ||
cbe72019 AF |
1628 | sysbus_init_mmio(d, &opp->mem); |
1629 | qdev_init_gpio_in(dev, openpic_set_irq, opp->max_irq); | |
b7169916 AJ |
1630 | } |
1631 | ||
d0b72631 AG |
1632 | static Property openpic_properties[] = { |
1633 | DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20), | |
1634 | DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1), | |
1635 | DEFINE_PROP_END_OF_LIST(), | |
1636 | }; | |
71cf9e62 | 1637 | |
cbe72019 | 1638 | static void openpic_class_init(ObjectClass *oc, void *data) |
d0b72631 | 1639 | { |
cbe72019 | 1640 | DeviceClass *dc = DEVICE_CLASS(oc); |
b7169916 | 1641 | |
cbe72019 | 1642 | dc->realize = openpic_realize; |
d0b72631 AG |
1643 | dc->props = openpic_properties; |
1644 | dc->reset = openpic_reset; | |
e5f6e732 | 1645 | dc->vmsd = &vmstate_openpic; |
d0b72631 | 1646 | } |
71cf9e62 | 1647 | |
8c43a6f0 | 1648 | static const TypeInfo openpic_info = { |
e1766344 | 1649 | .name = TYPE_OPENPIC, |
d0b72631 AG |
1650 | .parent = TYPE_SYS_BUS_DEVICE, |
1651 | .instance_size = sizeof(OpenPICState), | |
cbe72019 | 1652 | .instance_init = openpic_init, |
d0b72631 AG |
1653 | .class_init = openpic_class_init, |
1654 | }; | |
b7169916 | 1655 | |
d0b72631 AG |
1656 | static void openpic_register_types(void) |
1657 | { | |
1658 | type_register_static(&openpic_info); | |
dbda808a | 1659 | } |
d0b72631 AG |
1660 | |
1661 | type_init(openpic_register_types) |