]>
Commit | Line | Data |
---|---|---|
a541f297 | 1 | /* |
819385c5 | 2 | * QEMU M48T59 and M48T08 NVRAM emulation for PPC PREP and Sparc platforms |
5fafdf24 | 3 | * |
cf83f140 | 4 | * Copyright (c) 2003-2005, 2007, 2017 Jocelyn Mayer |
051ddccd | 5 | * Copyright (c) 2013 Hervé Poussineau |
5fafdf24 | 6 | * |
a541f297 FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
282bc81e | 25 | #include "qemu/osdep.h" |
83c9f4ca | 26 | #include "hw/hw.h" |
0d09e41a | 27 | #include "hw/timer/m48t59.h" |
da34e65c | 28 | #include "qapi/error.h" |
1de7afc9 | 29 | #include "qemu/timer.h" |
9c17d615 | 30 | #include "sysemu/sysemu.h" |
83c9f4ca | 31 | #include "hw/sysbus.h" |
022c62cb | 32 | #include "exec/address-spaces.h" |
f348b6d1 | 33 | #include "qemu/bcd.h" |
a541f297 | 34 | |
c124c4d1 | 35 | #include "m48t59-internal.h" |
a541f297 | 36 | |
051ddccd HP |
37 | #define TYPE_M48TXX_SYS_BUS "sysbus-m48txx" |
38 | #define M48TXX_SYS_BUS_GET_CLASS(obj) \ | |
39 | OBJECT_GET_CLASS(M48txxSysBusDeviceClass, (obj), TYPE_M48TXX_SYS_BUS) | |
40 | #define M48TXX_SYS_BUS_CLASS(klass) \ | |
41 | OBJECT_CLASS_CHECK(M48txxSysBusDeviceClass, (klass), TYPE_M48TXX_SYS_BUS) | |
42 | #define M48TXX_SYS_BUS(obj) \ | |
43 | OBJECT_CHECK(M48txxSysBusState, (obj), TYPE_M48TXX_SYS_BUS) | |
44 | ||
930f3fe1 BS |
45 | /* |
46 | * Chipset docs: | |
47 | * http://www.st.com/stonline/products/literature/ds/2410/m48t02.pdf | |
48 | * http://www.st.com/stonline/products/literature/ds/2411/m48t08.pdf | |
49 | * http://www.st.com/stonline/products/literature/od/7001/m48t59y.pdf | |
50 | */ | |
51 | ||
051ddccd | 52 | typedef struct M48txxSysBusState { |
29d1ffc3 | 53 | SysBusDevice parent_obj; |
43a34704 | 54 | M48t59State state; |
087bd055 | 55 | MemoryRegion io; |
051ddccd HP |
56 | } M48txxSysBusState; |
57 | ||
58 | typedef struct M48txxSysBusDeviceClass { | |
59 | SysBusDeviceClass parent_class; | |
60 | M48txxInfo info; | |
61 | } M48txxSysBusDeviceClass; | |
62 | ||
c124c4d1 | 63 | static M48txxInfo m48txx_sysbus_info[] = { |
051ddccd | 64 | { |
c124c4d1 | 65 | .bus_name = "sysbus-m48t02", |
051ddccd HP |
66 | .model = 2, |
67 | .size = 0x800, | |
68 | },{ | |
c124c4d1 | 69 | .bus_name = "sysbus-m48t08", |
051ddccd HP |
70 | .model = 8, |
71 | .size = 0x2000, | |
0278377d | 72 | },{ |
c124c4d1 | 73 | .bus_name = "sysbus-m48t59", |
051ddccd HP |
74 | .model = 59, |
75 | .size = 0x2000, | |
76 | } | |
77 | }; | |
78 | ||
f80237d4 | 79 | |
a541f297 | 80 | /* Fake timer functions */ |
a541f297 | 81 | |
a541f297 FB |
82 | /* Alarm management */ |
83 | static void alarm_cb (void *opaque) | |
84 | { | |
f6503059 | 85 | struct tm tm; |
a541f297 | 86 | uint64_t next_time; |
43a34704 | 87 | M48t59State *NVRAM = opaque; |
a541f297 | 88 | |
d537cf6c | 89 | qemu_set_irq(NVRAM->IRQ, 1); |
5fafdf24 | 90 | if ((NVRAM->buffer[0x1FF5] & 0x80) == 0 && |
a541f297 FB |
91 | (NVRAM->buffer[0x1FF4] & 0x80) == 0 && |
92 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
93 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
94 | /* Repeat once a month */ |
95 | qemu_get_timedate(&tm, NVRAM->time_offset); | |
96 | tm.tm_mon++; | |
97 | if (tm.tm_mon == 13) { | |
98 | tm.tm_mon = 1; | |
99 | tm.tm_year++; | |
100 | } | |
101 | next_time = qemu_timedate_diff(&tm) - NVRAM->time_offset; | |
a541f297 FB |
102 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
103 | (NVRAM->buffer[0x1FF4] & 0x80) == 0 && | |
104 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
105 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
106 | /* Repeat once a day */ |
107 | next_time = 24 * 60 * 60; | |
a541f297 FB |
108 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
109 | (NVRAM->buffer[0x1FF4] & 0x80) != 0 && | |
110 | (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | |
111 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
112 | /* Repeat once an hour */ |
113 | next_time = 60 * 60; | |
a541f297 FB |
114 | } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && |
115 | (NVRAM->buffer[0x1FF4] & 0x80) != 0 && | |
116 | (NVRAM->buffer[0x1FF3] & 0x80) != 0 && | |
117 | (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | |
f6503059 AZ |
118 | /* Repeat once a minute */ |
119 | next_time = 60; | |
a541f297 | 120 | } else { |
f6503059 AZ |
121 | /* Repeat once a second */ |
122 | next_time = 1; | |
a541f297 | 123 | } |
bc72ad67 | 124 | timer_mod(NVRAM->alrm_timer, qemu_clock_get_ns(rtc_clock) + |
f6503059 | 125 | next_time * 1000); |
d537cf6c | 126 | qemu_set_irq(NVRAM->IRQ, 0); |
a541f297 FB |
127 | } |
128 | ||
43a34704 | 129 | static void set_alarm(M48t59State *NVRAM) |
f6503059 AZ |
130 | { |
131 | int diff; | |
132 | if (NVRAM->alrm_timer != NULL) { | |
bc72ad67 | 133 | timer_del(NVRAM->alrm_timer); |
f6503059 AZ |
134 | diff = qemu_timedate_diff(&NVRAM->alarm) - NVRAM->time_offset; |
135 | if (diff > 0) | |
bc72ad67 | 136 | timer_mod(NVRAM->alrm_timer, diff * 1000); |
f6503059 AZ |
137 | } |
138 | } | |
a541f297 | 139 | |
f6503059 | 140 | /* RTC management helpers */ |
43a34704 | 141 | static inline void get_time(M48t59State *NVRAM, struct tm *tm) |
a541f297 | 142 | { |
f6503059 | 143 | qemu_get_timedate(tm, NVRAM->time_offset); |
a541f297 FB |
144 | } |
145 | ||
43a34704 | 146 | static void set_time(M48t59State *NVRAM, struct tm *tm) |
a541f297 | 147 | { |
f6503059 AZ |
148 | NVRAM->time_offset = qemu_timedate_diff(tm); |
149 | set_alarm(NVRAM); | |
a541f297 FB |
150 | } |
151 | ||
152 | /* Watchdog management */ | |
153 | static void watchdog_cb (void *opaque) | |
154 | { | |
43a34704 | 155 | M48t59State *NVRAM = opaque; |
a541f297 FB |
156 | |
157 | NVRAM->buffer[0x1FF0] |= 0x80; | |
158 | if (NVRAM->buffer[0x1FF7] & 0x80) { | |
159 | NVRAM->buffer[0x1FF7] = 0x00; | |
160 | NVRAM->buffer[0x1FFC] &= ~0x40; | |
13ab5daa | 161 | /* May it be a hw CPU Reset instead ? */ |
cf83f140 | 162 | qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); |
a541f297 | 163 | } else { |
d537cf6c PB |
164 | qemu_set_irq(NVRAM->IRQ, 1); |
165 | qemu_set_irq(NVRAM->IRQ, 0); | |
a541f297 FB |
166 | } |
167 | } | |
168 | ||
43a34704 | 169 | static void set_up_watchdog(M48t59State *NVRAM, uint8_t value) |
a541f297 FB |
170 | { |
171 | uint64_t interval; /* in 1/16 seconds */ | |
172 | ||
868d585a | 173 | NVRAM->buffer[0x1FF0] &= ~0x80; |
a541f297 | 174 | if (NVRAM->wd_timer != NULL) { |
bc72ad67 | 175 | timer_del(NVRAM->wd_timer); |
868d585a JM |
176 | if (value != 0) { |
177 | interval = (1 << (2 * (value & 0x03))) * ((value >> 2) & 0x1F); | |
bc72ad67 | 178 | timer_mod(NVRAM->wd_timer, ((uint64_t)time(NULL) * 1000) + |
868d585a JM |
179 | ((interval * 1000) >> 4)); |
180 | } | |
a541f297 FB |
181 | } |
182 | } | |
183 | ||
184 | /* Direct access to NVRAM */ | |
c124c4d1 | 185 | void m48t59_write(M48t59State *NVRAM, uint32_t addr, uint32_t val) |
a541f297 | 186 | { |
a541f297 FB |
187 | struct tm tm; |
188 | int tmp; | |
189 | ||
819385c5 FB |
190 | if (addr > 0x1FF8 && addr < 0x2000) |
191 | NVRAM_PRINTF("%s: 0x%08x => 0x%08x\n", __func__, addr, val); | |
4aed2c33 BS |
192 | |
193 | /* check for NVRAM access */ | |
7bc3018b PB |
194 | if ((NVRAM->model == 2 && addr < 0x7f8) || |
195 | (NVRAM->model == 8 && addr < 0x1ff8) || | |
196 | (NVRAM->model == 59 && addr < 0x1ff0)) { | |
819385c5 | 197 | goto do_write; |
7bc3018b | 198 | } |
4aed2c33 BS |
199 | |
200 | /* TOD access */ | |
819385c5 | 201 | switch (addr) { |
a541f297 FB |
202 | case 0x1FF0: |
203 | /* flags register : read-only */ | |
204 | break; | |
205 | case 0x1FF1: | |
206 | /* unused */ | |
207 | break; | |
208 | case 0x1FF2: | |
209 | /* alarm seconds */ | |
abd0c6bd | 210 | tmp = from_bcd(val & 0x7F); |
819385c5 | 211 | if (tmp >= 0 && tmp <= 59) { |
f6503059 | 212 | NVRAM->alarm.tm_sec = tmp; |
819385c5 | 213 | NVRAM->buffer[0x1FF2] = val; |
f6503059 | 214 | set_alarm(NVRAM); |
819385c5 | 215 | } |
a541f297 FB |
216 | break; |
217 | case 0x1FF3: | |
218 | /* alarm minutes */ | |
abd0c6bd | 219 | tmp = from_bcd(val & 0x7F); |
819385c5 | 220 | if (tmp >= 0 && tmp <= 59) { |
f6503059 | 221 | NVRAM->alarm.tm_min = tmp; |
819385c5 | 222 | NVRAM->buffer[0x1FF3] = val; |
f6503059 | 223 | set_alarm(NVRAM); |
819385c5 | 224 | } |
a541f297 FB |
225 | break; |
226 | case 0x1FF4: | |
227 | /* alarm hours */ | |
abd0c6bd | 228 | tmp = from_bcd(val & 0x3F); |
819385c5 | 229 | if (tmp >= 0 && tmp <= 23) { |
f6503059 | 230 | NVRAM->alarm.tm_hour = tmp; |
819385c5 | 231 | NVRAM->buffer[0x1FF4] = val; |
f6503059 | 232 | set_alarm(NVRAM); |
819385c5 | 233 | } |
a541f297 FB |
234 | break; |
235 | case 0x1FF5: | |
236 | /* alarm date */ | |
02f5da11 | 237 | tmp = from_bcd(val & 0x3F); |
819385c5 | 238 | if (tmp != 0) { |
f6503059 | 239 | NVRAM->alarm.tm_mday = tmp; |
819385c5 | 240 | NVRAM->buffer[0x1FF5] = val; |
f6503059 | 241 | set_alarm(NVRAM); |
819385c5 | 242 | } |
a541f297 FB |
243 | break; |
244 | case 0x1FF6: | |
245 | /* interrupts */ | |
819385c5 | 246 | NVRAM->buffer[0x1FF6] = val; |
a541f297 FB |
247 | break; |
248 | case 0x1FF7: | |
249 | /* watchdog */ | |
819385c5 FB |
250 | NVRAM->buffer[0x1FF7] = val; |
251 | set_up_watchdog(NVRAM, val); | |
a541f297 FB |
252 | break; |
253 | case 0x1FF8: | |
4aed2c33 | 254 | case 0x07F8: |
a541f297 | 255 | /* control */ |
4aed2c33 | 256 | NVRAM->buffer[addr] = (val & ~0xA0) | 0x90; |
a541f297 FB |
257 | break; |
258 | case 0x1FF9: | |
4aed2c33 | 259 | case 0x07F9: |
a541f297 | 260 | /* seconds (BCD) */ |
abd0c6bd | 261 | tmp = from_bcd(val & 0x7F); |
a541f297 FB |
262 | if (tmp >= 0 && tmp <= 59) { |
263 | get_time(NVRAM, &tm); | |
264 | tm.tm_sec = tmp; | |
265 | set_time(NVRAM, &tm); | |
266 | } | |
f6503059 | 267 | if ((val & 0x80) ^ (NVRAM->buffer[addr] & 0x80)) { |
a541f297 FB |
268 | if (val & 0x80) { |
269 | NVRAM->stop_time = time(NULL); | |
270 | } else { | |
271 | NVRAM->time_offset += NVRAM->stop_time - time(NULL); | |
272 | NVRAM->stop_time = 0; | |
273 | } | |
274 | } | |
f6503059 | 275 | NVRAM->buffer[addr] = val & 0x80; |
a541f297 FB |
276 | break; |
277 | case 0x1FFA: | |
4aed2c33 | 278 | case 0x07FA: |
a541f297 | 279 | /* minutes (BCD) */ |
abd0c6bd | 280 | tmp = from_bcd(val & 0x7F); |
a541f297 FB |
281 | if (tmp >= 0 && tmp <= 59) { |
282 | get_time(NVRAM, &tm); | |
283 | tm.tm_min = tmp; | |
284 | set_time(NVRAM, &tm); | |
285 | } | |
286 | break; | |
287 | case 0x1FFB: | |
4aed2c33 | 288 | case 0x07FB: |
a541f297 | 289 | /* hours (BCD) */ |
abd0c6bd | 290 | tmp = from_bcd(val & 0x3F); |
a541f297 FB |
291 | if (tmp >= 0 && tmp <= 23) { |
292 | get_time(NVRAM, &tm); | |
293 | tm.tm_hour = tmp; | |
294 | set_time(NVRAM, &tm); | |
295 | } | |
296 | break; | |
297 | case 0x1FFC: | |
4aed2c33 | 298 | case 0x07FC: |
a541f297 | 299 | /* day of the week / century */ |
abd0c6bd | 300 | tmp = from_bcd(val & 0x07); |
a541f297 FB |
301 | get_time(NVRAM, &tm); |
302 | tm.tm_wday = tmp; | |
303 | set_time(NVRAM, &tm); | |
4aed2c33 | 304 | NVRAM->buffer[addr] = val & 0x40; |
a541f297 FB |
305 | break; |
306 | case 0x1FFD: | |
4aed2c33 | 307 | case 0x07FD: |
02f5da11 AT |
308 | /* date (BCD) */ |
309 | tmp = from_bcd(val & 0x3F); | |
a541f297 FB |
310 | if (tmp != 0) { |
311 | get_time(NVRAM, &tm); | |
312 | tm.tm_mday = tmp; | |
313 | set_time(NVRAM, &tm); | |
314 | } | |
315 | break; | |
316 | case 0x1FFE: | |
4aed2c33 | 317 | case 0x07FE: |
a541f297 | 318 | /* month */ |
abd0c6bd | 319 | tmp = from_bcd(val & 0x1F); |
a541f297 FB |
320 | if (tmp >= 1 && tmp <= 12) { |
321 | get_time(NVRAM, &tm); | |
322 | tm.tm_mon = tmp - 1; | |
323 | set_time(NVRAM, &tm); | |
324 | } | |
325 | break; | |
326 | case 0x1FFF: | |
4aed2c33 | 327 | case 0x07FF: |
a541f297 | 328 | /* year */ |
abd0c6bd | 329 | tmp = from_bcd(val); |
a541f297 FB |
330 | if (tmp >= 0 && tmp <= 99) { |
331 | get_time(NVRAM, &tm); | |
6de04973 | 332 | tm.tm_year = from_bcd(val) + NVRAM->base_year - 1900; |
a541f297 FB |
333 | set_time(NVRAM, &tm); |
334 | } | |
335 | break; | |
336 | default: | |
13ab5daa | 337 | /* Check lock registers state */ |
819385c5 | 338 | if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1)) |
13ab5daa | 339 | break; |
819385c5 | 340 | if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2)) |
13ab5daa | 341 | break; |
819385c5 FB |
342 | do_write: |
343 | if (addr < NVRAM->size) { | |
344 | NVRAM->buffer[addr] = val & 0xFF; | |
a541f297 FB |
345 | } |
346 | break; | |
347 | } | |
348 | } | |
349 | ||
c124c4d1 | 350 | uint32_t m48t59_read(M48t59State *NVRAM, uint32_t addr) |
a541f297 | 351 | { |
a541f297 FB |
352 | struct tm tm; |
353 | uint32_t retval = 0xFF; | |
354 | ||
4aed2c33 | 355 | /* check for NVRAM access */ |
7bc3018b PB |
356 | if ((NVRAM->model == 2 && addr < 0x078f) || |
357 | (NVRAM->model == 8 && addr < 0x1ff8) || | |
358 | (NVRAM->model == 59 && addr < 0x1ff0)) { | |
819385c5 | 359 | goto do_read; |
7bc3018b | 360 | } |
4aed2c33 BS |
361 | |
362 | /* TOD access */ | |
819385c5 | 363 | switch (addr) { |
a541f297 FB |
364 | case 0x1FF0: |
365 | /* flags register */ | |
366 | goto do_read; | |
367 | case 0x1FF1: | |
368 | /* unused */ | |
369 | retval = 0; | |
370 | break; | |
371 | case 0x1FF2: | |
372 | /* alarm seconds */ | |
373 | goto do_read; | |
374 | case 0x1FF3: | |
375 | /* alarm minutes */ | |
376 | goto do_read; | |
377 | case 0x1FF4: | |
378 | /* alarm hours */ | |
379 | goto do_read; | |
380 | case 0x1FF5: | |
381 | /* alarm date */ | |
382 | goto do_read; | |
383 | case 0x1FF6: | |
384 | /* interrupts */ | |
385 | goto do_read; | |
386 | case 0x1FF7: | |
387 | /* A read resets the watchdog */ | |
388 | set_up_watchdog(NVRAM, NVRAM->buffer[0x1FF7]); | |
389 | goto do_read; | |
390 | case 0x1FF8: | |
4aed2c33 | 391 | case 0x07F8: |
a541f297 FB |
392 | /* control */ |
393 | goto do_read; | |
394 | case 0x1FF9: | |
4aed2c33 | 395 | case 0x07F9: |
a541f297 FB |
396 | /* seconds (BCD) */ |
397 | get_time(NVRAM, &tm); | |
abd0c6bd | 398 | retval = (NVRAM->buffer[addr] & 0x80) | to_bcd(tm.tm_sec); |
a541f297 FB |
399 | break; |
400 | case 0x1FFA: | |
4aed2c33 | 401 | case 0x07FA: |
a541f297 FB |
402 | /* minutes (BCD) */ |
403 | get_time(NVRAM, &tm); | |
abd0c6bd | 404 | retval = to_bcd(tm.tm_min); |
a541f297 FB |
405 | break; |
406 | case 0x1FFB: | |
4aed2c33 | 407 | case 0x07FB: |
a541f297 FB |
408 | /* hours (BCD) */ |
409 | get_time(NVRAM, &tm); | |
abd0c6bd | 410 | retval = to_bcd(tm.tm_hour); |
a541f297 FB |
411 | break; |
412 | case 0x1FFC: | |
4aed2c33 | 413 | case 0x07FC: |
a541f297 FB |
414 | /* day of the week / century */ |
415 | get_time(NVRAM, &tm); | |
4aed2c33 | 416 | retval = NVRAM->buffer[addr] | tm.tm_wday; |
a541f297 FB |
417 | break; |
418 | case 0x1FFD: | |
4aed2c33 | 419 | case 0x07FD: |
a541f297 FB |
420 | /* date */ |
421 | get_time(NVRAM, &tm); | |
abd0c6bd | 422 | retval = to_bcd(tm.tm_mday); |
a541f297 FB |
423 | break; |
424 | case 0x1FFE: | |
4aed2c33 | 425 | case 0x07FE: |
a541f297 FB |
426 | /* month */ |
427 | get_time(NVRAM, &tm); | |
abd0c6bd | 428 | retval = to_bcd(tm.tm_mon + 1); |
a541f297 FB |
429 | break; |
430 | case 0x1FFF: | |
4aed2c33 | 431 | case 0x07FF: |
a541f297 FB |
432 | /* year */ |
433 | get_time(NVRAM, &tm); | |
6de04973 | 434 | retval = to_bcd((tm.tm_year + 1900 - NVRAM->base_year) % 100); |
a541f297 FB |
435 | break; |
436 | default: | |
13ab5daa | 437 | /* Check lock registers state */ |
819385c5 | 438 | if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1)) |
13ab5daa | 439 | break; |
819385c5 | 440 | if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2)) |
13ab5daa | 441 | break; |
819385c5 FB |
442 | do_read: |
443 | if (addr < NVRAM->size) { | |
444 | retval = NVRAM->buffer[addr]; | |
a541f297 FB |
445 | } |
446 | break; | |
447 | } | |
819385c5 | 448 | if (addr > 0x1FF9 && addr < 0x2000) |
9ed1e667 | 449 | NVRAM_PRINTF("%s: 0x%08x <= 0x%08x\n", __func__, addr, retval); |
a541f297 FB |
450 | |
451 | return retval; | |
452 | } | |
453 | ||
a541f297 | 454 | /* IO access to NVRAM */ |
087bd055 AG |
455 | static void NVRAM_writeb(void *opaque, hwaddr addr, uint64_t val, |
456 | unsigned size) | |
a541f297 | 457 | { |
43a34704 | 458 | M48t59State *NVRAM = opaque; |
a541f297 | 459 | |
9ed1e667 | 460 | NVRAM_PRINTF("%s: 0x%08x => 0x%08x\n", __func__, addr, val); |
a541f297 FB |
461 | switch (addr) { |
462 | case 0: | |
463 | NVRAM->addr &= ~0x00FF; | |
464 | NVRAM->addr |= val; | |
465 | break; | |
466 | case 1: | |
467 | NVRAM->addr &= ~0xFF00; | |
468 | NVRAM->addr |= val << 8; | |
469 | break; | |
470 | case 3: | |
b1f88301 | 471 | m48t59_write(NVRAM, NVRAM->addr, val); |
a541f297 FB |
472 | NVRAM->addr = 0x0000; |
473 | break; | |
474 | default: | |
475 | break; | |
476 | } | |
477 | } | |
478 | ||
087bd055 | 479 | static uint64_t NVRAM_readb(void *opaque, hwaddr addr, unsigned size) |
a541f297 | 480 | { |
43a34704 | 481 | M48t59State *NVRAM = opaque; |
13ab5daa | 482 | uint32_t retval; |
a541f297 | 483 | |
13ab5daa FB |
484 | switch (addr) { |
485 | case 3: | |
819385c5 | 486 | retval = m48t59_read(NVRAM, NVRAM->addr); |
13ab5daa FB |
487 | break; |
488 | default: | |
489 | retval = -1; | |
490 | break; | |
491 | } | |
9ed1e667 | 492 | NVRAM_PRINTF("%s: 0x%08x <= 0x%08x\n", __func__, addr, retval); |
a541f297 | 493 | |
13ab5daa | 494 | return retval; |
a541f297 FB |
495 | } |
496 | ||
a8170e5e | 497 | static void nvram_writeb (void *opaque, hwaddr addr, uint32_t value) |
e1bb04f7 | 498 | { |
43a34704 | 499 | M48t59State *NVRAM = opaque; |
3b46e624 | 500 | |
819385c5 | 501 | m48t59_write(NVRAM, addr, value & 0xff); |
e1bb04f7 FB |
502 | } |
503 | ||
a8170e5e | 504 | static void nvram_writew (void *opaque, hwaddr addr, uint32_t value) |
e1bb04f7 | 505 | { |
43a34704 | 506 | M48t59State *NVRAM = opaque; |
3b46e624 | 507 | |
819385c5 FB |
508 | m48t59_write(NVRAM, addr, (value >> 8) & 0xff); |
509 | m48t59_write(NVRAM, addr + 1, value & 0xff); | |
e1bb04f7 FB |
510 | } |
511 | ||
a8170e5e | 512 | static void nvram_writel (void *opaque, hwaddr addr, uint32_t value) |
e1bb04f7 | 513 | { |
43a34704 | 514 | M48t59State *NVRAM = opaque; |
3b46e624 | 515 | |
819385c5 FB |
516 | m48t59_write(NVRAM, addr, (value >> 24) & 0xff); |
517 | m48t59_write(NVRAM, addr + 1, (value >> 16) & 0xff); | |
518 | m48t59_write(NVRAM, addr + 2, (value >> 8) & 0xff); | |
519 | m48t59_write(NVRAM, addr + 3, value & 0xff); | |
e1bb04f7 FB |
520 | } |
521 | ||
a8170e5e | 522 | static uint32_t nvram_readb (void *opaque, hwaddr addr) |
e1bb04f7 | 523 | { |
43a34704 | 524 | M48t59State *NVRAM = opaque; |
3b46e624 | 525 | |
bf5f78ef | 526 | return m48t59_read(NVRAM, addr); |
e1bb04f7 FB |
527 | } |
528 | ||
a8170e5e | 529 | static uint32_t nvram_readw (void *opaque, hwaddr addr) |
e1bb04f7 | 530 | { |
43a34704 | 531 | M48t59State *NVRAM = opaque; |
819385c5 | 532 | uint32_t retval; |
3b46e624 | 533 | |
819385c5 FB |
534 | retval = m48t59_read(NVRAM, addr) << 8; |
535 | retval |= m48t59_read(NVRAM, addr + 1); | |
e1bb04f7 FB |
536 | return retval; |
537 | } | |
538 | ||
a8170e5e | 539 | static uint32_t nvram_readl (void *opaque, hwaddr addr) |
e1bb04f7 | 540 | { |
43a34704 | 541 | M48t59State *NVRAM = opaque; |
819385c5 | 542 | uint32_t retval; |
e1bb04f7 | 543 | |
819385c5 FB |
544 | retval = m48t59_read(NVRAM, addr) << 24; |
545 | retval |= m48t59_read(NVRAM, addr + 1) << 16; | |
546 | retval |= m48t59_read(NVRAM, addr + 2) << 8; | |
547 | retval |= m48t59_read(NVRAM, addr + 3); | |
e1bb04f7 FB |
548 | return retval; |
549 | } | |
550 | ||
5a31cd68 AK |
551 | static const MemoryRegionOps nvram_ops = { |
552 | .old_mmio = { | |
553 | .read = { nvram_readb, nvram_readw, nvram_readl, }, | |
554 | .write = { nvram_writeb, nvram_writew, nvram_writel, }, | |
555 | }, | |
556 | .endianness = DEVICE_NATIVE_ENDIAN, | |
e1bb04f7 | 557 | }; |
819385c5 | 558 | |
fd484ae4 JQ |
559 | static const VMStateDescription vmstate_m48t59 = { |
560 | .name = "m48t59", | |
561 | .version_id = 1, | |
562 | .minimum_version_id = 1, | |
3aff6c2f | 563 | .fields = (VMStateField[]) { |
fd484ae4 JQ |
564 | VMSTATE_UINT8(lock, M48t59State), |
565 | VMSTATE_UINT16(addr, M48t59State), | |
59046ec2 | 566 | VMSTATE_VBUFFER_UINT32(buffer, M48t59State, 0, NULL, size), |
fd484ae4 JQ |
567 | VMSTATE_END_OF_LIST() |
568 | } | |
569 | }; | |
3ccacc4a | 570 | |
c124c4d1 | 571 | void m48t59_reset_common(M48t59State *NVRAM) |
3ccacc4a | 572 | { |
6e6b7363 BS |
573 | NVRAM->addr = 0; |
574 | NVRAM->lock = 0; | |
3ccacc4a | 575 | if (NVRAM->alrm_timer != NULL) |
bc72ad67 | 576 | timer_del(NVRAM->alrm_timer); |
3ccacc4a BS |
577 | |
578 | if (NVRAM->wd_timer != NULL) | |
bc72ad67 | 579 | timer_del(NVRAM->wd_timer); |
3ccacc4a BS |
580 | } |
581 | ||
285e468d BS |
582 | static void m48t59_reset_sysbus(DeviceState *d) |
583 | { | |
051ddccd | 584 | M48txxSysBusState *sys = M48TXX_SYS_BUS(d); |
43a34704 | 585 | M48t59State *NVRAM = &sys->state; |
285e468d BS |
586 | |
587 | m48t59_reset_common(NVRAM); | |
588 | } | |
589 | ||
c124c4d1 | 590 | const MemoryRegionOps m48t59_io_ops = { |
087bd055 AG |
591 | .read = NVRAM_readb, |
592 | .write = NVRAM_writeb, | |
593 | .impl = { | |
594 | .min_access_size = 1, | |
595 | .max_access_size = 1, | |
596 | }, | |
597 | .endianness = DEVICE_LITTLE_ENDIAN, | |
9936d6e4 RH |
598 | }; |
599 | ||
a541f297 | 600 | /* Initialisation routine */ |
31688246 | 601 | Nvram *m48t59_init(qemu_irq IRQ, hwaddr mem_base, |
6de04973 MCA |
602 | uint32_t io_base, uint16_t size, int base_year, |
603 | int model) | |
a541f297 | 604 | { |
d27cf0ae BS |
605 | DeviceState *dev; |
606 | SysBusDevice *s; | |
051ddccd | 607 | int i; |
d27cf0ae | 608 | |
c124c4d1 DG |
609 | for (i = 0; i < ARRAY_SIZE(m48txx_sysbus_info); i++) { |
610 | if (m48txx_sysbus_info[i].size != size || | |
611 | m48txx_sysbus_info[i].model != model) { | |
051ddccd HP |
612 | continue; |
613 | } | |
614 | ||
c124c4d1 | 615 | dev = qdev_create(NULL, m48txx_sysbus_info[i].bus_name); |
6de04973 | 616 | qdev_prop_set_int32(dev, "base-year", base_year); |
051ddccd HP |
617 | qdev_init_nofail(dev); |
618 | s = SYS_BUS_DEVICE(dev); | |
051ddccd HP |
619 | sysbus_connect_irq(s, 0, IRQ); |
620 | if (io_base != 0) { | |
621 | memory_region_add_subregion(get_system_io(), io_base, | |
622 | sysbus_mmio_get_region(s, 1)); | |
623 | } | |
624 | if (mem_base != 0) { | |
625 | sysbus_mmio_map(s, 0, mem_base); | |
626 | } | |
627 | ||
31688246 | 628 | return NVRAM(s); |
e1bb04f7 | 629 | } |
d27cf0ae | 630 | |
051ddccd HP |
631 | assert(false); |
632 | return NULL; | |
d27cf0ae BS |
633 | } |
634 | ||
c124c4d1 | 635 | void m48t59_realize_common(M48t59State *s, Error **errp) |
f80237d4 | 636 | { |
7267c094 | 637 | s->buffer = g_malloc0(s->size); |
7bc3018b | 638 | if (s->model == 59) { |
884f17c2 | 639 | s->alrm_timer = timer_new_ns(rtc_clock, &alarm_cb, s); |
bc72ad67 | 640 | s->wd_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &watchdog_cb, s); |
819385c5 | 641 | } |
f6503059 | 642 | qemu_get_timedate(&s->alarm, 0); |
f80237d4 BS |
643 | } |
644 | ||
c04e34a9 | 645 | static void m48t59_init1(Object *obj) |
f80237d4 | 646 | { |
c04e34a9 XZ |
647 | M48txxSysBusDeviceClass *u = M48TXX_SYS_BUS_GET_CLASS(obj); |
648 | M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | |
649 | SysBusDevice *dev = SYS_BUS_DEVICE(obj); | |
43a34704 | 650 | M48t59State *s = &d->state; |
f80237d4 | 651 | |
051ddccd HP |
652 | s->model = u->info.model; |
653 | s->size = u->info.size; | |
f80237d4 BS |
654 | sysbus_init_irq(dev, &s->IRQ); |
655 | ||
c04e34a9 | 656 | memory_region_init_io(&s->iomem, obj, &nvram_ops, s, "m48t59.nvram", |
72cd63f8 | 657 | s->size); |
c04e34a9 XZ |
658 | memory_region_init_io(&d->io, obj, &m48t59_io_ops, s, "m48t59", 4); |
659 | } | |
660 | ||
661 | static void m48t59_realize(DeviceState *dev, Error **errp) | |
662 | { | |
663 | M48txxSysBusState *d = M48TXX_SYS_BUS(dev); | |
664 | M48t59State *s = &d->state; | |
665 | SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | |
f80237d4 | 666 | |
c04e34a9 XZ |
667 | sysbus_init_mmio(sbd, &s->iomem); |
668 | sysbus_init_mmio(sbd, &d->io); | |
669 | m48t59_realize_common(s, errp); | |
f80237d4 BS |
670 | } |
671 | ||
43745328 HP |
672 | static uint32_t m48txx_sysbus_read(Nvram *obj, uint32_t addr) |
673 | { | |
674 | M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | |
675 | return m48t59_read(&d->state, addr); | |
676 | } | |
677 | ||
678 | static void m48txx_sysbus_write(Nvram *obj, uint32_t addr, uint32_t val) | |
679 | { | |
680 | M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | |
681 | m48t59_write(&d->state, addr, val); | |
682 | } | |
683 | ||
684 | static void m48txx_sysbus_toggle_lock(Nvram *obj, int lock) | |
685 | { | |
686 | M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | |
687 | m48t59_toggle_lock(&d->state, lock); | |
688 | } | |
689 | ||
6de04973 MCA |
690 | static Property m48t59_sysbus_properties[] = { |
691 | DEFINE_PROP_INT32("base-year", M48txxSysBusState, state.base_year, 0), | |
692 | DEFINE_PROP_END_OF_LIST(), | |
693 | }; | |
694 | ||
051ddccd | 695 | static void m48txx_sysbus_class_init(ObjectClass *klass, void *data) |
999e12bb | 696 | { |
39bffca2 | 697 | DeviceClass *dc = DEVICE_CLASS(klass); |
43745328 | 698 | NvramClass *nc = NVRAM_CLASS(klass); |
999e12bb | 699 | |
c04e34a9 | 700 | dc->realize = m48t59_realize; |
39bffca2 | 701 | dc->reset = m48t59_reset_sysbus; |
6de04973 | 702 | dc->props = m48t59_sysbus_properties; |
c04e34a9 | 703 | dc->vmsd = &vmstate_m48t59; |
43745328 HP |
704 | nc->read = m48txx_sysbus_read; |
705 | nc->write = m48txx_sysbus_write; | |
706 | nc->toggle_lock = m48txx_sysbus_toggle_lock; | |
999e12bb AL |
707 | } |
708 | ||
051ddccd HP |
709 | static void m48txx_sysbus_concrete_class_init(ObjectClass *klass, void *data) |
710 | { | |
711 | M48txxSysBusDeviceClass *u = M48TXX_SYS_BUS_CLASS(klass); | |
712 | M48txxInfo *info = data; | |
713 | ||
714 | u->info = *info; | |
715 | } | |
716 | ||
43745328 HP |
717 | static const TypeInfo nvram_info = { |
718 | .name = TYPE_NVRAM, | |
719 | .parent = TYPE_INTERFACE, | |
720 | .class_size = sizeof(NvramClass), | |
721 | }; | |
722 | ||
051ddccd HP |
723 | static const TypeInfo m48txx_sysbus_type_info = { |
724 | .name = TYPE_M48TXX_SYS_BUS, | |
725 | .parent = TYPE_SYS_BUS_DEVICE, | |
726 | .instance_size = sizeof(M48txxSysBusState), | |
c04e34a9 | 727 | .instance_init = m48t59_init1, |
051ddccd HP |
728 | .abstract = true, |
729 | .class_init = m48txx_sysbus_class_init, | |
43745328 HP |
730 | .interfaces = (InterfaceInfo[]) { |
731 | { TYPE_NVRAM }, | |
732 | { } | |
733 | } | |
051ddccd HP |
734 | }; |
735 | ||
83f7d43a | 736 | static void m48t59_register_types(void) |
d27cf0ae | 737 | { |
051ddccd HP |
738 | TypeInfo sysbus_type_info = { |
739 | .parent = TYPE_M48TXX_SYS_BUS, | |
740 | .class_size = sizeof(M48txxSysBusDeviceClass), | |
741 | .class_init = m48txx_sysbus_concrete_class_init, | |
742 | }; | |
051ddccd HP |
743 | int i; |
744 | ||
43745328 | 745 | type_register_static(&nvram_info); |
051ddccd | 746 | type_register_static(&m48txx_sysbus_type_info); |
051ddccd | 747 | |
c124c4d1 DG |
748 | for (i = 0; i < ARRAY_SIZE(m48txx_sysbus_info); i++) { |
749 | sysbus_type_info.name = m48txx_sysbus_info[i].bus_name; | |
750 | sysbus_type_info.class_data = &m48txx_sysbus_info[i]; | |
751 | type_register(&sysbus_type_info); | |
051ddccd | 752 | } |
a541f297 | 753 | } |
d27cf0ae | 754 | |
83f7d43a | 755 | type_init(m48t59_register_types) |