]>
Commit | Line | Data |
---|---|---|
5fafdf24 | 1 | /* |
16406950 PB |
2 | * ARM kernel loader. |
3 | * | |
9ee6e8bb | 4 | * Copyright (c) 2006-2007 CodeSourcery. |
16406950 PB |
5 | * Written by Paul Brook |
6 | * | |
8e31bf38 | 7 | * This code is licensed under the GPL. |
16406950 PB |
8 | */ |
9 | ||
12b16722 | 10 | #include "qemu/osdep.h" |
c0dbca36 | 11 | #include "qemu/error-report.h" |
da34e65c | 12 | #include "qapi/error.h" |
b77257d7 | 13 | #include <libfdt.h> |
83c9f4ca | 14 | #include "hw/hw.h" |
bd2be150 | 15 | #include "hw/arm/arm.h" |
d8b1ae42 | 16 | #include "hw/arm/linux-boot-if.h" |
baf6b681 | 17 | #include "sysemu/kvm.h" |
9c17d615 | 18 | #include "sysemu/sysemu.h" |
9695200a | 19 | #include "sysemu/numa.h" |
83c9f4ca PB |
20 | #include "hw/boards.h" |
21 | #include "hw/loader.h" | |
ca20cf32 | 22 | #include "elf.h" |
9c17d615 | 23 | #include "sysemu/device_tree.h" |
1de7afc9 | 24 | #include "qemu/config-file.h" |
922a01a0 | 25 | #include "qemu/option.h" |
2198a121 | 26 | #include "exec/address-spaces.h" |
16406950 | 27 | |
4d9ebf75 MH |
28 | /* Kernel boot protocol is specified in the kernel docs |
29 | * Documentation/arm/Booting and Documentation/arm64/booting.txt | |
30 | * They have different preferred image load offsets from system RAM base. | |
31 | */ | |
16406950 PB |
32 | #define KERNEL_ARGS_ADDR 0x100 |
33 | #define KERNEL_LOAD_ADDR 0x00010000 | |
4d9ebf75 | 34 | #define KERNEL64_LOAD_ADDR 0x00080000 |
16406950 | 35 | |
68115ed5 AB |
36 | #define ARM64_TEXT_OFFSET_OFFSET 8 |
37 | #define ARM64_MAGIC_OFFSET 56 | |
38 | ||
3b77f6c3 IM |
39 | AddressSpace *arm_boot_address_space(ARMCPU *cpu, |
40 | const struct arm_boot_info *info) | |
9f43d4c3 PM |
41 | { |
42 | /* Return the address space to use for bootloader reads and writes. | |
43 | * We prefer the secure address space if the CPU has it and we're | |
44 | * going to boot the guest into it. | |
45 | */ | |
46 | int asidx; | |
47 | CPUState *cs = CPU(cpu); | |
48 | ||
49 | if (arm_feature(&cpu->env, ARM_FEATURE_EL3) && info->secure_boot) { | |
50 | asidx = ARMASIdx_S; | |
51 | } else { | |
52 | asidx = ARMASIdx_NS; | |
53 | } | |
54 | ||
55 | return cpu_get_address_space(cs, asidx); | |
56 | } | |
57 | ||
47b1da81 | 58 | typedef enum { |
84e59397 PC |
59 | FIXUP_NONE = 0, /* do nothing */ |
60 | FIXUP_TERMINATOR, /* end of insns */ | |
61 | FIXUP_BOARDID, /* overwrite with board ID number */ | |
10b8ec73 | 62 | FIXUP_BOARD_SETUP, /* overwrite with board specific setup code address */ |
84e59397 PC |
63 | FIXUP_ARGPTR, /* overwrite with pointer to kernel args */ |
64 | FIXUP_ENTRYPOINT, /* overwrite with kernel entry point */ | |
65 | FIXUP_GIC_CPU_IF, /* overwrite with GIC CPU interface address */ | |
66 | FIXUP_BOOTREG, /* overwrite with boot register address */ | |
67 | FIXUP_DSB, /* overwrite with correct DSB insn for cpu */ | |
47b1da81 PM |
68 | FIXUP_MAX, |
69 | } FixupType; | |
70 | ||
71 | typedef struct ARMInsnFixup { | |
72 | uint32_t insn; | |
73 | FixupType fixup; | |
74 | } ARMInsnFixup; | |
75 | ||
4d9ebf75 MH |
76 | static const ARMInsnFixup bootloader_aarch64[] = { |
77 | { 0x580000c0 }, /* ldr x0, arg ; Load the lower 32-bits of DTB */ | |
78 | { 0xaa1f03e1 }, /* mov x1, xzr */ | |
79 | { 0xaa1f03e2 }, /* mov x2, xzr */ | |
80 | { 0xaa1f03e3 }, /* mov x3, xzr */ | |
81 | { 0x58000084 }, /* ldr x4, entry ; Load the lower 32-bits of kernel entry */ | |
82 | { 0xd61f0080 }, /* br x4 ; Jump to the kernel entry point */ | |
83 | { 0, FIXUP_ARGPTR }, /* arg: .word @DTB Lower 32-bits */ | |
84 | { 0 }, /* .word @DTB Higher 32-bits */ | |
85 | { 0, FIXUP_ENTRYPOINT }, /* entry: .word @Kernel Entry Lower 32-bits */ | |
86 | { 0 }, /* .word @Kernel Entry Higher 32-bits */ | |
87 | { 0, FIXUP_TERMINATOR } | |
88 | }; | |
89 | ||
10b8ec73 PC |
90 | /* A very small bootloader: call the board-setup code (if needed), |
91 | * set r0-r2, then jump to the kernel. | |
92 | * If we're not calling boot setup code then we don't copy across | |
93 | * the first BOOTLOADER_NO_BOARD_SETUP_OFFSET insns in this array. | |
94 | */ | |
95 | ||
47b1da81 | 96 | static const ARMInsnFixup bootloader[] = { |
b4850e5a | 97 | { 0xe28fe004 }, /* add lr, pc, #4 */ |
10b8ec73 PC |
98 | { 0xe51ff004 }, /* ldr pc, [pc, #-4] */ |
99 | { 0, FIXUP_BOARD_SETUP }, | |
100 | #define BOOTLOADER_NO_BOARD_SETUP_OFFSET 3 | |
47b1da81 PM |
101 | { 0xe3a00000 }, /* mov r0, #0 */ |
102 | { 0xe59f1004 }, /* ldr r1, [pc, #4] */ | |
103 | { 0xe59f2004 }, /* ldr r2, [pc, #4] */ | |
104 | { 0xe59ff004 }, /* ldr pc, [pc, #4] */ | |
105 | { 0, FIXUP_BOARDID }, | |
106 | { 0, FIXUP_ARGPTR }, | |
107 | { 0, FIXUP_ENTRYPOINT }, | |
108 | { 0, FIXUP_TERMINATOR } | |
16406950 PB |
109 | }; |
110 | ||
9d5ba9bf ML |
111 | /* Handling for secondary CPU boot in a multicore system. |
112 | * Unlike the uniprocessor/primary CPU boot, this is platform | |
113 | * dependent. The default code here is based on the secondary | |
114 | * CPU boot protocol used on realview/vexpress boards, with | |
115 | * some parameterisation to increase its flexibility. | |
116 | * QEMU platform models for which this code is not appropriate | |
117 | * should override write_secondary_boot and secondary_cpu_reset_hook | |
118 | * instead. | |
119 | * | |
120 | * This code enables the interrupt controllers for the secondary | |
121 | * CPUs and then puts all the secondary CPUs into a loop waiting | |
122 | * for an interprocessor interrupt and polling a configurable | |
123 | * location for the kernel secondary CPU entry point. | |
124 | */ | |
bf471f79 PM |
125 | #define DSB_INSN 0xf57ff04f |
126 | #define CP15_DSB_INSN 0xee070f9a /* mcr cp15, 0, r0, c7, c10, 4 */ | |
127 | ||
47b1da81 PM |
128 | static const ARMInsnFixup smpboot[] = { |
129 | { 0xe59f2028 }, /* ldr r2, gic_cpu_if */ | |
130 | { 0xe59f0028 }, /* ldr r0, bootreg_addr */ | |
131 | { 0xe3a01001 }, /* mov r1, #1 */ | |
132 | { 0xe5821000 }, /* str r1, [r2] - set GICC_CTLR.Enable */ | |
133 | { 0xe3a010ff }, /* mov r1, #0xff */ | |
134 | { 0xe5821004 }, /* str r1, [r2, 4] - set GIC_PMR.Priority to 0xff */ | |
135 | { 0, FIXUP_DSB }, /* dsb */ | |
136 | { 0xe320f003 }, /* wfi */ | |
137 | { 0xe5901000 }, /* ldr r1, [r0] */ | |
138 | { 0xe1110001 }, /* tst r1, r1 */ | |
139 | { 0x0afffffb }, /* beq <wfi> */ | |
140 | { 0xe12fff11 }, /* bx r1 */ | |
141 | { 0, FIXUP_GIC_CPU_IF }, /* gic_cpu_if: .word 0x.... */ | |
142 | { 0, FIXUP_BOOTREG }, /* bootreg_addr: .word 0x.... */ | |
143 | { 0, FIXUP_TERMINATOR } | |
9ee6e8bb PB |
144 | }; |
145 | ||
47b1da81 | 146 | static void write_bootloader(const char *name, hwaddr addr, |
9f43d4c3 PM |
147 | const ARMInsnFixup *insns, uint32_t *fixupcontext, |
148 | AddressSpace *as) | |
47b1da81 PM |
149 | { |
150 | /* Fix up the specified bootloader fragment and write it into | |
151 | * guest memory using rom_add_blob_fixed(). fixupcontext is | |
152 | * an array giving the values to write in for the fixup types | |
153 | * which write a value into the code array. | |
154 | */ | |
155 | int i, len; | |
156 | uint32_t *code; | |
157 | ||
158 | len = 0; | |
159 | while (insns[len].fixup != FIXUP_TERMINATOR) { | |
160 | len++; | |
161 | } | |
162 | ||
163 | code = g_new0(uint32_t, len); | |
164 | ||
165 | for (i = 0; i < len; i++) { | |
166 | uint32_t insn = insns[i].insn; | |
167 | FixupType fixup = insns[i].fixup; | |
168 | ||
169 | switch (fixup) { | |
170 | case FIXUP_NONE: | |
171 | break; | |
172 | case FIXUP_BOARDID: | |
10b8ec73 | 173 | case FIXUP_BOARD_SETUP: |
47b1da81 PM |
174 | case FIXUP_ARGPTR: |
175 | case FIXUP_ENTRYPOINT: | |
176 | case FIXUP_GIC_CPU_IF: | |
177 | case FIXUP_BOOTREG: | |
178 | case FIXUP_DSB: | |
179 | insn = fixupcontext[fixup]; | |
180 | break; | |
181 | default: | |
182 | abort(); | |
183 | } | |
184 | code[i] = tswap32(insn); | |
185 | } | |
186 | ||
9f43d4c3 | 187 | rom_add_blob_fixed_as(name, code, len * sizeof(uint32_t), addr, as); |
47b1da81 PM |
188 | |
189 | g_free(code); | |
190 | } | |
191 | ||
9543b0cd | 192 | static void default_write_secondary(ARMCPU *cpu, |
9d5ba9bf ML |
193 | const struct arm_boot_info *info) |
194 | { | |
47b1da81 | 195 | uint32_t fixupcontext[FIXUP_MAX]; |
9f43d4c3 | 196 | AddressSpace *as = arm_boot_address_space(cpu, info); |
47b1da81 PM |
197 | |
198 | fixupcontext[FIXUP_GIC_CPU_IF] = info->gic_cpu_if_addr; | |
199 | fixupcontext[FIXUP_BOOTREG] = info->smp_bootreg_addr; | |
200 | if (arm_feature(&cpu->env, ARM_FEATURE_V7)) { | |
201 | fixupcontext[FIXUP_DSB] = DSB_INSN; | |
202 | } else { | |
203 | fixupcontext[FIXUP_DSB] = CP15_DSB_INSN; | |
9d5ba9bf | 204 | } |
47b1da81 PM |
205 | |
206 | write_bootloader("smpboot", info->smp_loader_start, | |
9f43d4c3 | 207 | smpboot, fixupcontext, as); |
9d5ba9bf ML |
208 | } |
209 | ||
716536a9 AB |
210 | void arm_write_secure_board_setup_dummy_smc(ARMCPU *cpu, |
211 | const struct arm_boot_info *info, | |
212 | hwaddr mvbar_addr) | |
213 | { | |
9f43d4c3 | 214 | AddressSpace *as = arm_boot_address_space(cpu, info); |
716536a9 AB |
215 | int n; |
216 | uint32_t mvbar_blob[] = { | |
217 | /* mvbar_addr: secure monitor vectors | |
218 | * Default unimplemented and unused vectors to spin. Makes it | |
219 | * easier to debug (as opposed to the CPU running away). | |
220 | */ | |
221 | 0xeafffffe, /* (spin) */ | |
222 | 0xeafffffe, /* (spin) */ | |
223 | 0xe1b0f00e, /* movs pc, lr ;SMC exception return */ | |
224 | 0xeafffffe, /* (spin) */ | |
225 | 0xeafffffe, /* (spin) */ | |
226 | 0xeafffffe, /* (spin) */ | |
227 | 0xeafffffe, /* (spin) */ | |
228 | 0xeafffffe, /* (spin) */ | |
229 | }; | |
230 | uint32_t board_setup_blob[] = { | |
231 | /* board setup addr */ | |
232 | 0xe3a00e00 + (mvbar_addr >> 4), /* mov r0, #mvbar_addr */ | |
233 | 0xee0c0f30, /* mcr p15, 0, r0, c12, c0, 1 ;set MVBAR */ | |
234 | 0xee110f11, /* mrc p15, 0, r0, c1 , c1, 0 ;read SCR */ | |
235 | 0xe3800031, /* orr r0, #0x31 ;enable AW, FW, NS */ | |
236 | 0xee010f11, /* mcr p15, 0, r0, c1, c1, 0 ;write SCR */ | |
237 | 0xe1a0100e, /* mov r1, lr ;save LR across SMC */ | |
238 | 0xe1600070, /* smc #0 ;call monitor to flush SCR */ | |
239 | 0xe1a0f001, /* mov pc, r1 ;return */ | |
240 | }; | |
241 | ||
242 | /* check that mvbar_addr is correctly aligned and relocatable (using MOV) */ | |
243 | assert((mvbar_addr & 0x1f) == 0 && (mvbar_addr >> 4) < 0x100); | |
244 | ||
245 | /* check that these blobs don't overlap */ | |
246 | assert((mvbar_addr + sizeof(mvbar_blob) <= info->board_setup_addr) | |
247 | || (info->board_setup_addr + sizeof(board_setup_blob) <= mvbar_addr)); | |
248 | ||
249 | for (n = 0; n < ARRAY_SIZE(mvbar_blob); n++) { | |
250 | mvbar_blob[n] = tswap32(mvbar_blob[n]); | |
251 | } | |
9f43d4c3 PM |
252 | rom_add_blob_fixed_as("board-setup-mvbar", mvbar_blob, sizeof(mvbar_blob), |
253 | mvbar_addr, as); | |
716536a9 AB |
254 | |
255 | for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) { | |
256 | board_setup_blob[n] = tswap32(board_setup_blob[n]); | |
257 | } | |
9f43d4c3 PM |
258 | rom_add_blob_fixed_as("board-setup", board_setup_blob, |
259 | sizeof(board_setup_blob), info->board_setup_addr, as); | |
716536a9 AB |
260 | } |
261 | ||
5d309320 | 262 | static void default_reset_secondary(ARMCPU *cpu, |
9d5ba9bf ML |
263 | const struct arm_boot_info *info) |
264 | { | |
9f43d4c3 | 265 | AddressSpace *as = arm_boot_address_space(cpu, info); |
4df81c6e | 266 | CPUState *cs = CPU(cpu); |
5d309320 | 267 | |
9f43d4c3 | 268 | address_space_stl_notdirty(as, info->smp_bootreg_addr, |
42874d3a | 269 | 0, MEMTXATTRS_UNSPECIFIED, NULL); |
4df81c6e | 270 | cpu_set_pc(cs, info->smp_loader_start); |
9d5ba9bf ML |
271 | } |
272 | ||
83bfffec PM |
273 | static inline bool have_dtb(const struct arm_boot_info *info) |
274 | { | |
275 | return info->dtb_filename || info->get_dtb; | |
276 | } | |
277 | ||
52b43737 | 278 | #define WRITE_WORD(p, value) do { \ |
9f43d4c3 | 279 | address_space_stl_notdirty(as, p, value, \ |
42874d3a | 280 | MEMTXATTRS_UNSPECIFIED, NULL); \ |
52b43737 PB |
281 | p += 4; \ |
282 | } while (0) | |
283 | ||
9f43d4c3 | 284 | static void set_kernel_args(const struct arm_boot_info *info, AddressSpace *as) |
16406950 | 285 | { |
761c9eb0 | 286 | int initrd_size = info->initrd_size; |
a8170e5e AK |
287 | hwaddr base = info->loader_start; |
288 | hwaddr p; | |
16406950 | 289 | |
52b43737 | 290 | p = base + KERNEL_ARGS_ADDR; |
16406950 | 291 | /* ATAG_CORE */ |
52b43737 PB |
292 | WRITE_WORD(p, 5); |
293 | WRITE_WORD(p, 0x54410001); | |
294 | WRITE_WORD(p, 1); | |
295 | WRITE_WORD(p, 0x1000); | |
296 | WRITE_WORD(p, 0); | |
16406950 | 297 | /* ATAG_MEM */ |
f93eb9ff | 298 | /* TODO: handle multiple chips on one ATAG list */ |
52b43737 PB |
299 | WRITE_WORD(p, 4); |
300 | WRITE_WORD(p, 0x54410002); | |
301 | WRITE_WORD(p, info->ram_size); | |
302 | WRITE_WORD(p, info->loader_start); | |
16406950 PB |
303 | if (initrd_size) { |
304 | /* ATAG_INITRD2 */ | |
52b43737 PB |
305 | WRITE_WORD(p, 4); |
306 | WRITE_WORD(p, 0x54420005); | |
fc53b7d4 | 307 | WRITE_WORD(p, info->initrd_start); |
52b43737 | 308 | WRITE_WORD(p, initrd_size); |
16406950 | 309 | } |
f93eb9ff | 310 | if (info->kernel_cmdline && *info->kernel_cmdline) { |
16406950 PB |
311 | /* ATAG_CMDLINE */ |
312 | int cmdline_size; | |
313 | ||
f93eb9ff | 314 | cmdline_size = strlen(info->kernel_cmdline); |
9f43d4c3 PM |
315 | address_space_write(as, p + 8, MEMTXATTRS_UNSPECIFIED, |
316 | (const uint8_t *)info->kernel_cmdline, | |
317 | cmdline_size + 1); | |
16406950 | 318 | cmdline_size = (cmdline_size >> 2) + 1; |
52b43737 PB |
319 | WRITE_WORD(p, cmdline_size + 2); |
320 | WRITE_WORD(p, 0x54410009); | |
321 | p += cmdline_size * 4; | |
16406950 | 322 | } |
f93eb9ff AZ |
323 | if (info->atag_board) { |
324 | /* ATAG_BOARD */ | |
325 | int atag_board_len; | |
52b43737 | 326 | uint8_t atag_board_buf[0x1000]; |
f93eb9ff | 327 | |
52b43737 PB |
328 | atag_board_len = (info->atag_board(info, atag_board_buf) + 3) & ~3; |
329 | WRITE_WORD(p, (atag_board_len + 8) >> 2); | |
330 | WRITE_WORD(p, 0x414f4d50); | |
9f43d4c3 PM |
331 | address_space_write(as, p, MEMTXATTRS_UNSPECIFIED, |
332 | atag_board_buf, atag_board_len); | |
f93eb9ff AZ |
333 | p += atag_board_len; |
334 | } | |
16406950 | 335 | /* ATAG_END */ |
52b43737 PB |
336 | WRITE_WORD(p, 0); |
337 | WRITE_WORD(p, 0); | |
16406950 PB |
338 | } |
339 | ||
9f43d4c3 PM |
340 | static void set_kernel_args_old(const struct arm_boot_info *info, |
341 | AddressSpace *as) | |
2b8f2d41 | 342 | { |
a8170e5e | 343 | hwaddr p; |
52b43737 | 344 | const char *s; |
761c9eb0 | 345 | int initrd_size = info->initrd_size; |
a8170e5e | 346 | hwaddr base = info->loader_start; |
2b8f2d41 AZ |
347 | |
348 | /* see linux/include/asm-arm/setup.h */ | |
52b43737 | 349 | p = base + KERNEL_ARGS_ADDR; |
2b8f2d41 | 350 | /* page_size */ |
52b43737 | 351 | WRITE_WORD(p, 4096); |
2b8f2d41 | 352 | /* nr_pages */ |
52b43737 | 353 | WRITE_WORD(p, info->ram_size / 4096); |
2b8f2d41 | 354 | /* ramdisk_size */ |
52b43737 | 355 | WRITE_WORD(p, 0); |
2b8f2d41 AZ |
356 | #define FLAG_READONLY 1 |
357 | #define FLAG_RDLOAD 4 | |
358 | #define FLAG_RDPROMPT 8 | |
359 | /* flags */ | |
52b43737 | 360 | WRITE_WORD(p, FLAG_READONLY | FLAG_RDLOAD | FLAG_RDPROMPT); |
2b8f2d41 | 361 | /* rootdev */ |
52b43737 | 362 | WRITE_WORD(p, (31 << 8) | 0); /* /dev/mtdblock0 */ |
2b8f2d41 | 363 | /* video_num_cols */ |
52b43737 | 364 | WRITE_WORD(p, 0); |
2b8f2d41 | 365 | /* video_num_rows */ |
52b43737 | 366 | WRITE_WORD(p, 0); |
2b8f2d41 | 367 | /* video_x */ |
52b43737 | 368 | WRITE_WORD(p, 0); |
2b8f2d41 | 369 | /* video_y */ |
52b43737 | 370 | WRITE_WORD(p, 0); |
2b8f2d41 | 371 | /* memc_control_reg */ |
52b43737 | 372 | WRITE_WORD(p, 0); |
2b8f2d41 AZ |
373 | /* unsigned char sounddefault */ |
374 | /* unsigned char adfsdrives */ | |
375 | /* unsigned char bytes_per_char_h */ | |
376 | /* unsigned char bytes_per_char_v */ | |
52b43737 | 377 | WRITE_WORD(p, 0); |
2b8f2d41 | 378 | /* pages_in_bank[4] */ |
52b43737 PB |
379 | WRITE_WORD(p, 0); |
380 | WRITE_WORD(p, 0); | |
381 | WRITE_WORD(p, 0); | |
382 | WRITE_WORD(p, 0); | |
2b8f2d41 | 383 | /* pages_in_vram */ |
52b43737 | 384 | WRITE_WORD(p, 0); |
2b8f2d41 | 385 | /* initrd_start */ |
fc53b7d4 PM |
386 | if (initrd_size) { |
387 | WRITE_WORD(p, info->initrd_start); | |
388 | } else { | |
52b43737 | 389 | WRITE_WORD(p, 0); |
fc53b7d4 | 390 | } |
2b8f2d41 | 391 | /* initrd_size */ |
52b43737 | 392 | WRITE_WORD(p, initrd_size); |
2b8f2d41 | 393 | /* rd_start */ |
52b43737 | 394 | WRITE_WORD(p, 0); |
2b8f2d41 | 395 | /* system_rev */ |
52b43737 | 396 | WRITE_WORD(p, 0); |
2b8f2d41 | 397 | /* system_serial_low */ |
52b43737 | 398 | WRITE_WORD(p, 0); |
2b8f2d41 | 399 | /* system_serial_high */ |
52b43737 | 400 | WRITE_WORD(p, 0); |
2b8f2d41 | 401 | /* mem_fclk_21285 */ |
52b43737 | 402 | WRITE_WORD(p, 0); |
2b8f2d41 | 403 | /* zero unused fields */ |
52b43737 PB |
404 | while (p < base + KERNEL_ARGS_ADDR + 256 + 1024) { |
405 | WRITE_WORD(p, 0); | |
406 | } | |
407 | s = info->kernel_cmdline; | |
408 | if (s) { | |
9f43d4c3 PM |
409 | address_space_write(as, p, MEMTXATTRS_UNSPECIFIED, |
410 | (const uint8_t *)s, strlen(s) + 1); | |
52b43737 PB |
411 | } else { |
412 | WRITE_WORD(p, 0); | |
413 | } | |
2b8f2d41 AZ |
414 | } |
415 | ||
4cbca7d9 AS |
416 | static void fdt_add_psci_node(void *fdt) |
417 | { | |
418 | uint32_t cpu_suspend_fn; | |
419 | uint32_t cpu_off_fn; | |
420 | uint32_t cpu_on_fn; | |
421 | uint32_t migrate_fn; | |
422 | ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(0)); | |
423 | const char *psci_method; | |
424 | int64_t psci_conduit; | |
c39770cd | 425 | int rc; |
4cbca7d9 AS |
426 | |
427 | psci_conduit = object_property_get_int(OBJECT(armcpu), | |
428 | "psci-conduit", | |
429 | &error_abort); | |
430 | switch (psci_conduit) { | |
431 | case QEMU_PSCI_CONDUIT_DISABLED: | |
432 | return; | |
433 | case QEMU_PSCI_CONDUIT_HVC: | |
434 | psci_method = "hvc"; | |
435 | break; | |
436 | case QEMU_PSCI_CONDUIT_SMC: | |
437 | psci_method = "smc"; | |
438 | break; | |
439 | default: | |
440 | g_assert_not_reached(); | |
441 | } | |
442 | ||
c39770cd AS |
443 | /* |
444 | * If /psci node is present in provided DTB, assume that no fixup | |
445 | * is necessary and all PSCI configuration should be taken as-is | |
446 | */ | |
447 | rc = fdt_path_offset(fdt, "/psci"); | |
448 | if (rc >= 0) { | |
449 | return; | |
450 | } | |
451 | ||
4cbca7d9 AS |
452 | qemu_fdt_add_subnode(fdt, "/psci"); |
453 | if (armcpu->psci_version == 2) { | |
454 | const char comp[] = "arm,psci-0.2\0arm,psci"; | |
455 | qemu_fdt_setprop(fdt, "/psci", "compatible", comp, sizeof(comp)); | |
456 | ||
457 | cpu_off_fn = QEMU_PSCI_0_2_FN_CPU_OFF; | |
458 | if (arm_feature(&armcpu->env, ARM_FEATURE_AARCH64)) { | |
459 | cpu_suspend_fn = QEMU_PSCI_0_2_FN64_CPU_SUSPEND; | |
460 | cpu_on_fn = QEMU_PSCI_0_2_FN64_CPU_ON; | |
461 | migrate_fn = QEMU_PSCI_0_2_FN64_MIGRATE; | |
462 | } else { | |
463 | cpu_suspend_fn = QEMU_PSCI_0_2_FN_CPU_SUSPEND; | |
464 | cpu_on_fn = QEMU_PSCI_0_2_FN_CPU_ON; | |
465 | migrate_fn = QEMU_PSCI_0_2_FN_MIGRATE; | |
466 | } | |
467 | } else { | |
468 | qemu_fdt_setprop_string(fdt, "/psci", "compatible", "arm,psci"); | |
469 | ||
470 | cpu_suspend_fn = QEMU_PSCI_0_1_FN_CPU_SUSPEND; | |
471 | cpu_off_fn = QEMU_PSCI_0_1_FN_CPU_OFF; | |
472 | cpu_on_fn = QEMU_PSCI_0_1_FN_CPU_ON; | |
473 | migrate_fn = QEMU_PSCI_0_1_FN_MIGRATE; | |
474 | } | |
475 | ||
476 | /* We adopt the PSCI spec's nomenclature, and use 'conduit' to refer | |
477 | * to the instruction that should be used to invoke PSCI functions. | |
478 | * However, the device tree binding uses 'method' instead, so that is | |
479 | * what we should use here. | |
480 | */ | |
481 | qemu_fdt_setprop_string(fdt, "/psci", "method", psci_method); | |
482 | ||
483 | qemu_fdt_setprop_cell(fdt, "/psci", "cpu_suspend", cpu_suspend_fn); | |
484 | qemu_fdt_setprop_cell(fdt, "/psci", "cpu_off", cpu_off_fn); | |
485 | qemu_fdt_setprop_cell(fdt, "/psci", "cpu_on", cpu_on_fn); | |
486 | qemu_fdt_setprop_cell(fdt, "/psci", "migrate", migrate_fn); | |
487 | } | |
488 | ||
3b77f6c3 IM |
489 | int arm_load_dtb(hwaddr addr, const struct arm_boot_info *binfo, |
490 | hwaddr addr_limit, AddressSpace *as) | |
412beee6 | 491 | { |
412beee6 | 492 | void *fdt = NULL; |
e2eb3d29 | 493 | int size, rc, n = 0; |
70976c41 | 494 | uint32_t acells, scells; |
9695200a SZ |
495 | char *nodename; |
496 | unsigned int i; | |
497 | hwaddr mem_base, mem_len; | |
e2eb3d29 EA |
498 | char **node_path; |
499 | Error *err = NULL; | |
412beee6 | 500 | |
0fb79851 JR |
501 | if (binfo->dtb_filename) { |
502 | char *filename; | |
503 | filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, binfo->dtb_filename); | |
504 | if (!filename) { | |
505 | fprintf(stderr, "Couldn't open dtb file %s\n", binfo->dtb_filename); | |
506 | goto fail; | |
507 | } | |
412beee6 | 508 | |
0fb79851 JR |
509 | fdt = load_device_tree(filename, &size); |
510 | if (!fdt) { | |
511 | fprintf(stderr, "Couldn't open dtb file %s\n", filename); | |
512 | g_free(filename); | |
513 | goto fail; | |
514 | } | |
412beee6 | 515 | g_free(filename); |
a554ecb4 | 516 | } else { |
0fb79851 JR |
517 | fdt = binfo->get_dtb(binfo, &size); |
518 | if (!fdt) { | |
519 | fprintf(stderr, "Board was unable to create a dtb blob\n"); | |
520 | goto fail; | |
521 | } | |
412beee6 | 522 | } |
412beee6 | 523 | |
fee8ea12 AB |
524 | if (addr_limit > addr && size > (addr_limit - addr)) { |
525 | /* Installing the device tree blob at addr would exceed addr_limit. | |
526 | * Whether this constitutes failure is up to the caller to decide, | |
527 | * so just return 0 as size, i.e., no error. | |
528 | */ | |
529 | g_free(fdt); | |
530 | return 0; | |
531 | } | |
532 | ||
58e71097 EA |
533 | acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells", |
534 | NULL, &error_fatal); | |
535 | scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells", | |
536 | NULL, &error_fatal); | |
9bfa659e PM |
537 | if (acells == 0 || scells == 0) { |
538 | fprintf(stderr, "dtb file invalid (#address-cells or #size-cells 0)\n"); | |
c23045de | 539 | goto fail; |
9bfa659e PM |
540 | } |
541 | ||
70976c41 PM |
542 | if (scells < 2 && binfo->ram_size >= (1ULL << 32)) { |
543 | /* This is user error so deserves a friendlier error message | |
544 | * than the failure of setprop_sized_cells would provide | |
545 | */ | |
9bfa659e PM |
546 | fprintf(stderr, "qemu: dtb file not compatible with " |
547 | "RAM size > 4GB\n"); | |
c23045de | 548 | goto fail; |
9bfa659e PM |
549 | } |
550 | ||
e2eb3d29 EA |
551 | /* nop all root nodes matching /memory or /memory@unit-address */ |
552 | node_path = qemu_fdt_node_unit_path(fdt, "memory", &err); | |
553 | if (err) { | |
554 | error_report_err(err); | |
555 | goto fail; | |
556 | } | |
557 | while (node_path[n]) { | |
558 | if (g_str_has_prefix(node_path[n], "/memory")) { | |
559 | qemu_fdt_nop_node(fdt, node_path[n]); | |
560 | } | |
561 | n++; | |
562 | } | |
563 | g_strfreev(node_path); | |
564 | ||
9695200a | 565 | if (nb_numa_nodes > 0) { |
9695200a SZ |
566 | mem_base = binfo->loader_start; |
567 | for (i = 0; i < nb_numa_nodes; i++) { | |
568 | mem_len = numa_info[i].node_mem; | |
569 | nodename = g_strdup_printf("/memory@%" PRIx64, mem_base); | |
570 | qemu_fdt_add_subnode(fdt, nodename); | |
571 | qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | |
572 | rc = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", | |
573 | acells, mem_base, | |
574 | scells, mem_len); | |
575 | if (rc < 0) { | |
576 | fprintf(stderr, "couldn't set %s/reg for node %d\n", nodename, | |
577 | i); | |
578 | goto fail; | |
579 | } | |
580 | ||
581 | qemu_fdt_setprop_cell(fdt, nodename, "numa-node-id", i); | |
582 | mem_base += mem_len; | |
583 | g_free(nodename); | |
584 | } | |
585 | } else { | |
e2eb3d29 EA |
586 | nodename = g_strdup_printf("/memory@%" PRIx64, binfo->loader_start); |
587 | qemu_fdt_add_subnode(fdt, nodename); | |
588 | qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); | |
b77257d7 | 589 | |
e2eb3d29 | 590 | rc = qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", |
9695200a SZ |
591 | acells, binfo->loader_start, |
592 | scells, binfo->ram_size); | |
593 | if (rc < 0) { | |
e2eb3d29 | 594 | fprintf(stderr, "couldn't set %s reg\n", nodename); |
9695200a SZ |
595 | goto fail; |
596 | } | |
e2eb3d29 | 597 | g_free(nodename); |
412beee6 GL |
598 | } |
599 | ||
b77257d7 GR |
600 | rc = fdt_path_offset(fdt, "/chosen"); |
601 | if (rc < 0) { | |
602 | qemu_fdt_add_subnode(fdt, "/chosen"); | |
603 | } | |
604 | ||
5e87975c | 605 | if (binfo->kernel_cmdline && *binfo->kernel_cmdline) { |
5a4348d1 PC |
606 | rc = qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", |
607 | binfo->kernel_cmdline); | |
5e87975c PC |
608 | if (rc < 0) { |
609 | fprintf(stderr, "couldn't set /chosen/bootargs\n"); | |
c23045de | 610 | goto fail; |
5e87975c | 611 | } |
412beee6 GL |
612 | } |
613 | ||
614 | if (binfo->initrd_size) { | |
5a4348d1 PC |
615 | rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-start", |
616 | binfo->initrd_start); | |
412beee6 GL |
617 | if (rc < 0) { |
618 | fprintf(stderr, "couldn't set /chosen/linux,initrd-start\n"); | |
c23045de | 619 | goto fail; |
412beee6 GL |
620 | } |
621 | ||
5a4348d1 PC |
622 | rc = qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end", |
623 | binfo->initrd_start + binfo->initrd_size); | |
412beee6 GL |
624 | if (rc < 0) { |
625 | fprintf(stderr, "couldn't set /chosen/linux,initrd-end\n"); | |
c23045de | 626 | goto fail; |
412beee6 GL |
627 | } |
628 | } | |
3b1cceb8 | 629 | |
4cbca7d9 AS |
630 | fdt_add_psci_node(fdt); |
631 | ||
3b1cceb8 PM |
632 | if (binfo->modify_dtb) { |
633 | binfo->modify_dtb(binfo, fdt); | |
634 | } | |
635 | ||
5a4348d1 | 636 | qemu_fdt_dumpdtb(fdt, size); |
412beee6 | 637 | |
4c4bf654 AB |
638 | /* Put the DTB into the memory map as a ROM image: this will ensure |
639 | * the DTB is copied again upon reset, even if addr points into RAM. | |
640 | */ | |
9f43d4c3 | 641 | rom_add_blob_fixed_as("dtb", fdt, size, addr, as); |
412beee6 | 642 | |
c23045de PM |
643 | g_free(fdt); |
644 | ||
fee8ea12 | 645 | return size; |
c23045de PM |
646 | |
647 | fail: | |
648 | g_free(fdt); | |
649 | return -1; | |
412beee6 GL |
650 | } |
651 | ||
6ed221b6 | 652 | static void do_cpu_reset(void *opaque) |
f2d74978 | 653 | { |
351d5666 | 654 | ARMCPU *cpu = opaque; |
4df81c6e | 655 | CPUState *cs = CPU(cpu); |
351d5666 | 656 | CPUARMState *env = &cpu->env; |
462a8bc6 | 657 | const struct arm_boot_info *info = env->boot_info; |
f2d74978 | 658 | |
4df81c6e | 659 | cpu_reset(cs); |
f2d74978 PB |
660 | if (info) { |
661 | if (!info->is_linux) { | |
9776f636 | 662 | int i; |
f2d74978 | 663 | /* Jump to the entry point. */ |
4df81c6e PC |
664 | uint64_t entry = info->entry; |
665 | ||
9776f636 PC |
666 | switch (info->endianness) { |
667 | case ARM_ENDIANNESS_LE: | |
668 | env->cp15.sctlr_el[1] &= ~SCTLR_E0E; | |
669 | for (i = 1; i < 4; ++i) { | |
670 | env->cp15.sctlr_el[i] &= ~SCTLR_EE; | |
671 | } | |
672 | env->uncached_cpsr &= ~CPSR_E; | |
673 | break; | |
674 | case ARM_ENDIANNESS_BE8: | |
675 | env->cp15.sctlr_el[1] |= SCTLR_E0E; | |
676 | for (i = 1; i < 4; ++i) { | |
677 | env->cp15.sctlr_el[i] |= SCTLR_EE; | |
678 | } | |
679 | env->uncached_cpsr |= CPSR_E; | |
680 | break; | |
681 | case ARM_ENDIANNESS_BE32: | |
682 | env->cp15.sctlr_el[1] |= SCTLR_B; | |
683 | break; | |
684 | case ARM_ENDIANNESS_UNKNOWN: | |
685 | break; /* Board's decision */ | |
686 | default: | |
687 | g_assert_not_reached(); | |
688 | } | |
689 | ||
4df81c6e | 690 | if (!env->aarch64) { |
a9047ec3 | 691 | env->thumb = info->entry & 1; |
4df81c6e | 692 | entry &= 0xfffffffe; |
a9047ec3 | 693 | } |
4df81c6e | 694 | cpu_set_pc(cs, entry); |
f2d74978 | 695 | } else { |
c8e829b7 GB |
696 | /* If we are booting Linux then we need to check whether we are |
697 | * booting into secure or non-secure state and adjust the state | |
698 | * accordingly. Out of reset, ARM is defined to be in secure state | |
699 | * (SCR.NS = 0), we change that here if non-secure boot has been | |
700 | * requested. | |
701 | */ | |
5097227c GB |
702 | if (arm_feature(env, ARM_FEATURE_EL3)) { |
703 | /* AArch64 is defined to come out of reset into EL3 if enabled. | |
704 | * If we are booting Linux then we need to adjust our EL as | |
705 | * Linux expects us to be in EL2 or EL1. AArch32 resets into | |
706 | * SVC, which Linux expects, so no privilege/exception level to | |
707 | * adjust. | |
708 | */ | |
709 | if (env->aarch64) { | |
48d21a57 | 710 | env->cp15.scr_el3 |= SCR_RW; |
5097227c | 711 | if (arm_feature(env, ARM_FEATURE_EL2)) { |
48d21a57 | 712 | env->cp15.hcr_el2 |= HCR_RW; |
5097227c GB |
713 | env->pstate = PSTATE_MODE_EL2h; |
714 | } else { | |
715 | env->pstate = PSTATE_MODE_EL1h; | |
716 | } | |
43118f43 PM |
717 | /* AArch64 kernels never boot in secure mode */ |
718 | assert(!info->secure_boot); | |
719 | /* This hook is only supported for AArch32 currently: | |
720 | * bootloader_aarch64[] will not call the hook, and | |
721 | * the code above has already dropped us into EL2 or EL1. | |
722 | */ | |
723 | assert(!info->secure_board_setup); | |
5097227c GB |
724 | } |
725 | ||
bda816f0 PM |
726 | if (arm_feature(env, ARM_FEATURE_EL2)) { |
727 | /* If we have EL2 then Linux expects the HVC insn to work */ | |
728 | env->cp15.scr_el3 |= SCR_HCE; | |
729 | } | |
730 | ||
5097227c | 731 | /* Set to non-secure if not a secure boot */ |
baf6b681 PC |
732 | if (!info->secure_boot && |
733 | (cs != first_cpu || !info->secure_board_setup)) { | |
5097227c GB |
734 | /* Linux expects non-secure state */ |
735 | env->cp15.scr_el3 |= SCR_NS; | |
736 | } | |
c8e829b7 GB |
737 | } |
738 | ||
4df81c6e | 739 | if (cs == first_cpu) { |
9f43d4c3 PM |
740 | AddressSpace *as = arm_boot_address_space(cpu, info); |
741 | ||
4df81c6e | 742 | cpu_set_pc(cs, info->loader_start); |
4d9ebf75 | 743 | |
83bfffec | 744 | if (!have_dtb(info)) { |
412beee6 | 745 | if (old_param) { |
9f43d4c3 | 746 | set_kernel_args_old(info, as); |
412beee6 | 747 | } else { |
9f43d4c3 | 748 | set_kernel_args(info, as); |
412beee6 | 749 | } |
6ed221b6 | 750 | } |
f2d74978 | 751 | } else { |
5d309320 | 752 | info->secondary_cpu_reset_hook(cpu, info); |
f2d74978 PB |
753 | } |
754 | } | |
755 | } | |
f2d74978 PB |
756 | } |
757 | ||
07abe45c LE |
758 | /** |
759 | * load_image_to_fw_cfg() - Load an image file into an fw_cfg entry identified | |
760 | * by key. | |
761 | * @fw_cfg: The firmware config instance to store the data in. | |
762 | * @size_key: The firmware config key to store the size of the loaded | |
763 | * data under, with fw_cfg_add_i32(). | |
764 | * @data_key: The firmware config key to store the loaded data under, | |
765 | * with fw_cfg_add_bytes(). | |
766 | * @image_name: The name of the image file to load. If it is NULL, the | |
767 | * function returns without doing anything. | |
768 | * @try_decompress: Whether the image should be decompressed (gunzipped) before | |
769 | * adding it to fw_cfg. If decompression fails, the image is | |
770 | * loaded as-is. | |
771 | * | |
772 | * In case of failure, the function prints an error message to stderr and the | |
773 | * process exits with status 1. | |
774 | */ | |
775 | static void load_image_to_fw_cfg(FWCfgState *fw_cfg, uint16_t size_key, | |
776 | uint16_t data_key, const char *image_name, | |
777 | bool try_decompress) | |
778 | { | |
779 | size_t size = -1; | |
780 | uint8_t *data; | |
781 | ||
782 | if (image_name == NULL) { | |
783 | return; | |
784 | } | |
785 | ||
786 | if (try_decompress) { | |
787 | size = load_image_gzipped_buffer(image_name, | |
788 | LOAD_IMAGE_MAX_GUNZIP_BYTES, &data); | |
789 | } | |
790 | ||
791 | if (size == (size_t)-1) { | |
792 | gchar *contents; | |
793 | gsize length; | |
794 | ||
795 | if (!g_file_get_contents(image_name, &contents, &length, NULL)) { | |
c0dbca36 | 796 | error_report("failed to load \"%s\"", image_name); |
07abe45c LE |
797 | exit(1); |
798 | } | |
799 | size = length; | |
800 | data = (uint8_t *)contents; | |
801 | } | |
802 | ||
803 | fw_cfg_add_i32(fw_cfg, size_key, size); | |
804 | fw_cfg_add_bytes(fw_cfg, data_key, data, size); | |
805 | } | |
806 | ||
d8b1ae42 PM |
807 | static int do_arm_linux_init(Object *obj, void *opaque) |
808 | { | |
809 | if (object_dynamic_cast(obj, TYPE_ARM_LINUX_BOOT_IF)) { | |
810 | ARMLinuxBootIf *albif = ARM_LINUX_BOOT_IF(obj); | |
811 | ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_GET_CLASS(obj); | |
812 | struct arm_boot_info *info = opaque; | |
813 | ||
814 | if (albifc->arm_linux_init) { | |
815 | albifc->arm_linux_init(albif, info->secure_boot); | |
816 | } | |
817 | } | |
818 | return 0; | |
819 | } | |
820 | ||
a3f0ecfd AL |
821 | static int64_t arm_load_elf(struct arm_boot_info *info, uint64_t *pentry, |
822 | uint64_t *lowaddr, uint64_t *highaddr, | |
823 | int elf_machine, AddressSpace *as) | |
9776f636 PC |
824 | { |
825 | bool elf_is64; | |
826 | union { | |
827 | Elf32_Ehdr h32; | |
828 | Elf64_Ehdr h64; | |
829 | } elf_header; | |
830 | int data_swab = 0; | |
831 | bool big_endian; | |
a3f0ecfd | 832 | int64_t ret = -1; |
9776f636 PC |
833 | Error *err = NULL; |
834 | ||
835 | ||
836 | load_elf_hdr(info->kernel_filename, &elf_header, &elf_is64, &err); | |
837 | if (err) { | |
36f876ce | 838 | error_free(err); |
9776f636 PC |
839 | return ret; |
840 | } | |
841 | ||
842 | if (elf_is64) { | |
843 | big_endian = elf_header.h64.e_ident[EI_DATA] == ELFDATA2MSB; | |
844 | info->endianness = big_endian ? ARM_ENDIANNESS_BE8 | |
845 | : ARM_ENDIANNESS_LE; | |
846 | } else { | |
847 | big_endian = elf_header.h32.e_ident[EI_DATA] == ELFDATA2MSB; | |
848 | if (big_endian) { | |
849 | if (bswap32(elf_header.h32.e_flags) & EF_ARM_BE8) { | |
850 | info->endianness = ARM_ENDIANNESS_BE8; | |
851 | } else { | |
852 | info->endianness = ARM_ENDIANNESS_BE32; | |
853 | /* In BE32, the CPU has a different view of the per-byte | |
854 | * address map than the rest of the system. BE32 ELF files | |
855 | * are organised such that they can be programmed through | |
856 | * the CPU's per-word byte-reversed view of the world. QEMU | |
857 | * however loads ELF files independently of the CPU. So | |
858 | * tell the ELF loader to byte reverse the data for us. | |
859 | */ | |
860 | data_swab = 2; | |
861 | } | |
862 | } else { | |
863 | info->endianness = ARM_ENDIANNESS_LE; | |
864 | } | |
865 | } | |
866 | ||
9f43d4c3 PM |
867 | ret = load_elf_as(info->kernel_filename, NULL, NULL, |
868 | pentry, lowaddr, highaddr, big_endian, elf_machine, | |
869 | 1, data_swab, as); | |
9776f636 PC |
870 | if (ret <= 0) { |
871 | /* The header loaded but the image didn't */ | |
872 | exit(1); | |
873 | } | |
874 | ||
875 | return ret; | |
876 | } | |
877 | ||
68115ed5 | 878 | static uint64_t load_aarch64_image(const char *filename, hwaddr mem_base, |
9f43d4c3 | 879 | hwaddr *entry, AddressSpace *as) |
68115ed5 AB |
880 | { |
881 | hwaddr kernel_load_offset = KERNEL64_LOAD_ADDR; | |
882 | uint8_t *buffer; | |
883 | int size; | |
884 | ||
885 | /* On aarch64, it's the bootloader's job to uncompress the kernel. */ | |
886 | size = load_image_gzipped_buffer(filename, LOAD_IMAGE_MAX_GUNZIP_BYTES, | |
887 | &buffer); | |
888 | ||
889 | if (size < 0) { | |
890 | gsize len; | |
891 | ||
892 | /* Load as raw file otherwise */ | |
893 | if (!g_file_get_contents(filename, (char **)&buffer, &len, NULL)) { | |
894 | return -1; | |
895 | } | |
896 | size = len; | |
897 | } | |
898 | ||
899 | /* check the arm64 magic header value -- very old kernels may not have it */ | |
27640407 MAL |
900 | if (size > ARM64_MAGIC_OFFSET + 4 && |
901 | memcmp(buffer + ARM64_MAGIC_OFFSET, "ARM\x64", 4) == 0) { | |
68115ed5 AB |
902 | uint64_t hdrvals[2]; |
903 | ||
904 | /* The arm64 Image header has text_offset and image_size fields at 8 and | |
905 | * 16 bytes into the Image header, respectively. The text_offset field | |
906 | * is only valid if the image_size is non-zero. | |
907 | */ | |
908 | memcpy(&hdrvals, buffer + ARM64_TEXT_OFFSET_OFFSET, sizeof(hdrvals)); | |
909 | if (hdrvals[1] != 0) { | |
910 | kernel_load_offset = le64_to_cpu(hdrvals[0]); | |
911 | } | |
912 | } | |
913 | ||
914 | *entry = mem_base + kernel_load_offset; | |
9f43d4c3 | 915 | rom_add_blob_fixed_as(filename, buffer, size, *entry, as); |
68115ed5 AB |
916 | |
917 | g_free(buffer); | |
918 | ||
919 | return size; | |
920 | } | |
921 | ||
3b77f6c3 | 922 | void arm_load_kernel(ARMCPU *cpu, struct arm_boot_info *info) |
16406950 | 923 | { |
c6faa758 | 924 | CPUState *cs; |
16406950 PB |
925 | int kernel_size; |
926 | int initrd_size; | |
1c7b3754 | 927 | int is_linux = 0; |
92df8450 | 928 | uint64_t elf_entry, elf_low_addr, elf_high_addr; |
da0af40d | 929 | int elf_machine; |
68115ed5 | 930 | hwaddr entry; |
4d9ebf75 | 931 | static const ARMInsnFixup *primary_loader; |
9f43d4c3 | 932 | AddressSpace *as = arm_boot_address_space(cpu, info); |
16406950 | 933 | |
60b8fe49 IM |
934 | /* CPU objects (unlike devices) are not automatically reset on system |
935 | * reset, so we must always register a handler to do so. If we're | |
936 | * actually loading a kernel, the handler is also responsible for | |
937 | * arranging that we start it correctly. | |
938 | */ | |
939 | for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { | |
940 | qemu_register_reset(do_cpu_reset, ARM_CPU(cs)); | |
941 | } | |
942 | ||
baf6b681 PC |
943 | /* The board code is not supposed to set secure_board_setup unless |
944 | * running its code in secure mode is actually possible, and KVM | |
945 | * doesn't support secure. | |
946 | */ | |
947 | assert(!(info->secure_board_setup && kvm_enabled())); | |
948 | ||
4c8afda7 | 949 | info->dtb_filename = qemu_opt_get(qemu_get_machine_opts(), "dtb"); |
3b77f6c3 | 950 | info->dtb_limit = 0; |
4c8afda7 | 951 | |
16406950 | 952 | /* Load the kernel. */ |
07abe45c | 953 | if (!info->kernel_filename || info->firmware_loaded) { |
69e7f76f AB |
954 | |
955 | if (have_dtb(info)) { | |
07abe45c LE |
956 | /* If we have a device tree blob, but no kernel to supply it to (or |
957 | * the kernel is supposed to be loaded by the bootloader), copy the | |
958 | * DTB to the base of RAM for the bootloader to pick up. | |
69e7f76f | 959 | */ |
3b77f6c3 | 960 | info->dtb_start = info->loader_start; |
69e7f76f AB |
961 | } |
962 | ||
07abe45c LE |
963 | if (info->kernel_filename) { |
964 | FWCfgState *fw_cfg; | |
965 | bool try_decompressing_kernel; | |
966 | ||
967 | fw_cfg = fw_cfg_find(); | |
968 | try_decompressing_kernel = arm_feature(&cpu->env, | |
969 | ARM_FEATURE_AARCH64); | |
970 | ||
971 | /* Expose the kernel, the command line, and the initrd in fw_cfg. | |
972 | * We don't process them here at all, it's all left to the | |
973 | * firmware. | |
974 | */ | |
975 | load_image_to_fw_cfg(fw_cfg, | |
976 | FW_CFG_KERNEL_SIZE, FW_CFG_KERNEL_DATA, | |
977 | info->kernel_filename, | |
978 | try_decompressing_kernel); | |
979 | load_image_to_fw_cfg(fw_cfg, | |
980 | FW_CFG_INITRD_SIZE, FW_CFG_INITRD_DATA, | |
981 | info->initrd_filename, false); | |
982 | ||
983 | if (info->kernel_cmdline) { | |
984 | fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, | |
985 | strlen(info->kernel_cmdline) + 1); | |
986 | fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, | |
987 | info->kernel_cmdline); | |
988 | } | |
989 | } | |
990 | ||
991 | /* We will start from address 0 (typically a boot ROM image) in the | |
992 | * same way as hardware. | |
9546dbab PM |
993 | */ |
994 | return; | |
16406950 | 995 | } |
daf90626 | 996 | |
4d9ebf75 MH |
997 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64)) { |
998 | primary_loader = bootloader_aarch64; | |
da0af40d | 999 | elf_machine = EM_AARCH64; |
4d9ebf75 MH |
1000 | } else { |
1001 | primary_loader = bootloader; | |
10b8ec73 PC |
1002 | if (!info->write_board_setup) { |
1003 | primary_loader += BOOTLOADER_NO_BOARD_SETUP_OFFSET; | |
1004 | } | |
da0af40d | 1005 | elf_machine = EM_ARM; |
4d9ebf75 MH |
1006 | } |
1007 | ||
9d5ba9bf ML |
1008 | if (!info->secondary_cpu_reset_hook) { |
1009 | info->secondary_cpu_reset_hook = default_reset_secondary; | |
1010 | } | |
1011 | if (!info->write_secondary_boot) { | |
1012 | info->write_secondary_boot = default_write_secondary; | |
1013 | } | |
1014 | ||
f2d74978 PB |
1015 | if (info->nb_cpus == 0) |
1016 | info->nb_cpus = 1; | |
f93eb9ff | 1017 | |
fc53b7d4 PM |
1018 | /* We want to put the initrd far enough into RAM that when the |
1019 | * kernel is uncompressed it will not clobber the initrd. However | |
1020 | * on boards without much RAM we must ensure that we still leave | |
1021 | * enough room for a decent sized initrd, and on boards with large | |
1022 | * amounts of RAM we must avoid the initrd being so far up in RAM | |
1023 | * that it is outside lowmem and inaccessible to the kernel. | |
1024 | * So for boards with less than 256MB of RAM we put the initrd | |
1025 | * halfway into RAM, and for boards with 256MB of RAM or more we put | |
1026 | * the initrd at 128MB. | |
1027 | */ | |
1028 | info->initrd_start = info->loader_start + | |
1029 | MIN(info->ram_size / 2, 128 * 1024 * 1024); | |
1030 | ||
1c7b3754 | 1031 | /* Assume that raw images are linux kernels, and ELF images are not. */ |
9776f636 | 1032 | kernel_size = arm_load_elf(info, &elf_entry, &elf_low_addr, |
9f43d4c3 | 1033 | &elf_high_addr, elf_machine, as); |
92df8450 AB |
1034 | if (kernel_size > 0 && have_dtb(info)) { |
1035 | /* If there is still some room left at the base of RAM, try and put | |
1036 | * the DTB there like we do for images loaded with -bios or -pflash. | |
1037 | */ | |
1038 | if (elf_low_addr > info->loader_start | |
1039 | || elf_high_addr < info->loader_start) { | |
3b77f6c3 | 1040 | /* Set elf_low_addr as address limit for arm_load_dtb if it may be |
92df8450 AB |
1041 | * pointing into RAM, otherwise pass '0' (no limit) |
1042 | */ | |
1043 | if (elf_low_addr < info->loader_start) { | |
1044 | elf_low_addr = 0; | |
1045 | } | |
3b77f6c3 IM |
1046 | info->dtb_start = info->loader_start; |
1047 | info->dtb_limit = elf_low_addr; | |
92df8450 AB |
1048 | } |
1049 | } | |
1c7b3754 PB |
1050 | entry = elf_entry; |
1051 | if (kernel_size < 0) { | |
9f43d4c3 PM |
1052 | kernel_size = load_uimage_as(info->kernel_filename, &entry, NULL, |
1053 | &is_linux, NULL, NULL, as); | |
1c7b3754 | 1054 | } |
6f5d3cbe | 1055 | if (arm_feature(&cpu->env, ARM_FEATURE_AARCH64) && kernel_size < 0) { |
68115ed5 | 1056 | kernel_size = load_aarch64_image(info->kernel_filename, |
9f43d4c3 | 1057 | info->loader_start, &entry, as); |
6f5d3cbe | 1058 | is_linux = 1; |
68115ed5 AB |
1059 | } else if (kernel_size < 0) { |
1060 | /* 32-bit ARM */ | |
1061 | entry = info->loader_start + KERNEL_LOAD_ADDR; | |
9f43d4c3 PM |
1062 | kernel_size = load_image_targphys_as(info->kernel_filename, entry, |
1063 | info->ram_size - KERNEL_LOAD_ADDR, | |
1064 | as); | |
1c7b3754 PB |
1065 | is_linux = 1; |
1066 | } | |
1067 | if (kernel_size < 0) { | |
c0dbca36 | 1068 | error_report("could not load kernel '%s'", info->kernel_filename); |
1c7b3754 PB |
1069 | exit(1); |
1070 | } | |
f2d74978 PB |
1071 | info->entry = entry; |
1072 | if (is_linux) { | |
47b1da81 PM |
1073 | uint32_t fixupcontext[FIXUP_MAX]; |
1074 | ||
f93eb9ff | 1075 | if (info->initrd_filename) { |
9f43d4c3 PM |
1076 | initrd_size = load_ramdisk_as(info->initrd_filename, |
1077 | info->initrd_start, | |
1078 | info->ram_size - info->initrd_start, | |
1079 | as); | |
fd76663e | 1080 | if (initrd_size < 0) { |
9f43d4c3 PM |
1081 | initrd_size = load_image_targphys_as(info->initrd_filename, |
1082 | info->initrd_start, | |
1083 | info->ram_size - | |
1084 | info->initrd_start, | |
1085 | as); | |
fd76663e | 1086 | } |
daf90626 | 1087 | if (initrd_size < 0) { |
c0dbca36 AF |
1088 | error_report("could not load initrd '%s'", |
1089 | info->initrd_filename); | |
daf90626 PB |
1090 | exit(1); |
1091 | } | |
1092 | } else { | |
1093 | initrd_size = 0; | |
1094 | } | |
412beee6 GL |
1095 | info->initrd_size = initrd_size; |
1096 | ||
47b1da81 | 1097 | fixupcontext[FIXUP_BOARDID] = info->board_id; |
10b8ec73 | 1098 | fixupcontext[FIXUP_BOARD_SETUP] = info->board_setup_addr; |
412beee6 GL |
1099 | |
1100 | /* for device tree boot, we pass the DTB directly in r2. Otherwise | |
1101 | * we point to the kernel args. | |
1102 | */ | |
83bfffec | 1103 | if (have_dtb(info)) { |
76e2aef3 | 1104 | hwaddr align; |
76e2aef3 AG |
1105 | |
1106 | if (elf_machine == EM_AARCH64) { | |
1107 | /* | |
1108 | * Some AArch64 kernels on early bootup map the fdt region as | |
1109 | * | |
1110 | * [ ALIGN_DOWN(fdt, 2MB) ... ALIGN_DOWN(fdt, 2MB) + 2MB ] | |
1111 | * | |
1112 | * Let's play safe and prealign it to 2MB to give us some space. | |
1113 | */ | |
1114 | align = 2 * 1024 * 1024; | |
1115 | } else { | |
1116 | /* | |
1117 | * Some 32bit kernels will trash anything in the 4K page the | |
1118 | * initrd ends in, so make sure the DTB isn't caught up in that. | |
1119 | */ | |
1120 | align = 4096; | |
1121 | } | |
1122 | ||
1123 | /* Place the DTB after the initrd in memory with alignment. */ | |
3b77f6c3 IM |
1124 | info->dtb_start = QEMU_ALIGN_UP(info->initrd_start + initrd_size, |
1125 | align); | |
1126 | fixupcontext[FIXUP_ARGPTR] = info->dtb_start; | |
412beee6 | 1127 | } else { |
47b1da81 | 1128 | fixupcontext[FIXUP_ARGPTR] = info->loader_start + KERNEL_ARGS_ADDR; |
3871481c | 1129 | if (info->ram_size >= (1ULL << 32)) { |
c0dbca36 AF |
1130 | error_report("RAM size must be less than 4GB to boot" |
1131 | " Linux kernel using ATAGS (try passing a device tree" | |
1132 | " using -dtb)"); | |
3871481c PM |
1133 | exit(1); |
1134 | } | |
412beee6 | 1135 | } |
47b1da81 PM |
1136 | fixupcontext[FIXUP_ENTRYPOINT] = entry; |
1137 | ||
1138 | write_bootloader("bootloader", info->loader_start, | |
9f43d4c3 | 1139 | primary_loader, fixupcontext, as); |
47b1da81 | 1140 | |
52b43737 | 1141 | if (info->nb_cpus > 1) { |
9543b0cd | 1142 | info->write_secondary_boot(cpu, info); |
52b43737 | 1143 | } |
10b8ec73 PC |
1144 | if (info->write_board_setup) { |
1145 | info->write_board_setup(cpu, info); | |
1146 | } | |
d8b1ae42 PM |
1147 | |
1148 | /* Notify devices which need to fake up firmware initialization | |
1149 | * that we're doing a direct kernel boot. | |
1150 | */ | |
1151 | object_child_foreach_recursive(object_get_root(), | |
1152 | do_arm_linux_init, info); | |
16406950 | 1153 | } |
f2d74978 | 1154 | info->is_linux = is_linux; |
6ed221b6 | 1155 | |
0c949276 | 1156 | for (cs = first_cpu; cs; cs = CPU_NEXT(cs)) { |
c6faa758 | 1157 | ARM_CPU(cs)->env.boot_info = info; |
6ed221b6 | 1158 | } |
63a183ed | 1159 | |
3b77f6c3 IM |
1160 | if (!info->skip_dtb_autoload && have_dtb(info)) { |
1161 | if (arm_load_dtb(info->dtb_start, info, info->dtb_limit, as) < 0) { | |
1162 | exit(1); | |
1163 | } | |
1164 | } | |
ac9d32e3 | 1165 | } |
d8b1ae42 PM |
1166 | |
1167 | static const TypeInfo arm_linux_boot_if_info = { | |
1168 | .name = TYPE_ARM_LINUX_BOOT_IF, | |
1169 | .parent = TYPE_INTERFACE, | |
1170 | .class_size = sizeof(ARMLinuxBootIfClass), | |
1171 | }; | |
1172 | ||
1173 | static void arm_linux_boot_register_types(void) | |
1174 | { | |
1175 | type_register_static(&arm_linux_boot_if_info); | |
1176 | } | |
1177 | ||
1178 | type_init(arm_linux_boot_register_types) |