]>
Commit | Line | Data |
---|---|---|
b5cec4c5 DG |
1 | /* |
2 | * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator | |
3 | * | |
4 | * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics | |
5 | * | |
6 | * Copyright (c) 2010,2011 David Gibson, IBM Corporation. | |
7 | * | |
8 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
9 | * of this software and associated documentation files (the "Software"), to deal | |
10 | * in the Software without restriction, including without limitation the rights | |
11 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
12 | * copies of the Software, and to permit persons to whom the Software is | |
13 | * furnished to do so, subject to the following conditions: | |
14 | * | |
15 | * The above copyright notice and this permission notice shall be included in | |
16 | * all copies or substantial portions of the Software. | |
17 | * | |
18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
20 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
21 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
22 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
23 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
24 | * THE SOFTWARE. | |
25 | * | |
26 | */ | |
27 | ||
0d75590d | 28 | #include "qemu/osdep.h" |
da34e65c | 29 | #include "qapi/error.h" |
4771d756 | 30 | #include "cpu.h" |
500efa23 | 31 | #include "trace.h" |
5d87e4b7 | 32 | #include "qemu/timer.h" |
0d09e41a | 33 | #include "hw/ppc/xics.h" |
a27bd6c7 | 34 | #include "hw/qdev-properties.h" |
9ccff2a4 | 35 | #include "qemu/error-report.h" |
0b8fa32f | 36 | #include "qemu/module.h" |
5a3d7b23 | 37 | #include "qapi/visitor.h" |
d6454270 | 38 | #include "migration/vmstate.h" |
b1fc72f0 BH |
39 | #include "monitor/monitor.h" |
40 | #include "hw/intc/intc.h" | |
64552b6b | 41 | #include "hw/irq.h" |
0e5c7fad | 42 | #include "sysemu/kvm.h" |
71e8a915 | 43 | #include "sysemu/reset.h" |
b5cec4c5 | 44 | |
6449da45 | 45 | void icp_pic_print_info(ICPState *icp, Monitor *mon) |
b1fc72f0 | 46 | { |
b9038e78 CLG |
47 | int cpu_index = icp->cs ? icp->cs->cpu_index : -1; |
48 | ||
49 | if (!icp->output) { | |
50 | return; | |
51 | } | |
dcb556fc | 52 | |
0e5c7fad GK |
53 | if (kvm_irqchip_in_kernel()) { |
54 | icp_synchronize_state(icp); | |
dcb556fc GK |
55 | } |
56 | ||
b9038e78 CLG |
57 | monitor_printf(mon, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n", |
58 | cpu_index, icp->xirr, icp->xirr_owner, | |
59 | icp->pending_priority, icp->mfrr); | |
60 | } | |
61 | ||
6449da45 | 62 | void ics_pic_print_info(ICSState *ics, Monitor *mon) |
b9038e78 | 63 | { |
b1fc72f0 BH |
64 | uint32_t i; |
65 | ||
b9038e78 CLG |
66 | monitor_printf(mon, "ICS %4x..%4x %p\n", |
67 | ics->offset, ics->offset + ics->nr_irqs - 1, ics); | |
b1fc72f0 | 68 | |
b9038e78 CLG |
69 | if (!ics->irqs) { |
70 | return; | |
b1fc72f0 BH |
71 | } |
72 | ||
d80b2ccf GK |
73 | if (kvm_irqchip_in_kernel()) { |
74 | ics_synchronize_state(ics); | |
dcb556fc GK |
75 | } |
76 | ||
b9038e78 CLG |
77 | for (i = 0; i < ics->nr_irqs; i++) { |
78 | ICSIRQState *irq = ics->irqs + i; | |
b1fc72f0 | 79 | |
b9038e78 | 80 | if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) { |
b1fc72f0 BH |
81 | continue; |
82 | } | |
b9038e78 CLG |
83 | monitor_printf(mon, " %4x %s %02x %02x\n", |
84 | ics->offset + i, | |
85 | (irq->flags & XICS_FLAGS_IRQ_LSI) ? | |
86 | "LSI" : "MSI", | |
87 | irq->priority, irq->status); | |
b1fc72f0 BH |
88 | } |
89 | } | |
90 | ||
b5cec4c5 DG |
91 | /* |
92 | * ICP: Presentation layer | |
93 | */ | |
94 | ||
b5cec4c5 DG |
95 | #define XISR_MASK 0x00ffffff |
96 | #define CPPR_MASK 0xff000000 | |
97 | ||
8e4fba20 CLG |
98 | #define XISR(icp) (((icp)->xirr) & XISR_MASK) |
99 | #define CPPR(icp) (((icp)->xirr) >> 24) | |
b5cec4c5 | 100 | |
d5803c73 DG |
101 | static void ics_reject(ICSState *ics, uint32_t nr); |
102 | static void ics_eoi(ICSState *ics, uint32_t nr); | |
b5cec4c5 | 103 | |
8e4fba20 | 104 | static void icp_check_ipi(ICPState *icp) |
b5cec4c5 | 105 | { |
8e4fba20 | 106 | if (XISR(icp) && (icp->pending_priority <= icp->mfrr)) { |
b5cec4c5 DG |
107 | return; |
108 | } | |
109 | ||
8e4fba20 | 110 | trace_xics_icp_check_ipi(icp->cs->cpu_index, icp->mfrr); |
500efa23 | 111 | |
8e4fba20 CLG |
112 | if (XISR(icp) && icp->xirr_owner) { |
113 | ics_reject(icp->xirr_owner, XISR(icp)); | |
b5cec4c5 DG |
114 | } |
115 | ||
8e4fba20 CLG |
116 | icp->xirr = (icp->xirr & ~XISR_MASK) | XICS_IPI; |
117 | icp->pending_priority = icp->mfrr; | |
118 | icp->xirr_owner = NULL; | |
119 | qemu_irq_raise(icp->output); | |
b5cec4c5 DG |
120 | } |
121 | ||
8e4fba20 | 122 | void icp_resend(ICPState *icp) |
b5cec4c5 | 123 | { |
8e4fba20 | 124 | XICSFabric *xi = icp->xics; |
2cd908d0 | 125 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); |
b5cec4c5 | 126 | |
8e4fba20 CLG |
127 | if (icp->mfrr < CPPR(icp)) { |
128 | icp_check_ipi(icp); | |
cc706a53 | 129 | } |
2cd908d0 CLG |
130 | |
131 | xic->ics_resend(xi); | |
b5cec4c5 DG |
132 | } |
133 | ||
8e4fba20 | 134 | void icp_set_cppr(ICPState *icp, uint8_t cppr) |
b5cec4c5 | 135 | { |
b5cec4c5 DG |
136 | uint8_t old_cppr; |
137 | uint32_t old_xisr; | |
138 | ||
8e4fba20 CLG |
139 | old_cppr = CPPR(icp); |
140 | icp->xirr = (icp->xirr & ~CPPR_MASK) | (cppr << 24); | |
b5cec4c5 DG |
141 | |
142 | if (cppr < old_cppr) { | |
8e4fba20 CLG |
143 | if (XISR(icp) && (cppr <= icp->pending_priority)) { |
144 | old_xisr = XISR(icp); | |
145 | icp->xirr &= ~XISR_MASK; /* Clear XISR */ | |
146 | icp->pending_priority = 0xff; | |
147 | qemu_irq_lower(icp->output); | |
148 | if (icp->xirr_owner) { | |
149 | ics_reject(icp->xirr_owner, old_xisr); | |
150 | icp->xirr_owner = NULL; | |
cc706a53 | 151 | } |
b5cec4c5 DG |
152 | } |
153 | } else { | |
8e4fba20 CLG |
154 | if (!XISR(icp)) { |
155 | icp_resend(icp); | |
b5cec4c5 DG |
156 | } |
157 | } | |
158 | } | |
159 | ||
8e4fba20 | 160 | void icp_set_mfrr(ICPState *icp, uint8_t mfrr) |
b5cec4c5 | 161 | { |
8e4fba20 CLG |
162 | icp->mfrr = mfrr; |
163 | if (mfrr < CPPR(icp)) { | |
164 | icp_check_ipi(icp); | |
b5cec4c5 DG |
165 | } |
166 | } | |
167 | ||
8e4fba20 | 168 | uint32_t icp_accept(ICPState *icp) |
b5cec4c5 | 169 | { |
8e4fba20 | 170 | uint32_t xirr = icp->xirr; |
b5cec4c5 | 171 | |
8e4fba20 CLG |
172 | qemu_irq_lower(icp->output); |
173 | icp->xirr = icp->pending_priority << 24; | |
174 | icp->pending_priority = 0xff; | |
175 | icp->xirr_owner = NULL; | |
500efa23 | 176 | |
8e4fba20 | 177 | trace_xics_icp_accept(xirr, icp->xirr); |
500efa23 | 178 | |
b5cec4c5 DG |
179 | return xirr; |
180 | } | |
181 | ||
8e4fba20 | 182 | uint32_t icp_ipoll(ICPState *icp, uint32_t *mfrr) |
1cbd2220 BH |
183 | { |
184 | if (mfrr) { | |
8e4fba20 | 185 | *mfrr = icp->mfrr; |
1cbd2220 | 186 | } |
8e4fba20 | 187 | return icp->xirr; |
1cbd2220 BH |
188 | } |
189 | ||
8e4fba20 | 190 | void icp_eoi(ICPState *icp, uint32_t xirr) |
b5cec4c5 | 191 | { |
8e4fba20 | 192 | XICSFabric *xi = icp->xics; |
2cd908d0 | 193 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); |
cc706a53 BH |
194 | ICSState *ics; |
195 | uint32_t irq; | |
b5cec4c5 | 196 | |
b5cec4c5 | 197 | /* Send EOI -> ICS */ |
8e4fba20 CLG |
198 | icp->xirr = (icp->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK); |
199 | trace_xics_icp_eoi(icp->cs->cpu_index, xirr, icp->xirr); | |
cc706a53 | 200 | irq = xirr & XISR_MASK; |
2cd908d0 CLG |
201 | |
202 | ics = xic->ics_get(xi, irq); | |
203 | if (ics) { | |
204 | ics_eoi(ics, irq); | |
cc706a53 | 205 | } |
8e4fba20 CLG |
206 | if (!XISR(icp)) { |
207 | icp_resend(icp); | |
b5cec4c5 DG |
208 | } |
209 | } | |
210 | ||
cc706a53 | 211 | static void icp_irq(ICSState *ics, int server, int nr, uint8_t priority) |
b5cec4c5 | 212 | { |
8e4fba20 | 213 | ICPState *icp = xics_icp_get(ics->xics, server); |
b5cec4c5 | 214 | |
500efa23 DG |
215 | trace_xics_icp_irq(server, nr, priority); |
216 | ||
8e4fba20 CLG |
217 | if ((priority >= CPPR(icp)) |
218 | || (XISR(icp) && (icp->pending_priority <= priority))) { | |
cc706a53 | 219 | ics_reject(ics, nr); |
b5cec4c5 | 220 | } else { |
8e4fba20 CLG |
221 | if (XISR(icp) && icp->xirr_owner) { |
222 | ics_reject(icp->xirr_owner, XISR(icp)); | |
223 | icp->xirr_owner = NULL; | |
b5cec4c5 | 224 | } |
8e4fba20 CLG |
225 | icp->xirr = (icp->xirr & ~XISR_MASK) | (nr & XISR_MASK); |
226 | icp->xirr_owner = ics; | |
227 | icp->pending_priority = priority; | |
228 | trace_xics_icp_raise(icp->xirr, icp->pending_priority); | |
229 | qemu_irq_raise(icp->output); | |
b5cec4c5 DG |
230 | } |
231 | } | |
232 | ||
0e5c7fad | 233 | static int icp_pre_save(void *opaque) |
d1b5682d | 234 | { |
8e4fba20 | 235 | ICPState *icp = opaque; |
d1b5682d | 236 | |
0e5c7fad GK |
237 | if (kvm_irqchip_in_kernel()) { |
238 | icp_get_kvm_state(icp); | |
d1b5682d | 239 | } |
44b1ff31 DDAG |
240 | |
241 | return 0; | |
d1b5682d AK |
242 | } |
243 | ||
0e5c7fad | 244 | static int icp_post_load(void *opaque, int version_id) |
d1b5682d | 245 | { |
8e4fba20 | 246 | ICPState *icp = opaque; |
d1b5682d | 247 | |
0e5c7fad | 248 | if (kvm_irqchip_in_kernel()) { |
330a21e3 GK |
249 | Error *local_err = NULL; |
250 | int ret; | |
251 | ||
252 | ret = icp_set_kvm_state(icp, &local_err); | |
253 | if (ret < 0) { | |
254 | error_report_err(local_err); | |
255 | return ret; | |
256 | } | |
d1b5682d AK |
257 | } |
258 | ||
259 | return 0; | |
260 | } | |
261 | ||
c04d6cfa AL |
262 | static const VMStateDescription vmstate_icp_server = { |
263 | .name = "icp/server", | |
264 | .version_id = 1, | |
265 | .minimum_version_id = 1, | |
0e5c7fad GK |
266 | .pre_save = icp_pre_save, |
267 | .post_load = icp_post_load, | |
3aff6c2f | 268 | .fields = (VMStateField[]) { |
c04d6cfa AL |
269 | /* Sanity check */ |
270 | VMSTATE_UINT32(xirr, ICPState), | |
271 | VMSTATE_UINT8(pending_priority, ICPState), | |
272 | VMSTATE_UINT8(mfrr, ICPState), | |
273 | VMSTATE_END_OF_LIST() | |
274 | }, | |
b5cec4c5 DG |
275 | }; |
276 | ||
d82f3971 | 277 | static void icp_reset_handler(void *dev) |
c04d6cfa AL |
278 | { |
279 | ICPState *icp = ICP(dev); | |
280 | ||
281 | icp->xirr = 0; | |
282 | icp->pending_priority = 0xff; | |
283 | icp->mfrr = 0xff; | |
284 | ||
285 | /* Make all outputs are deasserted */ | |
286 | qemu_set_irq(icp->output, 0); | |
c04d6cfa | 287 | |
d82f3971 | 288 | if (kvm_irqchip_in_kernel()) { |
330a21e3 GK |
289 | Error *local_err = NULL; |
290 | ||
291 | icp_set_kvm_state(ICP(dev), &local_err); | |
292 | if (local_err) { | |
293 | error_report_err(local_err); | |
294 | } | |
d82f3971 | 295 | } |
b585395b GK |
296 | } |
297 | ||
817bb6a4 CLG |
298 | static void icp_realize(DeviceState *dev, Error **errp) |
299 | { | |
300 | ICPState *icp = ICP(dev); | |
9ed65663 GK |
301 | PowerPCCPU *cpu; |
302 | CPUPPCState *env; | |
817bb6a4 CLG |
303 | Object *obj; |
304 | Error *err = NULL; | |
305 | ||
ad265631 | 306 | obj = object_property_get_link(OBJECT(dev), ICP_PROP_XICS, &err); |
817bb6a4 | 307 | if (!obj) { |
4b576648 MA |
308 | error_propagate_prepend(errp, err, |
309 | "required link '" ICP_PROP_XICS | |
310 | "' not found: "); | |
817bb6a4 CLG |
311 | return; |
312 | } | |
313 | ||
2cd908d0 | 314 | icp->xics = XICS_FABRIC(obj); |
7ea6e067 | 315 | |
9ed65663 GK |
316 | obj = object_property_get_link(OBJECT(dev), ICP_PROP_CPU, &err); |
317 | if (!obj) { | |
4b576648 MA |
318 | error_propagate_prepend(errp, err, |
319 | "required link '" ICP_PROP_CPU | |
320 | "' not found: "); | |
9ed65663 GK |
321 | return; |
322 | } | |
323 | ||
324 | cpu = POWERPC_CPU(obj); | |
9ed65663 GK |
325 | icp->cs = CPU(obj); |
326 | ||
9ed65663 GK |
327 | env = &cpu->env; |
328 | switch (PPC_INPUT(env)) { | |
329 | case PPC_FLAGS_INPUT_POWER7: | |
330 | icp->output = env->irq_inputs[POWER7_INPUT_INT]; | |
331 | break; | |
67afe775 BH |
332 | case PPC_FLAGS_INPUT_POWER9: /* For SPAPR xics emulation */ |
333 | icp->output = env->irq_inputs[POWER9_INPUT_INT]; | |
334 | break; | |
9ed65663 GK |
335 | |
336 | case PPC_FLAGS_INPUT_970: | |
337 | icp->output = env->irq_inputs[PPC970_INPUT_INT]; | |
338 | break; | |
339 | ||
340 | default: | |
341 | error_setg(errp, "XICS interrupt controller does not support this CPU bus model"); | |
342 | return; | |
343 | } | |
344 | ||
d9b9e6f6 | 345 | /* Connect the presenter to the VCPU (required for CPU hotplug) */ |
8e6e6efe GK |
346 | if (kvm_irqchip_in_kernel()) { |
347 | icp_kvm_realize(dev, &err); | |
348 | if (err) { | |
349 | error_propagate(errp, err); | |
350 | return; | |
351 | } | |
352 | } | |
353 | ||
b585395b | 354 | qemu_register_reset(icp_reset_handler, dev); |
c95f6161 | 355 | vmstate_register(NULL, icp->cs->cpu_index, &vmstate_icp_server, icp); |
817bb6a4 CLG |
356 | } |
357 | ||
62f94fc9 GK |
358 | static void icp_unrealize(DeviceState *dev, Error **errp) |
359 | { | |
c95f6161 GK |
360 | ICPState *icp = ICP(dev); |
361 | ||
362 | vmstate_unregister(NULL, &vmstate_icp_server, icp); | |
b585395b | 363 | qemu_unregister_reset(icp_reset_handler, dev); |
62f94fc9 | 364 | } |
817bb6a4 | 365 | |
c04d6cfa AL |
366 | static void icp_class_init(ObjectClass *klass, void *data) |
367 | { | |
368 | DeviceClass *dc = DEVICE_CLASS(klass); | |
369 | ||
817bb6a4 | 370 | dc->realize = icp_realize; |
62f94fc9 | 371 | dc->unrealize = icp_unrealize; |
e6144bf9 GK |
372 | /* |
373 | * Reason: part of XICS interrupt controller, needs to be wired up | |
374 | * by icp_create(). | |
375 | */ | |
376 | dc->user_creatable = false; | |
c04d6cfa AL |
377 | } |
378 | ||
456df19c | 379 | static const TypeInfo icp_info = { |
c04d6cfa AL |
380 | .name = TYPE_ICP, |
381 | .parent = TYPE_DEVICE, | |
382 | .instance_size = sizeof(ICPState), | |
383 | .class_init = icp_class_init, | |
d1b5682d | 384 | .class_size = sizeof(ICPStateClass), |
b5cec4c5 DG |
385 | }; |
386 | ||
4f7a47be CLG |
387 | Object *icp_create(Object *cpu, const char *type, XICSFabric *xi, Error **errp) |
388 | { | |
389 | Error *local_err = NULL; | |
390 | Object *obj; | |
391 | ||
392 | obj = object_new(type); | |
393 | object_property_add_child(cpu, type, obj, &error_abort); | |
394 | object_unref(obj); | |
395 | object_property_add_const_link(obj, ICP_PROP_XICS, OBJECT(xi), | |
396 | &error_abort); | |
397 | object_property_add_const_link(obj, ICP_PROP_CPU, cpu, &error_abort); | |
398 | object_property_set_bool(obj, true, "realized", &local_err); | |
399 | if (local_err) { | |
400 | object_unparent(obj); | |
401 | error_propagate(errp, local_err); | |
402 | obj = NULL; | |
403 | } | |
404 | ||
405 | return obj; | |
406 | } | |
407 | ||
c04d6cfa AL |
408 | /* |
409 | * ICS: Source layer | |
410 | */ | |
d5803c73 | 411 | static void ics_resend_msi(ICSState *ics, int srcno) |
d07fee7e | 412 | { |
c04d6cfa | 413 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e DG |
414 | |
415 | /* FIXME: filter by server#? */ | |
98ca8c02 DG |
416 | if (irq->status & XICS_STATUS_REJECTED) { |
417 | irq->status &= ~XICS_STATUS_REJECTED; | |
d07fee7e | 418 | if (irq->priority != 0xff) { |
cc706a53 | 419 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
d07fee7e DG |
420 | } |
421 | } | |
422 | } | |
423 | ||
d5803c73 | 424 | static void ics_resend_lsi(ICSState *ics, int srcno) |
d07fee7e | 425 | { |
c04d6cfa | 426 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 427 | |
98ca8c02 DG |
428 | if ((irq->priority != 0xff) |
429 | && (irq->status & XICS_STATUS_ASSERTED) | |
430 | && !(irq->status & XICS_STATUS_SENT)) { | |
431 | irq->status |= XICS_STATUS_SENT; | |
cc706a53 | 432 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
d07fee7e DG |
433 | } |
434 | } | |
435 | ||
28976c99 | 436 | static void ics_set_irq_msi(ICSState *ics, int srcno, int val) |
b5cec4c5 | 437 | { |
c04d6cfa | 438 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 | 439 | |
28976c99 | 440 | trace_xics_ics_set_irq_msi(srcno, srcno + ics->offset); |
500efa23 | 441 | |
b5cec4c5 DG |
442 | if (val) { |
443 | if (irq->priority == 0xff) { | |
98ca8c02 | 444 | irq->status |= XICS_STATUS_MASKED_PENDING; |
500efa23 | 445 | trace_xics_masked_pending(); |
b5cec4c5 | 446 | } else { |
cc706a53 | 447 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
b5cec4c5 DG |
448 | } |
449 | } | |
450 | } | |
451 | ||
28976c99 | 452 | static void ics_set_irq_lsi(ICSState *ics, int srcno, int val) |
b5cec4c5 | 453 | { |
c04d6cfa | 454 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 | 455 | |
28976c99 | 456 | trace_xics_ics_set_irq_lsi(srcno, srcno + ics->offset); |
98ca8c02 DG |
457 | if (val) { |
458 | irq->status |= XICS_STATUS_ASSERTED; | |
459 | } else { | |
460 | irq->status &= ~XICS_STATUS_ASSERTED; | |
461 | } | |
d5803c73 | 462 | ics_resend_lsi(ics, srcno); |
b5cec4c5 DG |
463 | } |
464 | ||
28976c99 | 465 | void ics_set_irq(void *opaque, int srcno, int val) |
b5cec4c5 | 466 | { |
c04d6cfa | 467 | ICSState *ics = (ICSState *)opaque; |
b5cec4c5 | 468 | |
557b4567 GK |
469 | if (kvm_irqchip_in_kernel()) { |
470 | ics_kvm_set_irq(ics, srcno, val); | |
471 | return; | |
472 | } | |
473 | ||
4af88944 | 474 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
28976c99 | 475 | ics_set_irq_lsi(ics, srcno, val); |
d07fee7e | 476 | } else { |
28976c99 | 477 | ics_set_irq_msi(ics, srcno, val); |
d07fee7e DG |
478 | } |
479 | } | |
b5cec4c5 | 480 | |
28976c99 | 481 | static void ics_write_xive_msi(ICSState *ics, int srcno) |
d07fee7e | 482 | { |
c04d6cfa | 483 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 484 | |
98ca8c02 DG |
485 | if (!(irq->status & XICS_STATUS_MASKED_PENDING) |
486 | || (irq->priority == 0xff)) { | |
d07fee7e | 487 | return; |
b5cec4c5 | 488 | } |
d07fee7e | 489 | |
98ca8c02 | 490 | irq->status &= ~XICS_STATUS_MASKED_PENDING; |
cc706a53 | 491 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
b5cec4c5 DG |
492 | } |
493 | ||
28976c99 | 494 | static void ics_write_xive_lsi(ICSState *ics, int srcno) |
b5cec4c5 | 495 | { |
d5803c73 | 496 | ics_resend_lsi(ics, srcno); |
d07fee7e DG |
497 | } |
498 | ||
28976c99 DG |
499 | void ics_write_xive(ICSState *ics, int srcno, int server, |
500 | uint8_t priority, uint8_t saved_priority) | |
d07fee7e | 501 | { |
c04d6cfa | 502 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 DG |
503 | |
504 | irq->server = server; | |
505 | irq->priority = priority; | |
3fe719f4 | 506 | irq->saved_priority = saved_priority; |
b5cec4c5 | 507 | |
28976c99 | 508 | trace_xics_ics_write_xive(ics->offset + srcno, srcno, server, priority); |
500efa23 | 509 | |
4af88944 | 510 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
28976c99 | 511 | ics_write_xive_lsi(ics, srcno); |
d07fee7e | 512 | } else { |
28976c99 | 513 | ics_write_xive_msi(ics, srcno); |
b5cec4c5 | 514 | } |
b5cec4c5 DG |
515 | } |
516 | ||
d5803c73 | 517 | static void ics_reject(ICSState *ics, uint32_t nr) |
b5cec4c5 | 518 | { |
c04d6cfa | 519 | ICSIRQState *irq = ics->irqs + nr - ics->offset; |
d07fee7e | 520 | |
d5803c73 | 521 | trace_xics_ics_reject(nr, nr - ics->offset); |
056b9775 ND |
522 | if (irq->flags & XICS_FLAGS_IRQ_MSI) { |
523 | irq->status |= XICS_STATUS_REJECTED; | |
524 | } else if (irq->flags & XICS_FLAGS_IRQ_LSI) { | |
525 | irq->status &= ~XICS_STATUS_SENT; | |
526 | } | |
b5cec4c5 DG |
527 | } |
528 | ||
d5803c73 | 529 | void ics_resend(ICSState *ics) |
b5cec4c5 | 530 | { |
d07fee7e DG |
531 | int i; |
532 | ||
533 | for (i = 0; i < ics->nr_irqs; i++) { | |
d07fee7e | 534 | /* FIXME: filter by server#? */ |
4af88944 | 535 | if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) { |
d5803c73 | 536 | ics_resend_lsi(ics, i); |
d07fee7e | 537 | } else { |
d5803c73 | 538 | ics_resend_msi(ics, i); |
d07fee7e DG |
539 | } |
540 | } | |
b5cec4c5 DG |
541 | } |
542 | ||
d5803c73 | 543 | static void ics_eoi(ICSState *ics, uint32_t nr) |
b5cec4c5 | 544 | { |
d07fee7e | 545 | int srcno = nr - ics->offset; |
c04d6cfa | 546 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 547 | |
d5803c73 | 548 | trace_xics_ics_eoi(nr); |
500efa23 | 549 | |
4af88944 | 550 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
98ca8c02 | 551 | irq->status &= ~XICS_STATUS_SENT; |
d07fee7e | 552 | } |
b5cec4c5 DG |
553 | } |
554 | ||
da2ef5b2 | 555 | static void ics_reset_irq(ICSIRQState *irq) |
c04d6cfa | 556 | { |
da2ef5b2 DG |
557 | irq->priority = 0xff; |
558 | irq->saved_priority = 0xff; | |
559 | } | |
a7e519a8 | 560 | |
da2ef5b2 DG |
561 | static void ics_reset(DeviceState *dev) |
562 | { | |
642e9271 | 563 | ICSState *ics = ICS(dev); |
da2ef5b2 DG |
564 | int i; |
565 | uint8_t flags[ics->nr_irqs]; | |
566 | ||
567 | for (i = 0; i < ics->nr_irqs; i++) { | |
568 | flags[i] = ics->irqs[i].flags; | |
569 | } | |
570 | ||
571 | memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs); | |
572 | ||
573 | for (i = 0; i < ics->nr_irqs; i++) { | |
574 | ics_reset_irq(ics->irqs + i); | |
575 | ics->irqs[i].flags = flags[i]; | |
576 | } | |
f1f5b701 GK |
577 | |
578 | if (kvm_irqchip_in_kernel()) { | |
330a21e3 GK |
579 | Error *local_err = NULL; |
580 | ||
642e9271 | 581 | ics_set_kvm_state(ICS(dev), &local_err); |
330a21e3 GK |
582 | if (local_err) { |
583 | error_report_err(local_err); | |
584 | } | |
f1f5b701 | 585 | } |
eeefd43b | 586 | } |
a7e519a8 | 587 | |
da2ef5b2 | 588 | static void ics_reset_handler(void *dev) |
eeefd43b | 589 | { |
da2ef5b2 | 590 | ics_reset(dev); |
c04d6cfa AL |
591 | } |
592 | ||
642e9271 | 593 | static void ics_realize(DeviceState *dev, Error **errp) |
c04d6cfa | 594 | { |
642e9271 | 595 | ICSState *ics = ICS(dev); |
0a647b76 | 596 | Error *local_err = NULL; |
4e4169f7 | 597 | Object *obj; |
4e4169f7 | 598 | |
642e9271 | 599 | obj = object_property_get_link(OBJECT(dev), ICS_PROP_XICS, &local_err); |
4e4169f7 | 600 | if (!obj) { |
642e9271 | 601 | error_propagate_prepend(errp, local_err, |
4b576648 MA |
602 | "required link '" ICS_PROP_XICS |
603 | "' not found: "); | |
4e4169f7 CLG |
604 | return; |
605 | } | |
b4f27d71 | 606 | ics->xics = XICS_FABRIC(obj); |
4e4169f7 | 607 | |
0a647b76 CLG |
608 | if (!ics->nr_irqs) { |
609 | error_setg(errp, "Number of interrupts needs to be greater 0"); | |
610 | return; | |
4e4169f7 | 611 | } |
0a647b76 | 612 | ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState)); |
642e9271 DG |
613 | |
614 | qemu_register_reset(ics_reset_handler, ics); | |
4e4169f7 CLG |
615 | } |
616 | ||
642e9271 | 617 | static void ics_instance_init(Object *obj) |
815049a0 | 618 | { |
642e9271 | 619 | ICSState *ics = ICS(obj); |
815049a0 CLG |
620 | |
621 | ics->offset = XICS_IRQ_BASE; | |
622 | } | |
623 | ||
642e9271 | 624 | static int ics_pre_save(void *opaque) |
c8b1846f CLG |
625 | { |
626 | ICSState *ics = opaque; | |
c8b1846f | 627 | |
d80b2ccf GK |
628 | if (kvm_irqchip_in_kernel()) { |
629 | ics_get_kvm_state(ics); | |
c8b1846f CLG |
630 | } |
631 | ||
632 | return 0; | |
633 | } | |
634 | ||
642e9271 | 635 | static int ics_post_load(void *opaque, int version_id) |
c8b1846f CLG |
636 | { |
637 | ICSState *ics = opaque; | |
c8b1846f | 638 | |
d80b2ccf | 639 | if (kvm_irqchip_in_kernel()) { |
330a21e3 GK |
640 | Error *local_err = NULL; |
641 | int ret; | |
642 | ||
643 | ret = ics_set_kvm_state(ics, &local_err); | |
644 | if (ret < 0) { | |
645 | error_report_err(local_err); | |
646 | return ret; | |
647 | } | |
c8b1846f CLG |
648 | } |
649 | ||
650 | return 0; | |
651 | } | |
652 | ||
642e9271 | 653 | static const VMStateDescription vmstate_ics_irq = { |
c8b1846f CLG |
654 | .name = "ics/irq", |
655 | .version_id = 2, | |
656 | .minimum_version_id = 1, | |
657 | .fields = (VMStateField[]) { | |
658 | VMSTATE_UINT32(server, ICSIRQState), | |
659 | VMSTATE_UINT8(priority, ICSIRQState), | |
660 | VMSTATE_UINT8(saved_priority, ICSIRQState), | |
661 | VMSTATE_UINT8(status, ICSIRQState), | |
662 | VMSTATE_UINT8(flags, ICSIRQState), | |
663 | VMSTATE_END_OF_LIST() | |
664 | }, | |
665 | }; | |
666 | ||
642e9271 | 667 | static const VMStateDescription vmstate_ics = { |
c8b1846f CLG |
668 | .name = "ics", |
669 | .version_id = 1, | |
670 | .minimum_version_id = 1, | |
642e9271 DG |
671 | .pre_save = ics_pre_save, |
672 | .post_load = ics_post_load, | |
c8b1846f CLG |
673 | .fields = (VMStateField[]) { |
674 | /* Sanity check */ | |
675 | VMSTATE_UINT32_EQUAL(nr_irqs, ICSState, NULL), | |
676 | ||
677 | VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs, | |
642e9271 | 678 | vmstate_ics_irq, |
c8b1846f CLG |
679 | ICSIRQState), |
680 | VMSTATE_END_OF_LIST() | |
681 | }, | |
682 | }; | |
683 | ||
642e9271 | 684 | static Property ics_properties[] = { |
0a647b76 CLG |
685 | DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0), |
686 | DEFINE_PROP_END_OF_LIST(), | |
687 | }; | |
688 | ||
642e9271 | 689 | static void ics_class_init(ObjectClass *klass, void *data) |
4e4169f7 CLG |
690 | { |
691 | DeviceClass *dc = DEVICE_CLASS(klass); | |
692 | ||
642e9271 DG |
693 | dc->realize = ics_realize; |
694 | dc->props = ics_properties; | |
da2ef5b2 | 695 | dc->reset = ics_reset; |
642e9271 | 696 | dc->vmsd = &vmstate_ics; |
e6144bf9 GK |
697 | /* |
698 | * Reason: part of XICS interrupt controller, needs to be wired up, | |
699 | * e.g. by spapr_irq_init(). | |
700 | */ | |
701 | dc->user_creatable = false; | |
4e4169f7 CLG |
702 | } |
703 | ||
642e9271 DG |
704 | static const TypeInfo ics_info = { |
705 | .name = TYPE_ICS, | |
c04d6cfa AL |
706 | .parent = TYPE_DEVICE, |
707 | .instance_size = sizeof(ICSState), | |
642e9271 DG |
708 | .instance_init = ics_instance_init, |
709 | .class_init = ics_class_init, | |
d1b5682d | 710 | .class_size = sizeof(ICSStateClass), |
c04d6cfa AL |
711 | }; |
712 | ||
51b18005 CLG |
713 | static const TypeInfo xics_fabric_info = { |
714 | .name = TYPE_XICS_FABRIC, | |
715 | .parent = TYPE_INTERFACE, | |
716 | .class_size = sizeof(XICSFabricClass), | |
717 | }; | |
718 | ||
b5cec4c5 DG |
719 | /* |
720 | * Exported functions | |
721 | */ | |
b4f27d71 CLG |
722 | ICPState *xics_icp_get(XICSFabric *xi, int server) |
723 | { | |
724 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); | |
725 | ||
726 | return xic->icp_get(xi, server); | |
727 | } | |
728 | ||
9c7027ba | 729 | void ics_set_irq_type(ICSState *ics, int srcno, bool lsi) |
4af88944 AK |
730 | { |
731 | assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK)); | |
732 | ||
733 | ics->irqs[srcno].flags |= | |
734 | lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI; | |
6cead90c GK |
735 | |
736 | if (kvm_irqchip_in_kernel()) { | |
330a21e3 GK |
737 | Error *local_err = NULL; |
738 | ||
83629419 | 739 | ics_reset_irq(ics->irqs + srcno); |
330a21e3 GK |
740 | ics_set_kvm_state_one(ics, srcno, &local_err); |
741 | if (local_err) { | |
742 | error_report_err(local_err); | |
743 | } | |
6cead90c | 744 | } |
4af88944 AK |
745 | } |
746 | ||
c04d6cfa AL |
747 | static void xics_register_types(void) |
748 | { | |
642e9271 | 749 | type_register_static(&ics_info); |
c04d6cfa | 750 | type_register_static(&icp_info); |
51b18005 | 751 | type_register_static(&xics_fabric_info); |
b5cec4c5 | 752 | } |
c04d6cfa AL |
753 | |
754 | type_init(xics_register_types) |