]>
Commit | Line | Data |
---|---|---|
574bbf7b FB |
1 | /* |
2 | * APIC support | |
5fafdf24 | 3 | * |
574bbf7b FB |
4 | * Copyright (c) 2004-2005 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/> |
574bbf7b | 18 | */ |
87ecb68b | 19 | #include "hw.h" |
aa28b9bf | 20 | #include "apic.h" |
0280b571 | 21 | #include "ioapic.h" |
87ecb68b | 22 | #include "qemu-timer.h" |
bb7e7293 | 23 | #include "host-utils.h" |
8546b099 | 24 | #include "sysbus.h" |
d8023f31 | 25 | #include "trace.h" |
d96e1737 | 26 | #include "pc.h" |
574bbf7b FB |
27 | |
28 | /* APIC Local Vector Table */ | |
29 | #define APIC_LVT_TIMER 0 | |
30 | #define APIC_LVT_THERMAL 1 | |
31 | #define APIC_LVT_PERFORM 2 | |
32 | #define APIC_LVT_LINT0 3 | |
33 | #define APIC_LVT_LINT1 4 | |
34 | #define APIC_LVT_ERROR 5 | |
35 | #define APIC_LVT_NB 6 | |
36 | ||
37 | /* APIC delivery modes */ | |
38 | #define APIC_DM_FIXED 0 | |
39 | #define APIC_DM_LOWPRI 1 | |
40 | #define APIC_DM_SMI 2 | |
41 | #define APIC_DM_NMI 4 | |
42 | #define APIC_DM_INIT 5 | |
43 | #define APIC_DM_SIPI 6 | |
44 | #define APIC_DM_EXTINT 7 | |
45 | ||
d592d303 FB |
46 | /* APIC destination mode */ |
47 | #define APIC_DESTMODE_FLAT 0xf | |
48 | #define APIC_DESTMODE_CLUSTER 1 | |
49 | ||
574bbf7b FB |
50 | #define APIC_TRIGGER_EDGE 0 |
51 | #define APIC_TRIGGER_LEVEL 1 | |
52 | ||
53 | #define APIC_LVT_TIMER_PERIODIC (1<<17) | |
54 | #define APIC_LVT_MASKED (1<<16) | |
55 | #define APIC_LVT_LEVEL_TRIGGER (1<<15) | |
56 | #define APIC_LVT_REMOTE_IRR (1<<14) | |
57 | #define APIC_INPUT_POLARITY (1<<13) | |
58 | #define APIC_SEND_PENDING (1<<12) | |
59 | ||
60 | #define ESR_ILLEGAL_ADDRESS (1 << 7) | |
61 | ||
0280b571 JK |
62 | #define APIC_SV_DIRECTED_IO (1<<12) |
63 | #define APIC_SV_ENABLE (1<<8) | |
574bbf7b | 64 | |
d3e9db93 FB |
65 | #define MAX_APICS 255 |
66 | #define MAX_APIC_WORDS 8 | |
67 | ||
54c96da7 MT |
68 | /* Intel APIC constants: from include/asm/msidef.h */ |
69 | #define MSI_DATA_VECTOR_SHIFT 0 | |
70 | #define MSI_DATA_VECTOR_MASK 0x000000ff | |
71 | #define MSI_DATA_DELIVERY_MODE_SHIFT 8 | |
72 | #define MSI_DATA_TRIGGER_SHIFT 15 | |
73 | #define MSI_DATA_LEVEL_SHIFT 14 | |
74 | #define MSI_ADDR_DEST_MODE_SHIFT 2 | |
75 | #define MSI_ADDR_DEST_ID_SHIFT 12 | |
76 | #define MSI_ADDR_DEST_ID_MASK 0x00ffff0 | |
77 | ||
54c96da7 MT |
78 | #define MSI_ADDR_SIZE 0x100000 |
79 | ||
92a16d7a BS |
80 | typedef struct APICState APICState; |
81 | ||
cf6d64bf | 82 | struct APICState { |
8546b099 | 83 | SysBusDevice busdev; |
312b4234 | 84 | MemoryRegion io_memory; |
8546b099 | 85 | void *cpu_env; |
574bbf7b FB |
86 | uint32_t apicbase; |
87 | uint8_t id; | |
d592d303 | 88 | uint8_t arb_id; |
574bbf7b FB |
89 | uint8_t tpr; |
90 | uint32_t spurious_vec; | |
d592d303 FB |
91 | uint8_t log_dest; |
92 | uint8_t dest_mode; | |
574bbf7b FB |
93 | uint32_t isr[8]; /* in service register */ |
94 | uint32_t tmr[8]; /* trigger mode register */ | |
95 | uint32_t irr[8]; /* interrupt request register */ | |
96 | uint32_t lvt[APIC_LVT_NB]; | |
97 | uint32_t esr; /* error register */ | |
98 | uint32_t icr[2]; | |
99 | ||
100 | uint32_t divide_conf; | |
101 | int count_shift; | |
102 | uint32_t initial_count; | |
103 | int64_t initial_count_load_time, next_time; | |
678e12cc | 104 | uint32_t idx; |
574bbf7b | 105 | QEMUTimer *timer; |
b09ea7d5 GN |
106 | int sipi_vector; |
107 | int wait_for_sipi; | |
cf6d64bf | 108 | }; |
574bbf7b | 109 | |
d3e9db93 | 110 | static APICState *local_apics[MAX_APICS + 1]; |
73822ec8 AL |
111 | static int apic_irq_delivered; |
112 | ||
d592d303 FB |
113 | static void apic_set_irq(APICState *s, int vector_num, int trigger_mode); |
114 | static void apic_update_irq(APICState *s); | |
610626af AL |
115 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
116 | uint8_t dest, uint8_t dest_mode); | |
d592d303 | 117 | |
3b63c04e AJ |
118 | /* Find first bit starting from msb */ |
119 | static int fls_bit(uint32_t value) | |
120 | { | |
121 | return 31 - clz32(value); | |
122 | } | |
123 | ||
e95f5491 | 124 | /* Find first bit starting from lsb */ |
d3e9db93 FB |
125 | static int ffs_bit(uint32_t value) |
126 | { | |
bb7e7293 | 127 | return ctz32(value); |
d3e9db93 FB |
128 | } |
129 | ||
130 | static inline void set_bit(uint32_t *tab, int index) | |
131 | { | |
132 | int i, mask; | |
133 | i = index >> 5; | |
134 | mask = 1 << (index & 0x1f); | |
135 | tab[i] |= mask; | |
136 | } | |
137 | ||
138 | static inline void reset_bit(uint32_t *tab, int index) | |
139 | { | |
140 | int i, mask; | |
141 | i = index >> 5; | |
142 | mask = 1 << (index & 0x1f); | |
143 | tab[i] &= ~mask; | |
144 | } | |
145 | ||
73822ec8 AL |
146 | static inline int get_bit(uint32_t *tab, int index) |
147 | { | |
148 | int i, mask; | |
149 | i = index >> 5; | |
150 | mask = 1 << (index & 0x1f); | |
151 | return !!(tab[i] & mask); | |
152 | } | |
153 | ||
cf6d64bf | 154 | static void apic_local_deliver(APICState *s, int vector) |
a5b38b51 | 155 | { |
a5b38b51 AJ |
156 | uint32_t lvt = s->lvt[vector]; |
157 | int trigger_mode; | |
158 | ||
d8023f31 BS |
159 | trace_apic_local_deliver(vector, (lvt >> 8) & 7); |
160 | ||
a5b38b51 AJ |
161 | if (lvt & APIC_LVT_MASKED) |
162 | return; | |
163 | ||
164 | switch ((lvt >> 8) & 7) { | |
165 | case APIC_DM_SMI: | |
cf6d64bf | 166 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SMI); |
a5b38b51 AJ |
167 | break; |
168 | ||
169 | case APIC_DM_NMI: | |
cf6d64bf | 170 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_NMI); |
a5b38b51 AJ |
171 | break; |
172 | ||
173 | case APIC_DM_EXTINT: | |
cf6d64bf | 174 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD); |
a5b38b51 AJ |
175 | break; |
176 | ||
177 | case APIC_DM_FIXED: | |
178 | trigger_mode = APIC_TRIGGER_EDGE; | |
179 | if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) && | |
180 | (lvt & APIC_LVT_LEVEL_TRIGGER)) | |
181 | trigger_mode = APIC_TRIGGER_LEVEL; | |
182 | apic_set_irq(s, lvt & 0xff, trigger_mode); | |
183 | } | |
184 | } | |
185 | ||
92a16d7a | 186 | void apic_deliver_pic_intr(DeviceState *d, int level) |
1a7de94a | 187 | { |
92a16d7a BS |
188 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
189 | ||
cf6d64bf BS |
190 | if (level) { |
191 | apic_local_deliver(s, APIC_LVT_LINT0); | |
192 | } else { | |
1a7de94a AJ |
193 | uint32_t lvt = s->lvt[APIC_LVT_LINT0]; |
194 | ||
195 | switch ((lvt >> 8) & 7) { | |
196 | case APIC_DM_FIXED: | |
197 | if (!(lvt & APIC_LVT_LEVEL_TRIGGER)) | |
198 | break; | |
199 | reset_bit(s->irr, lvt & 0xff); | |
200 | /* fall through */ | |
201 | case APIC_DM_EXTINT: | |
cf6d64bf | 202 | cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_HARD); |
1a7de94a AJ |
203 | break; |
204 | } | |
205 | } | |
206 | } | |
207 | ||
d3e9db93 FB |
208 | #define foreach_apic(apic, deliver_bitmask, code) \ |
209 | {\ | |
210 | int __i, __j, __mask;\ | |
211 | for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\ | |
212 | __mask = deliver_bitmask[__i];\ | |
213 | if (__mask) {\ | |
214 | for(__j = 0; __j < 32; __j++) {\ | |
215 | if (__mask & (1 << __j)) {\ | |
216 | apic = local_apics[__i * 32 + __j];\ | |
217 | if (apic) {\ | |
218 | code;\ | |
219 | }\ | |
220 | }\ | |
221 | }\ | |
222 | }\ | |
223 | }\ | |
224 | } | |
225 | ||
5fafdf24 | 226 | static void apic_bus_deliver(const uint32_t *deliver_bitmask, |
1f6f408c | 227 | uint8_t delivery_mode, uint8_t vector_num, |
d592d303 FB |
228 | uint8_t trigger_mode) |
229 | { | |
230 | APICState *apic_iter; | |
231 | ||
232 | switch (delivery_mode) { | |
233 | case APIC_DM_LOWPRI: | |
8dd69b8f | 234 | /* XXX: search for focus processor, arbitration */ |
d3e9db93 FB |
235 | { |
236 | int i, d; | |
237 | d = -1; | |
238 | for(i = 0; i < MAX_APIC_WORDS; i++) { | |
239 | if (deliver_bitmask[i]) { | |
240 | d = i * 32 + ffs_bit(deliver_bitmask[i]); | |
241 | break; | |
242 | } | |
243 | } | |
244 | if (d >= 0) { | |
245 | apic_iter = local_apics[d]; | |
246 | if (apic_iter) { | |
247 | apic_set_irq(apic_iter, vector_num, trigger_mode); | |
248 | } | |
249 | } | |
8dd69b8f | 250 | } |
d3e9db93 | 251 | return; |
8dd69b8f | 252 | |
d592d303 | 253 | case APIC_DM_FIXED: |
d592d303 FB |
254 | break; |
255 | ||
256 | case APIC_DM_SMI: | |
e2eb9d3e AJ |
257 | foreach_apic(apic_iter, deliver_bitmask, |
258 | cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_SMI) ); | |
259 | return; | |
260 | ||
d592d303 | 261 | case APIC_DM_NMI: |
e2eb9d3e AJ |
262 | foreach_apic(apic_iter, deliver_bitmask, |
263 | cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_NMI) ); | |
264 | return; | |
d592d303 FB |
265 | |
266 | case APIC_DM_INIT: | |
267 | /* normal INIT IPI sent to processors */ | |
5fafdf24 | 268 | foreach_apic(apic_iter, deliver_bitmask, |
b09ea7d5 | 269 | cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_INIT) ); |
d592d303 | 270 | return; |
3b46e624 | 271 | |
d592d303 | 272 | case APIC_DM_EXTINT: |
b1fc0348 | 273 | /* handled in I/O APIC code */ |
d592d303 FB |
274 | break; |
275 | ||
276 | default: | |
277 | return; | |
278 | } | |
279 | ||
5fafdf24 | 280 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 281 | apic_set_irq(apic_iter, vector_num, trigger_mode) ); |
d592d303 | 282 | } |
574bbf7b | 283 | |
1f6f408c JK |
284 | void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, |
285 | uint8_t vector_num, uint8_t trigger_mode) | |
610626af AL |
286 | { |
287 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; | |
288 | ||
d8023f31 | 289 | trace_apic_deliver_irq(dest, dest_mode, delivery_mode, vector_num, |
1f6f408c | 290 | trigger_mode); |
d8023f31 | 291 | |
610626af | 292 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); |
1f6f408c | 293 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); |
610626af AL |
294 | } |
295 | ||
92a16d7a | 296 | void cpu_set_apic_base(DeviceState *d, uint64_t val) |
574bbf7b | 297 | { |
92a16d7a BS |
298 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
299 | ||
d8023f31 BS |
300 | trace_cpu_set_apic_base(val); |
301 | ||
2c7c13d4 AJ |
302 | if (!s) |
303 | return; | |
5fafdf24 | 304 | s->apicbase = (val & 0xfffff000) | |
574bbf7b FB |
305 | (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE)); |
306 | /* if disabled, cannot be enabled again */ | |
307 | if (!(val & MSR_IA32_APICBASE_ENABLE)) { | |
308 | s->apicbase &= ~MSR_IA32_APICBASE_ENABLE; | |
0e26b7b8 | 309 | cpu_clear_apic_feature(s->cpu_env); |
574bbf7b FB |
310 | s->spurious_vec &= ~APIC_SV_ENABLE; |
311 | } | |
312 | } | |
313 | ||
92a16d7a | 314 | uint64_t cpu_get_apic_base(DeviceState *d) |
574bbf7b | 315 | { |
92a16d7a BS |
316 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
317 | ||
d8023f31 BS |
318 | trace_cpu_get_apic_base(s ? (uint64_t)s->apicbase: 0); |
319 | ||
2c7c13d4 | 320 | return s ? s->apicbase : 0; |
574bbf7b FB |
321 | } |
322 | ||
92a16d7a | 323 | void cpu_set_apic_tpr(DeviceState *d, uint8_t val) |
9230e66e | 324 | { |
92a16d7a BS |
325 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
326 | ||
2c7c13d4 AJ |
327 | if (!s) |
328 | return; | |
9230e66e | 329 | s->tpr = (val & 0x0f) << 4; |
d592d303 | 330 | apic_update_irq(s); |
9230e66e FB |
331 | } |
332 | ||
92a16d7a | 333 | uint8_t cpu_get_apic_tpr(DeviceState *d) |
9230e66e | 334 | { |
92a16d7a BS |
335 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
336 | ||
2c7c13d4 | 337 | return s ? s->tpr >> 4 : 0; |
9230e66e FB |
338 | } |
339 | ||
d592d303 FB |
340 | /* return -1 if no bit is set */ |
341 | static int get_highest_priority_int(uint32_t *tab) | |
342 | { | |
343 | int i; | |
344 | for(i = 7; i >= 0; i--) { | |
345 | if (tab[i] != 0) { | |
3b63c04e | 346 | return i * 32 + fls_bit(tab[i]); |
d592d303 FB |
347 | } |
348 | } | |
349 | return -1; | |
350 | } | |
351 | ||
574bbf7b FB |
352 | static int apic_get_ppr(APICState *s) |
353 | { | |
354 | int tpr, isrv, ppr; | |
355 | ||
356 | tpr = (s->tpr >> 4); | |
357 | isrv = get_highest_priority_int(s->isr); | |
358 | if (isrv < 0) | |
359 | isrv = 0; | |
360 | isrv >>= 4; | |
361 | if (tpr >= isrv) | |
362 | ppr = s->tpr; | |
363 | else | |
364 | ppr = isrv << 4; | |
365 | return ppr; | |
366 | } | |
367 | ||
d592d303 FB |
368 | static int apic_get_arb_pri(APICState *s) |
369 | { | |
370 | /* XXX: arbitration */ | |
371 | return 0; | |
372 | } | |
373 | ||
0fbfbb59 GN |
374 | |
375 | /* | |
376 | * <0 - low prio interrupt, | |
377 | * 0 - no interrupt, | |
378 | * >0 - interrupt number | |
379 | */ | |
380 | static int apic_irq_pending(APICState *s) | |
574bbf7b | 381 | { |
d592d303 | 382 | int irrv, ppr; |
574bbf7b | 383 | irrv = get_highest_priority_int(s->irr); |
0fbfbb59 GN |
384 | if (irrv < 0) { |
385 | return 0; | |
386 | } | |
d592d303 | 387 | ppr = apic_get_ppr(s); |
0fbfbb59 GN |
388 | if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) { |
389 | return -1; | |
390 | } | |
391 | ||
392 | return irrv; | |
393 | } | |
394 | ||
395 | /* signal the CPU if an irq is pending */ | |
396 | static void apic_update_irq(APICState *s) | |
397 | { | |
398 | if (!(s->spurious_vec & APIC_SV_ENABLE)) { | |
574bbf7b | 399 | return; |
0fbfbb59 GN |
400 | } |
401 | if (apic_irq_pending(s) > 0) { | |
402 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD); | |
d96e1737 JK |
403 | } else if (apic_accept_pic_intr(&s->busdev.qdev) && |
404 | pic_get_output(isa_pic)) { | |
405 | apic_deliver_pic_intr(&s->busdev.qdev, 1); | |
0fbfbb59 | 406 | } |
574bbf7b FB |
407 | } |
408 | ||
73822ec8 AL |
409 | void apic_reset_irq_delivered(void) |
410 | { | |
d8023f31 BS |
411 | trace_apic_reset_irq_delivered(apic_irq_delivered); |
412 | ||
73822ec8 AL |
413 | apic_irq_delivered = 0; |
414 | } | |
415 | ||
416 | int apic_get_irq_delivered(void) | |
417 | { | |
d8023f31 BS |
418 | trace_apic_get_irq_delivered(apic_irq_delivered); |
419 | ||
73822ec8 AL |
420 | return apic_irq_delivered; |
421 | } | |
422 | ||
574bbf7b FB |
423 | static void apic_set_irq(APICState *s, int vector_num, int trigger_mode) |
424 | { | |
73822ec8 | 425 | apic_irq_delivered += !get_bit(s->irr, vector_num); |
d8023f31 BS |
426 | |
427 | trace_apic_set_irq(apic_irq_delivered); | |
73822ec8 | 428 | |
574bbf7b FB |
429 | set_bit(s->irr, vector_num); |
430 | if (trigger_mode) | |
431 | set_bit(s->tmr, vector_num); | |
432 | else | |
433 | reset_bit(s->tmr, vector_num); | |
434 | apic_update_irq(s); | |
435 | } | |
436 | ||
437 | static void apic_eoi(APICState *s) | |
438 | { | |
439 | int isrv; | |
440 | isrv = get_highest_priority_int(s->isr); | |
441 | if (isrv < 0) | |
442 | return; | |
443 | reset_bit(s->isr, isrv); | |
0280b571 JK |
444 | if (!(s->spurious_vec & APIC_SV_DIRECTED_IO) && get_bit(s->tmr, isrv)) { |
445 | ioapic_eoi_broadcast(isrv); | |
446 | } | |
574bbf7b FB |
447 | apic_update_irq(s); |
448 | } | |
449 | ||
678e12cc GN |
450 | static int apic_find_dest(uint8_t dest) |
451 | { | |
452 | APICState *apic = local_apics[dest]; | |
453 | int i; | |
454 | ||
455 | if (apic && apic->id == dest) | |
456 | return dest; /* shortcut in case apic->id == apic->idx */ | |
457 | ||
458 | for (i = 0; i < MAX_APICS; i++) { | |
459 | apic = local_apics[i]; | |
460 | if (apic && apic->id == dest) | |
461 | return i; | |
b538e53e AW |
462 | if (!apic) |
463 | break; | |
678e12cc GN |
464 | } |
465 | ||
466 | return -1; | |
467 | } | |
468 | ||
d3e9db93 FB |
469 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
470 | uint8_t dest, uint8_t dest_mode) | |
d592d303 | 471 | { |
d592d303 | 472 | APICState *apic_iter; |
d3e9db93 | 473 | int i; |
d592d303 FB |
474 | |
475 | if (dest_mode == 0) { | |
d3e9db93 FB |
476 | if (dest == 0xff) { |
477 | memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t)); | |
478 | } else { | |
678e12cc | 479 | int idx = apic_find_dest(dest); |
d3e9db93 | 480 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
678e12cc GN |
481 | if (idx >= 0) |
482 | set_bit(deliver_bitmask, idx); | |
d3e9db93 | 483 | } |
d592d303 FB |
484 | } else { |
485 | /* XXX: cluster mode */ | |
d3e9db93 FB |
486 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
487 | for(i = 0; i < MAX_APICS; i++) { | |
488 | apic_iter = local_apics[i]; | |
489 | if (apic_iter) { | |
490 | if (apic_iter->dest_mode == 0xf) { | |
491 | if (dest & apic_iter->log_dest) | |
492 | set_bit(deliver_bitmask, i); | |
493 | } else if (apic_iter->dest_mode == 0x0) { | |
494 | if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) && | |
495 | (dest & apic_iter->log_dest & 0x0f)) { | |
496 | set_bit(deliver_bitmask, i); | |
497 | } | |
498 | } | |
b538e53e AW |
499 | } else { |
500 | break; | |
d3e9db93 | 501 | } |
d592d303 FB |
502 | } |
503 | } | |
d592d303 FB |
504 | } |
505 | ||
92a16d7a | 506 | void apic_init_reset(DeviceState *d) |
d592d303 | 507 | { |
92a16d7a | 508 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
d592d303 FB |
509 | int i; |
510 | ||
b09ea7d5 GN |
511 | if (!s) |
512 | return; | |
513 | ||
d592d303 FB |
514 | s->tpr = 0; |
515 | s->spurious_vec = 0xff; | |
516 | s->log_dest = 0; | |
e0fd8781 | 517 | s->dest_mode = 0xf; |
d592d303 FB |
518 | memset(s->isr, 0, sizeof(s->isr)); |
519 | memset(s->tmr, 0, sizeof(s->tmr)); | |
520 | memset(s->irr, 0, sizeof(s->irr)); | |
b4511723 FB |
521 | for(i = 0; i < APIC_LVT_NB; i++) |
522 | s->lvt[i] = 1 << 16; /* mask LVT */ | |
d592d303 FB |
523 | s->esr = 0; |
524 | memset(s->icr, 0, sizeof(s->icr)); | |
525 | s->divide_conf = 0; | |
526 | s->count_shift = 0; | |
527 | s->initial_count = 0; | |
528 | s->initial_count_load_time = 0; | |
529 | s->next_time = 0; | |
b09ea7d5 | 530 | s->wait_for_sipi = 1; |
d592d303 FB |
531 | } |
532 | ||
e0fd8781 FB |
533 | static void apic_startup(APICState *s, int vector_num) |
534 | { | |
b09ea7d5 GN |
535 | s->sipi_vector = vector_num; |
536 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI); | |
537 | } | |
538 | ||
92a16d7a | 539 | void apic_sipi(DeviceState *d) |
b09ea7d5 | 540 | { |
92a16d7a BS |
541 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
542 | ||
4a942cea | 543 | cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI); |
b09ea7d5 GN |
544 | |
545 | if (!s->wait_for_sipi) | |
e0fd8781 | 546 | return; |
0e26b7b8 | 547 | cpu_x86_load_seg_cache_sipi(s->cpu_env, s->sipi_vector); |
b09ea7d5 | 548 | s->wait_for_sipi = 0; |
e0fd8781 FB |
549 | } |
550 | ||
92a16d7a | 551 | static void apic_deliver(DeviceState *d, uint8_t dest, uint8_t dest_mode, |
d592d303 | 552 | uint8_t delivery_mode, uint8_t vector_num, |
1f6f408c | 553 | uint8_t trigger_mode) |
d592d303 | 554 | { |
92a16d7a | 555 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
d3e9db93 | 556 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; |
d592d303 FB |
557 | int dest_shorthand = (s->icr[0] >> 18) & 3; |
558 | APICState *apic_iter; | |
559 | ||
e0fd8781 | 560 | switch (dest_shorthand) { |
d3e9db93 FB |
561 | case 0: |
562 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); | |
563 | break; | |
564 | case 1: | |
565 | memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask)); | |
678e12cc | 566 | set_bit(deliver_bitmask, s->idx); |
d3e9db93 FB |
567 | break; |
568 | case 2: | |
569 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
570 | break; | |
571 | case 3: | |
572 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
678e12cc | 573 | reset_bit(deliver_bitmask, s->idx); |
d3e9db93 | 574 | break; |
e0fd8781 FB |
575 | } |
576 | ||
d592d303 | 577 | switch (delivery_mode) { |
d592d303 FB |
578 | case APIC_DM_INIT: |
579 | { | |
580 | int trig_mode = (s->icr[0] >> 15) & 1; | |
581 | int level = (s->icr[0] >> 14) & 1; | |
582 | if (level == 0 && trig_mode == 1) { | |
5fafdf24 | 583 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 584 | apic_iter->arb_id = apic_iter->id ); |
d592d303 FB |
585 | return; |
586 | } | |
587 | } | |
588 | break; | |
589 | ||
590 | case APIC_DM_SIPI: | |
5fafdf24 | 591 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 592 | apic_startup(apic_iter, vector_num) ); |
d592d303 FB |
593 | return; |
594 | } | |
595 | ||
1f6f408c | 596 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, trigger_mode); |
d592d303 FB |
597 | } |
598 | ||
92a16d7a | 599 | int apic_get_interrupt(DeviceState *d) |
574bbf7b | 600 | { |
92a16d7a | 601 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
574bbf7b FB |
602 | int intno; |
603 | ||
604 | /* if the APIC is installed or enabled, we let the 8259 handle the | |
605 | IRQs */ | |
606 | if (!s) | |
607 | return -1; | |
608 | if (!(s->spurious_vec & APIC_SV_ENABLE)) | |
609 | return -1; | |
3b46e624 | 610 | |
0fbfbb59 GN |
611 | intno = apic_irq_pending(s); |
612 | ||
613 | if (intno == 0) { | |
574bbf7b | 614 | return -1; |
0fbfbb59 | 615 | } else if (intno < 0) { |
d592d303 | 616 | return s->spurious_vec & 0xff; |
0fbfbb59 | 617 | } |
b4511723 | 618 | reset_bit(s->irr, intno); |
574bbf7b FB |
619 | set_bit(s->isr, intno); |
620 | apic_update_irq(s); | |
621 | return intno; | |
622 | } | |
623 | ||
92a16d7a | 624 | int apic_accept_pic_intr(DeviceState *d) |
0e21e12b | 625 | { |
92a16d7a | 626 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
0e21e12b TS |
627 | uint32_t lvt0; |
628 | ||
629 | if (!s) | |
630 | return -1; | |
631 | ||
632 | lvt0 = s->lvt[APIC_LVT_LINT0]; | |
633 | ||
a5b38b51 AJ |
634 | if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 || |
635 | (lvt0 & APIC_LVT_MASKED) == 0) | |
0e21e12b TS |
636 | return 1; |
637 | ||
638 | return 0; | |
639 | } | |
640 | ||
574bbf7b FB |
641 | static uint32_t apic_get_current_count(APICState *s) |
642 | { | |
643 | int64_t d; | |
644 | uint32_t val; | |
74475455 | 645 | d = (qemu_get_clock_ns(vm_clock) - s->initial_count_load_time) >> |
574bbf7b FB |
646 | s->count_shift; |
647 | if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) { | |
648 | /* periodic */ | |
d592d303 | 649 | val = s->initial_count - (d % ((uint64_t)s->initial_count + 1)); |
574bbf7b FB |
650 | } else { |
651 | if (d >= s->initial_count) | |
652 | val = 0; | |
653 | else | |
654 | val = s->initial_count - d; | |
655 | } | |
656 | return val; | |
657 | } | |
658 | ||
659 | static void apic_timer_update(APICState *s, int64_t current_time) | |
660 | { | |
661 | int64_t next_time, d; | |
3b46e624 | 662 | |
574bbf7b | 663 | if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) { |
5fafdf24 | 664 | d = (current_time - s->initial_count_load_time) >> |
574bbf7b FB |
665 | s->count_shift; |
666 | if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) { | |
681f8c29 AL |
667 | if (!s->initial_count) |
668 | goto no_timer; | |
d592d303 | 669 | d = ((d / ((uint64_t)s->initial_count + 1)) + 1) * ((uint64_t)s->initial_count + 1); |
574bbf7b FB |
670 | } else { |
671 | if (d >= s->initial_count) | |
672 | goto no_timer; | |
d592d303 | 673 | d = (uint64_t)s->initial_count + 1; |
574bbf7b FB |
674 | } |
675 | next_time = s->initial_count_load_time + (d << s->count_shift); | |
676 | qemu_mod_timer(s->timer, next_time); | |
677 | s->next_time = next_time; | |
678 | } else { | |
679 | no_timer: | |
680 | qemu_del_timer(s->timer); | |
681 | } | |
682 | } | |
683 | ||
684 | static void apic_timer(void *opaque) | |
685 | { | |
686 | APICState *s = opaque; | |
687 | ||
cf6d64bf | 688 | apic_local_deliver(s, APIC_LVT_TIMER); |
574bbf7b FB |
689 | apic_timer_update(s, s->next_time); |
690 | } | |
691 | ||
c227f099 | 692 | static uint32_t apic_mem_readb(void *opaque, target_phys_addr_t addr) |
574bbf7b FB |
693 | { |
694 | return 0; | |
695 | } | |
696 | ||
c227f099 | 697 | static uint32_t apic_mem_readw(void *opaque, target_phys_addr_t addr) |
574bbf7b FB |
698 | { |
699 | return 0; | |
700 | } | |
701 | ||
c227f099 | 702 | static void apic_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val) |
574bbf7b FB |
703 | { |
704 | } | |
705 | ||
c227f099 | 706 | static void apic_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val) |
574bbf7b FB |
707 | { |
708 | } | |
709 | ||
c227f099 | 710 | static uint32_t apic_mem_readl(void *opaque, target_phys_addr_t addr) |
574bbf7b | 711 | { |
92a16d7a | 712 | DeviceState *d; |
574bbf7b FB |
713 | APICState *s; |
714 | uint32_t val; | |
715 | int index; | |
716 | ||
92a16d7a BS |
717 | d = cpu_get_current_apic(); |
718 | if (!d) { | |
574bbf7b | 719 | return 0; |
0e26b7b8 | 720 | } |
92a16d7a | 721 | s = DO_UPCAST(APICState, busdev.qdev, d); |
574bbf7b FB |
722 | |
723 | index = (addr >> 4) & 0xff; | |
724 | switch(index) { | |
725 | case 0x02: /* id */ | |
726 | val = s->id << 24; | |
727 | break; | |
728 | case 0x03: /* version */ | |
729 | val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */ | |
730 | break; | |
731 | case 0x08: | |
732 | val = s->tpr; | |
733 | break; | |
d592d303 FB |
734 | case 0x09: |
735 | val = apic_get_arb_pri(s); | |
736 | break; | |
574bbf7b FB |
737 | case 0x0a: |
738 | /* ppr */ | |
739 | val = apic_get_ppr(s); | |
740 | break; | |
b237db36 AJ |
741 | case 0x0b: |
742 | val = 0; | |
743 | break; | |
d592d303 FB |
744 | case 0x0d: |
745 | val = s->log_dest << 24; | |
746 | break; | |
747 | case 0x0e: | |
748 | val = s->dest_mode << 28; | |
749 | break; | |
574bbf7b FB |
750 | case 0x0f: |
751 | val = s->spurious_vec; | |
752 | break; | |
753 | case 0x10 ... 0x17: | |
754 | val = s->isr[index & 7]; | |
755 | break; | |
756 | case 0x18 ... 0x1f: | |
757 | val = s->tmr[index & 7]; | |
758 | break; | |
759 | case 0x20 ... 0x27: | |
760 | val = s->irr[index & 7]; | |
761 | break; | |
762 | case 0x28: | |
763 | val = s->esr; | |
764 | break; | |
574bbf7b FB |
765 | case 0x30: |
766 | case 0x31: | |
767 | val = s->icr[index & 1]; | |
768 | break; | |
e0fd8781 FB |
769 | case 0x32 ... 0x37: |
770 | val = s->lvt[index - 0x32]; | |
771 | break; | |
574bbf7b FB |
772 | case 0x38: |
773 | val = s->initial_count; | |
774 | break; | |
775 | case 0x39: | |
776 | val = apic_get_current_count(s); | |
777 | break; | |
778 | case 0x3e: | |
779 | val = s->divide_conf; | |
780 | break; | |
781 | default: | |
782 | s->esr |= ESR_ILLEGAL_ADDRESS; | |
783 | val = 0; | |
784 | break; | |
785 | } | |
d8023f31 | 786 | trace_apic_mem_readl(addr, val); |
574bbf7b FB |
787 | return val; |
788 | } | |
789 | ||
f5095c63 | 790 | static void apic_send_msi(target_phys_addr_t addr, uint32_t data) |
54c96da7 MT |
791 | { |
792 | uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT; | |
793 | uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT; | |
794 | uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1; | |
795 | uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; | |
796 | uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7; | |
797 | /* XXX: Ignore redirection hint. */ | |
1f6f408c | 798 | apic_deliver_irq(dest, dest_mode, delivery, vector, trigger_mode); |
54c96da7 MT |
799 | } |
800 | ||
c227f099 | 801 | static void apic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val) |
574bbf7b | 802 | { |
92a16d7a | 803 | DeviceState *d; |
574bbf7b | 804 | APICState *s; |
54c96da7 MT |
805 | int index = (addr >> 4) & 0xff; |
806 | if (addr > 0xfff || !index) { | |
807 | /* MSI and MMIO APIC are at the same memory location, | |
808 | * but actually not on the global bus: MSI is on PCI bus | |
809 | * APIC is connected directly to the CPU. | |
810 | * Mapping them on the global bus happens to work because | |
811 | * MSI registers are reserved in APIC MMIO and vice versa. */ | |
812 | apic_send_msi(addr, val); | |
813 | return; | |
814 | } | |
574bbf7b | 815 | |
92a16d7a BS |
816 | d = cpu_get_current_apic(); |
817 | if (!d) { | |
574bbf7b | 818 | return; |
0e26b7b8 | 819 | } |
92a16d7a | 820 | s = DO_UPCAST(APICState, busdev.qdev, d); |
574bbf7b | 821 | |
d8023f31 | 822 | trace_apic_mem_writel(addr, val); |
574bbf7b | 823 | |
574bbf7b FB |
824 | switch(index) { |
825 | case 0x02: | |
826 | s->id = (val >> 24); | |
827 | break; | |
e0fd8781 FB |
828 | case 0x03: |
829 | break; | |
574bbf7b FB |
830 | case 0x08: |
831 | s->tpr = val; | |
d592d303 | 832 | apic_update_irq(s); |
574bbf7b | 833 | break; |
e0fd8781 FB |
834 | case 0x09: |
835 | case 0x0a: | |
836 | break; | |
574bbf7b FB |
837 | case 0x0b: /* EOI */ |
838 | apic_eoi(s); | |
839 | break; | |
d592d303 FB |
840 | case 0x0d: |
841 | s->log_dest = val >> 24; | |
842 | break; | |
843 | case 0x0e: | |
844 | s->dest_mode = val >> 28; | |
845 | break; | |
574bbf7b FB |
846 | case 0x0f: |
847 | s->spurious_vec = val & 0x1ff; | |
d592d303 | 848 | apic_update_irq(s); |
574bbf7b | 849 | break; |
e0fd8781 FB |
850 | case 0x10 ... 0x17: |
851 | case 0x18 ... 0x1f: | |
852 | case 0x20 ... 0x27: | |
853 | case 0x28: | |
854 | break; | |
574bbf7b | 855 | case 0x30: |
d592d303 | 856 | s->icr[0] = val; |
92a16d7a | 857 | apic_deliver(d, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1, |
d592d303 | 858 | (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff), |
1f6f408c | 859 | (s->icr[0] >> 15) & 1); |
d592d303 | 860 | break; |
574bbf7b | 861 | case 0x31: |
d592d303 | 862 | s->icr[1] = val; |
574bbf7b FB |
863 | break; |
864 | case 0x32 ... 0x37: | |
865 | { | |
866 | int n = index - 0x32; | |
867 | s->lvt[n] = val; | |
868 | if (n == APIC_LVT_TIMER) | |
74475455 | 869 | apic_timer_update(s, qemu_get_clock_ns(vm_clock)); |
574bbf7b FB |
870 | } |
871 | break; | |
872 | case 0x38: | |
873 | s->initial_count = val; | |
74475455 | 874 | s->initial_count_load_time = qemu_get_clock_ns(vm_clock); |
574bbf7b FB |
875 | apic_timer_update(s, s->initial_count_load_time); |
876 | break; | |
e0fd8781 FB |
877 | case 0x39: |
878 | break; | |
574bbf7b FB |
879 | case 0x3e: |
880 | { | |
881 | int v; | |
882 | s->divide_conf = val & 0xb; | |
883 | v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4); | |
884 | s->count_shift = (v + 1) & 7; | |
885 | } | |
886 | break; | |
887 | default: | |
888 | s->esr |= ESR_ILLEGAL_ADDRESS; | |
889 | break; | |
890 | } | |
891 | } | |
892 | ||
695dcf71 JQ |
893 | /* This function is only used for old state version 1 and 2 */ |
894 | static int apic_load_old(QEMUFile *f, void *opaque, int version_id) | |
d592d303 FB |
895 | { |
896 | APICState *s = opaque; | |
897 | int i; | |
898 | ||
e6cf6a8c | 899 | if (version_id > 2) |
d592d303 FB |
900 | return -EINVAL; |
901 | ||
902 | /* XXX: what if the base changes? (registered memory regions) */ | |
903 | qemu_get_be32s(f, &s->apicbase); | |
904 | qemu_get_8s(f, &s->id); | |
905 | qemu_get_8s(f, &s->arb_id); | |
906 | qemu_get_8s(f, &s->tpr); | |
907 | qemu_get_be32s(f, &s->spurious_vec); | |
908 | qemu_get_8s(f, &s->log_dest); | |
909 | qemu_get_8s(f, &s->dest_mode); | |
910 | for (i = 0; i < 8; i++) { | |
911 | qemu_get_be32s(f, &s->isr[i]); | |
912 | qemu_get_be32s(f, &s->tmr[i]); | |
913 | qemu_get_be32s(f, &s->irr[i]); | |
914 | } | |
915 | for (i = 0; i < APIC_LVT_NB; i++) { | |
916 | qemu_get_be32s(f, &s->lvt[i]); | |
917 | } | |
918 | qemu_get_be32s(f, &s->esr); | |
919 | qemu_get_be32s(f, &s->icr[0]); | |
920 | qemu_get_be32s(f, &s->icr[1]); | |
921 | qemu_get_be32s(f, &s->divide_conf); | |
bee8d684 | 922 | s->count_shift=qemu_get_be32(f); |
d592d303 | 923 | qemu_get_be32s(f, &s->initial_count); |
bee8d684 TS |
924 | s->initial_count_load_time=qemu_get_be64(f); |
925 | s->next_time=qemu_get_be64(f); | |
e6cf6a8c FB |
926 | |
927 | if (version_id >= 2) | |
928 | qemu_get_timer(f, s->timer); | |
d592d303 FB |
929 | return 0; |
930 | } | |
574bbf7b | 931 | |
695dcf71 JQ |
932 | static const VMStateDescription vmstate_apic = { |
933 | .name = "apic", | |
934 | .version_id = 3, | |
935 | .minimum_version_id = 3, | |
936 | .minimum_version_id_old = 1, | |
937 | .load_state_old = apic_load_old, | |
938 | .fields = (VMStateField []) { | |
939 | VMSTATE_UINT32(apicbase, APICState), | |
940 | VMSTATE_UINT8(id, APICState), | |
941 | VMSTATE_UINT8(arb_id, APICState), | |
942 | VMSTATE_UINT8(tpr, APICState), | |
943 | VMSTATE_UINT32(spurious_vec, APICState), | |
944 | VMSTATE_UINT8(log_dest, APICState), | |
945 | VMSTATE_UINT8(dest_mode, APICState), | |
946 | VMSTATE_UINT32_ARRAY(isr, APICState, 8), | |
947 | VMSTATE_UINT32_ARRAY(tmr, APICState, 8), | |
948 | VMSTATE_UINT32_ARRAY(irr, APICState, 8), | |
949 | VMSTATE_UINT32_ARRAY(lvt, APICState, APIC_LVT_NB), | |
950 | VMSTATE_UINT32(esr, APICState), | |
951 | VMSTATE_UINT32_ARRAY(icr, APICState, 2), | |
952 | VMSTATE_UINT32(divide_conf, APICState), | |
953 | VMSTATE_INT32(count_shift, APICState), | |
954 | VMSTATE_UINT32(initial_count, APICState), | |
955 | VMSTATE_INT64(initial_count_load_time, APICState), | |
956 | VMSTATE_INT64(next_time, APICState), | |
957 | VMSTATE_TIMER(timer, APICState), | |
958 | VMSTATE_END_OF_LIST() | |
959 | } | |
960 | }; | |
961 | ||
8546b099 | 962 | static void apic_reset(DeviceState *d) |
d592d303 | 963 | { |
8546b099 | 964 | APICState *s = DO_UPCAST(APICState, busdev.qdev, d); |
4c0960c0 | 965 | int bsp; |
fec5fa02 | 966 | |
4c0960c0 | 967 | bsp = cpu_is_bsp(s->cpu_env); |
fec5fa02 | 968 | s->apicbase = 0xfee00000 | |
678e12cc | 969 | (bsp ? MSR_IA32_APICBASE_BSP : 0) | MSR_IA32_APICBASE_ENABLE; |
fec5fa02 | 970 | |
92a16d7a | 971 | apic_init_reset(d); |
0e21e12b | 972 | |
678e12cc | 973 | if (bsp) { |
a5b38b51 AJ |
974 | /* |
975 | * LINT0 delivery mode on CPU #0 is set to ExtInt at initialization | |
976 | * time typically by BIOS, so PIC interrupt can be delivered to the | |
977 | * processor when local APIC is enabled. | |
978 | */ | |
979 | s->lvt[APIC_LVT_LINT0] = 0x700; | |
980 | } | |
d592d303 | 981 | } |
574bbf7b | 982 | |
312b4234 AK |
983 | static const MemoryRegionOps apic_io_ops = { |
984 | .old_mmio = { | |
985 | .read = { apic_mem_readb, apic_mem_readw, apic_mem_readl, }, | |
986 | .write = { apic_mem_writeb, apic_mem_writew, apic_mem_writel, }, | |
987 | }, | |
988 | .endianness = DEVICE_NATIVE_ENDIAN, | |
574bbf7b FB |
989 | }; |
990 | ||
8546b099 BS |
991 | static int apic_init1(SysBusDevice *dev) |
992 | { | |
993 | APICState *s = FROM_SYSBUS(APICState, dev); | |
8546b099 BS |
994 | static int last_apic_idx; |
995 | ||
996 | if (last_apic_idx >= MAX_APICS) { | |
997 | return -1; | |
998 | } | |
312b4234 AK |
999 | memory_region_init_io(&s->io_memory, &apic_io_ops, s, "apic", |
1000 | MSI_ADDR_SIZE); | |
750ecd44 | 1001 | sysbus_init_mmio(dev, &s->io_memory); |
8546b099 | 1002 | |
74475455 | 1003 | s->timer = qemu_new_timer_ns(vm_clock, apic_timer, s); |
8546b099 BS |
1004 | s->idx = last_apic_idx++; |
1005 | local_apics[s->idx] = s; | |
1006 | return 0; | |
1007 | } | |
1008 | ||
1009 | static SysBusDeviceInfo apic_info = { | |
1010 | .init = apic_init1, | |
1011 | .qdev.name = "apic", | |
1012 | .qdev.size = sizeof(APICState), | |
1013 | .qdev.vmsd = &vmstate_apic, | |
1014 | .qdev.reset = apic_reset, | |
1015 | .qdev.no_user = 1, | |
1016 | .qdev.props = (Property[]) { | |
1017 | DEFINE_PROP_UINT8("id", APICState, id, -1), | |
1018 | DEFINE_PROP_PTR("cpu_env", APICState, cpu_env), | |
1019 | DEFINE_PROP_END_OF_LIST(), | |
1020 | } | |
1021 | }; | |
1022 | ||
1023 | static void apic_register_devices(void) | |
1024 | { | |
1025 | sysbus_register_withprop(&apic_info); | |
1026 | } | |
1027 | ||
1028 | device_init(apic_register_devices) |