]>
Commit | Line | Data |
---|---|---|
574bbf7b FB |
1 | /* |
2 | * APIC support | |
5fafdf24 | 3 | * |
574bbf7b FB |
4 | * Copyright (c) 2004-2005 Fabrice Bellard |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
8167ee88 | 17 | * License along with this library; if not, see <http://www.gnu.org/licenses/> |
574bbf7b | 18 | */ |
87ecb68b PB |
19 | #include "hw.h" |
20 | #include "pc.h" | |
aa28b9bf | 21 | #include "apic.h" |
54c96da7 MT |
22 | #include "pci.h" |
23 | #include "msix.h" | |
87ecb68b | 24 | #include "qemu-timer.h" |
bb7e7293 | 25 | #include "host-utils.h" |
8d2ba1fb | 26 | #include "kvm.h" |
574bbf7b FB |
27 | |
28 | //#define DEBUG_APIC | |
0a3c5921 BS |
29 | //#define DEBUG_COALESCING |
30 | ||
31 | #ifdef DEBUG_APIC | |
32 | #define DPRINTF(fmt, ...) \ | |
33 | do { printf("apic: " fmt , ## __VA_ARGS__); } while (0) | |
34 | #else | |
35 | #define DPRINTF(fmt, ...) | |
36 | #endif | |
37 | ||
38 | #ifdef DEBUG_COALESCING | |
39 | #define DPRINTF_C(fmt, ...) \ | |
40 | do { printf("apic: " fmt , ## __VA_ARGS__); } while (0) | |
41 | #else | |
42 | #define DPRINTF_C(fmt, ...) | |
43 | #endif | |
574bbf7b FB |
44 | |
45 | /* APIC Local Vector Table */ | |
46 | #define APIC_LVT_TIMER 0 | |
47 | #define APIC_LVT_THERMAL 1 | |
48 | #define APIC_LVT_PERFORM 2 | |
49 | #define APIC_LVT_LINT0 3 | |
50 | #define APIC_LVT_LINT1 4 | |
51 | #define APIC_LVT_ERROR 5 | |
52 | #define APIC_LVT_NB 6 | |
53 | ||
54 | /* APIC delivery modes */ | |
55 | #define APIC_DM_FIXED 0 | |
56 | #define APIC_DM_LOWPRI 1 | |
57 | #define APIC_DM_SMI 2 | |
58 | #define APIC_DM_NMI 4 | |
59 | #define APIC_DM_INIT 5 | |
60 | #define APIC_DM_SIPI 6 | |
61 | #define APIC_DM_EXTINT 7 | |
62 | ||
d592d303 FB |
63 | /* APIC destination mode */ |
64 | #define APIC_DESTMODE_FLAT 0xf | |
65 | #define APIC_DESTMODE_CLUSTER 1 | |
66 | ||
574bbf7b FB |
67 | #define APIC_TRIGGER_EDGE 0 |
68 | #define APIC_TRIGGER_LEVEL 1 | |
69 | ||
70 | #define APIC_LVT_TIMER_PERIODIC (1<<17) | |
71 | #define APIC_LVT_MASKED (1<<16) | |
72 | #define APIC_LVT_LEVEL_TRIGGER (1<<15) | |
73 | #define APIC_LVT_REMOTE_IRR (1<<14) | |
74 | #define APIC_INPUT_POLARITY (1<<13) | |
75 | #define APIC_SEND_PENDING (1<<12) | |
76 | ||
77 | #define ESR_ILLEGAL_ADDRESS (1 << 7) | |
78 | ||
79 | #define APIC_SV_ENABLE (1 << 8) | |
80 | ||
d3e9db93 FB |
81 | #define MAX_APICS 255 |
82 | #define MAX_APIC_WORDS 8 | |
83 | ||
54c96da7 MT |
84 | /* Intel APIC constants: from include/asm/msidef.h */ |
85 | #define MSI_DATA_VECTOR_SHIFT 0 | |
86 | #define MSI_DATA_VECTOR_MASK 0x000000ff | |
87 | #define MSI_DATA_DELIVERY_MODE_SHIFT 8 | |
88 | #define MSI_DATA_TRIGGER_SHIFT 15 | |
89 | #define MSI_DATA_LEVEL_SHIFT 14 | |
90 | #define MSI_ADDR_DEST_MODE_SHIFT 2 | |
91 | #define MSI_ADDR_DEST_ID_SHIFT 12 | |
92 | #define MSI_ADDR_DEST_ID_MASK 0x00ffff0 | |
93 | ||
94 | #define MSI_ADDR_BASE 0xfee00000 | |
95 | #define MSI_ADDR_SIZE 0x100000 | |
96 | ||
cf6d64bf | 97 | struct APICState { |
574bbf7b FB |
98 | CPUState *cpu_env; |
99 | uint32_t apicbase; | |
100 | uint8_t id; | |
d592d303 | 101 | uint8_t arb_id; |
574bbf7b FB |
102 | uint8_t tpr; |
103 | uint32_t spurious_vec; | |
d592d303 FB |
104 | uint8_t log_dest; |
105 | uint8_t dest_mode; | |
574bbf7b FB |
106 | uint32_t isr[8]; /* in service register */ |
107 | uint32_t tmr[8]; /* trigger mode register */ | |
108 | uint32_t irr[8]; /* interrupt request register */ | |
109 | uint32_t lvt[APIC_LVT_NB]; | |
110 | uint32_t esr; /* error register */ | |
111 | uint32_t icr[2]; | |
112 | ||
113 | uint32_t divide_conf; | |
114 | int count_shift; | |
115 | uint32_t initial_count; | |
116 | int64_t initial_count_load_time, next_time; | |
678e12cc | 117 | uint32_t idx; |
574bbf7b | 118 | QEMUTimer *timer; |
b09ea7d5 GN |
119 | int sipi_vector; |
120 | int wait_for_sipi; | |
cf6d64bf | 121 | }; |
574bbf7b FB |
122 | |
123 | static int apic_io_memory; | |
d3e9db93 | 124 | static APICState *local_apics[MAX_APICS + 1]; |
678e12cc | 125 | static int last_apic_idx = 0; |
73822ec8 AL |
126 | static int apic_irq_delivered; |
127 | ||
d592d303 | 128 | |
d592d303 FB |
129 | static void apic_set_irq(APICState *s, int vector_num, int trigger_mode); |
130 | static void apic_update_irq(APICState *s); | |
610626af AL |
131 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
132 | uint8_t dest, uint8_t dest_mode); | |
d592d303 | 133 | |
3b63c04e AJ |
134 | /* Find first bit starting from msb */ |
135 | static int fls_bit(uint32_t value) | |
136 | { | |
137 | return 31 - clz32(value); | |
138 | } | |
139 | ||
e95f5491 | 140 | /* Find first bit starting from lsb */ |
d3e9db93 FB |
141 | static int ffs_bit(uint32_t value) |
142 | { | |
bb7e7293 | 143 | return ctz32(value); |
d3e9db93 FB |
144 | } |
145 | ||
146 | static inline void set_bit(uint32_t *tab, int index) | |
147 | { | |
148 | int i, mask; | |
149 | i = index >> 5; | |
150 | mask = 1 << (index & 0x1f); | |
151 | tab[i] |= mask; | |
152 | } | |
153 | ||
154 | static inline void reset_bit(uint32_t *tab, int index) | |
155 | { | |
156 | int i, mask; | |
157 | i = index >> 5; | |
158 | mask = 1 << (index & 0x1f); | |
159 | tab[i] &= ~mask; | |
160 | } | |
161 | ||
73822ec8 AL |
162 | static inline int get_bit(uint32_t *tab, int index) |
163 | { | |
164 | int i, mask; | |
165 | i = index >> 5; | |
166 | mask = 1 << (index & 0x1f); | |
167 | return !!(tab[i] & mask); | |
168 | } | |
169 | ||
cf6d64bf | 170 | static void apic_local_deliver(APICState *s, int vector) |
a5b38b51 | 171 | { |
a5b38b51 AJ |
172 | uint32_t lvt = s->lvt[vector]; |
173 | int trigger_mode; | |
174 | ||
0a3c5921 BS |
175 | DPRINTF("%s: vector %d delivery mode %d\n", __func__, vector, |
176 | (lvt >> 8) & 7); | |
a5b38b51 AJ |
177 | if (lvt & APIC_LVT_MASKED) |
178 | return; | |
179 | ||
180 | switch ((lvt >> 8) & 7) { | |
181 | case APIC_DM_SMI: | |
cf6d64bf | 182 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SMI); |
a5b38b51 AJ |
183 | break; |
184 | ||
185 | case APIC_DM_NMI: | |
cf6d64bf | 186 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_NMI); |
a5b38b51 AJ |
187 | break; |
188 | ||
189 | case APIC_DM_EXTINT: | |
cf6d64bf | 190 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD); |
a5b38b51 AJ |
191 | break; |
192 | ||
193 | case APIC_DM_FIXED: | |
194 | trigger_mode = APIC_TRIGGER_EDGE; | |
195 | if ((vector == APIC_LVT_LINT0 || vector == APIC_LVT_LINT1) && | |
196 | (lvt & APIC_LVT_LEVEL_TRIGGER)) | |
197 | trigger_mode = APIC_TRIGGER_LEVEL; | |
198 | apic_set_irq(s, lvt & 0xff, trigger_mode); | |
199 | } | |
200 | } | |
201 | ||
cf6d64bf | 202 | void apic_deliver_pic_intr(APICState *s, int level) |
1a7de94a | 203 | { |
cf6d64bf BS |
204 | if (level) { |
205 | apic_local_deliver(s, APIC_LVT_LINT0); | |
206 | } else { | |
1a7de94a AJ |
207 | uint32_t lvt = s->lvt[APIC_LVT_LINT0]; |
208 | ||
209 | switch ((lvt >> 8) & 7) { | |
210 | case APIC_DM_FIXED: | |
211 | if (!(lvt & APIC_LVT_LEVEL_TRIGGER)) | |
212 | break; | |
213 | reset_bit(s->irr, lvt & 0xff); | |
214 | /* fall through */ | |
215 | case APIC_DM_EXTINT: | |
cf6d64bf | 216 | cpu_reset_interrupt(s->cpu_env, CPU_INTERRUPT_HARD); |
1a7de94a AJ |
217 | break; |
218 | } | |
219 | } | |
220 | } | |
221 | ||
d3e9db93 FB |
222 | #define foreach_apic(apic, deliver_bitmask, code) \ |
223 | {\ | |
224 | int __i, __j, __mask;\ | |
225 | for(__i = 0; __i < MAX_APIC_WORDS; __i++) {\ | |
226 | __mask = deliver_bitmask[__i];\ | |
227 | if (__mask) {\ | |
228 | for(__j = 0; __j < 32; __j++) {\ | |
229 | if (__mask & (1 << __j)) {\ | |
230 | apic = local_apics[__i * 32 + __j];\ | |
231 | if (apic) {\ | |
232 | code;\ | |
233 | }\ | |
234 | }\ | |
235 | }\ | |
236 | }\ | |
237 | }\ | |
238 | } | |
239 | ||
5fafdf24 | 240 | static void apic_bus_deliver(const uint32_t *deliver_bitmask, |
d3e9db93 | 241 | uint8_t delivery_mode, |
d592d303 FB |
242 | uint8_t vector_num, uint8_t polarity, |
243 | uint8_t trigger_mode) | |
244 | { | |
245 | APICState *apic_iter; | |
246 | ||
247 | switch (delivery_mode) { | |
248 | case APIC_DM_LOWPRI: | |
8dd69b8f | 249 | /* XXX: search for focus processor, arbitration */ |
d3e9db93 FB |
250 | { |
251 | int i, d; | |
252 | d = -1; | |
253 | for(i = 0; i < MAX_APIC_WORDS; i++) { | |
254 | if (deliver_bitmask[i]) { | |
255 | d = i * 32 + ffs_bit(deliver_bitmask[i]); | |
256 | break; | |
257 | } | |
258 | } | |
259 | if (d >= 0) { | |
260 | apic_iter = local_apics[d]; | |
261 | if (apic_iter) { | |
262 | apic_set_irq(apic_iter, vector_num, trigger_mode); | |
263 | } | |
264 | } | |
8dd69b8f | 265 | } |
d3e9db93 | 266 | return; |
8dd69b8f | 267 | |
d592d303 | 268 | case APIC_DM_FIXED: |
d592d303 FB |
269 | break; |
270 | ||
271 | case APIC_DM_SMI: | |
e2eb9d3e AJ |
272 | foreach_apic(apic_iter, deliver_bitmask, |
273 | cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_SMI) ); | |
274 | return; | |
275 | ||
d592d303 | 276 | case APIC_DM_NMI: |
e2eb9d3e AJ |
277 | foreach_apic(apic_iter, deliver_bitmask, |
278 | cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_NMI) ); | |
279 | return; | |
d592d303 FB |
280 | |
281 | case APIC_DM_INIT: | |
282 | /* normal INIT IPI sent to processors */ | |
5fafdf24 | 283 | foreach_apic(apic_iter, deliver_bitmask, |
b09ea7d5 | 284 | cpu_interrupt(apic_iter->cpu_env, CPU_INTERRUPT_INIT) ); |
d592d303 | 285 | return; |
3b46e624 | 286 | |
d592d303 | 287 | case APIC_DM_EXTINT: |
b1fc0348 | 288 | /* handled in I/O APIC code */ |
d592d303 FB |
289 | break; |
290 | ||
291 | default: | |
292 | return; | |
293 | } | |
294 | ||
5fafdf24 | 295 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 296 | apic_set_irq(apic_iter, vector_num, trigger_mode) ); |
d592d303 | 297 | } |
574bbf7b | 298 | |
610626af AL |
299 | void apic_deliver_irq(uint8_t dest, uint8_t dest_mode, |
300 | uint8_t delivery_mode, uint8_t vector_num, | |
301 | uint8_t polarity, uint8_t trigger_mode) | |
302 | { | |
303 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; | |
304 | ||
0a3c5921 BS |
305 | DPRINTF("%s: dest %d dest_mode %d delivery_mode %d vector %d" |
306 | " polarity %d trigger_mode %d\n", __func__, dest, dest_mode, | |
307 | delivery_mode, vector_num, polarity, trigger_mode); | |
610626af AL |
308 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); |
309 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity, | |
310 | trigger_mode); | |
311 | } | |
312 | ||
574bbf7b FB |
313 | void cpu_set_apic_base(CPUState *env, uint64_t val) |
314 | { | |
315 | APICState *s = env->apic_state; | |
0a3c5921 BS |
316 | |
317 | DPRINTF("cpu_set_apic_base: %016" PRIx64 "\n", val); | |
2c7c13d4 AJ |
318 | if (!s) |
319 | return; | |
5fafdf24 | 320 | s->apicbase = (val & 0xfffff000) | |
574bbf7b FB |
321 | (s->apicbase & (MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE)); |
322 | /* if disabled, cannot be enabled again */ | |
323 | if (!(val & MSR_IA32_APICBASE_ENABLE)) { | |
324 | s->apicbase &= ~MSR_IA32_APICBASE_ENABLE; | |
325 | env->cpuid_features &= ~CPUID_APIC; | |
326 | s->spurious_vec &= ~APIC_SV_ENABLE; | |
327 | } | |
328 | } | |
329 | ||
330 | uint64_t cpu_get_apic_base(CPUState *env) | |
331 | { | |
332 | APICState *s = env->apic_state; | |
0a3c5921 BS |
333 | |
334 | DPRINTF("cpu_get_apic_base: %016" PRIx64 "\n", | |
335 | s ? (uint64_t)s->apicbase: 0); | |
2c7c13d4 | 336 | return s ? s->apicbase : 0; |
574bbf7b FB |
337 | } |
338 | ||
9230e66e FB |
339 | void cpu_set_apic_tpr(CPUX86State *env, uint8_t val) |
340 | { | |
341 | APICState *s = env->apic_state; | |
2c7c13d4 AJ |
342 | if (!s) |
343 | return; | |
9230e66e | 344 | s->tpr = (val & 0x0f) << 4; |
d592d303 | 345 | apic_update_irq(s); |
9230e66e FB |
346 | } |
347 | ||
348 | uint8_t cpu_get_apic_tpr(CPUX86State *env) | |
349 | { | |
350 | APICState *s = env->apic_state; | |
2c7c13d4 | 351 | return s ? s->tpr >> 4 : 0; |
9230e66e FB |
352 | } |
353 | ||
d592d303 FB |
354 | /* return -1 if no bit is set */ |
355 | static int get_highest_priority_int(uint32_t *tab) | |
356 | { | |
357 | int i; | |
358 | for(i = 7; i >= 0; i--) { | |
359 | if (tab[i] != 0) { | |
3b63c04e | 360 | return i * 32 + fls_bit(tab[i]); |
d592d303 FB |
361 | } |
362 | } | |
363 | return -1; | |
364 | } | |
365 | ||
574bbf7b FB |
366 | static int apic_get_ppr(APICState *s) |
367 | { | |
368 | int tpr, isrv, ppr; | |
369 | ||
370 | tpr = (s->tpr >> 4); | |
371 | isrv = get_highest_priority_int(s->isr); | |
372 | if (isrv < 0) | |
373 | isrv = 0; | |
374 | isrv >>= 4; | |
375 | if (tpr >= isrv) | |
376 | ppr = s->tpr; | |
377 | else | |
378 | ppr = isrv << 4; | |
379 | return ppr; | |
380 | } | |
381 | ||
d592d303 FB |
382 | static int apic_get_arb_pri(APICState *s) |
383 | { | |
384 | /* XXX: arbitration */ | |
385 | return 0; | |
386 | } | |
387 | ||
574bbf7b FB |
388 | /* signal the CPU if an irq is pending */ |
389 | static void apic_update_irq(APICState *s) | |
390 | { | |
d592d303 FB |
391 | int irrv, ppr; |
392 | if (!(s->spurious_vec & APIC_SV_ENABLE)) | |
393 | return; | |
574bbf7b FB |
394 | irrv = get_highest_priority_int(s->irr); |
395 | if (irrv < 0) | |
396 | return; | |
d592d303 FB |
397 | ppr = apic_get_ppr(s); |
398 | if (ppr && (irrv & 0xf0) <= (ppr & 0xf0)) | |
574bbf7b FB |
399 | return; |
400 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_HARD); | |
401 | } | |
402 | ||
73822ec8 AL |
403 | void apic_reset_irq_delivered(void) |
404 | { | |
0a3c5921 | 405 | DPRINTF_C("%s: old coalescing %d\n", __func__, apic_irq_delivered); |
73822ec8 AL |
406 | apic_irq_delivered = 0; |
407 | } | |
408 | ||
409 | int apic_get_irq_delivered(void) | |
410 | { | |
0a3c5921 | 411 | DPRINTF_C("%s: returning coalescing %d\n", __func__, apic_irq_delivered); |
73822ec8 AL |
412 | return apic_irq_delivered; |
413 | } | |
414 | ||
574bbf7b FB |
415 | static void apic_set_irq(APICState *s, int vector_num, int trigger_mode) |
416 | { | |
73822ec8 | 417 | apic_irq_delivered += !get_bit(s->irr, vector_num); |
0a3c5921 | 418 | DPRINTF_C("%s: coalescing %d\n", __func__, apic_irq_delivered); |
73822ec8 | 419 | |
574bbf7b FB |
420 | set_bit(s->irr, vector_num); |
421 | if (trigger_mode) | |
422 | set_bit(s->tmr, vector_num); | |
423 | else | |
424 | reset_bit(s->tmr, vector_num); | |
425 | apic_update_irq(s); | |
426 | } | |
427 | ||
428 | static void apic_eoi(APICState *s) | |
429 | { | |
430 | int isrv; | |
431 | isrv = get_highest_priority_int(s->isr); | |
432 | if (isrv < 0) | |
433 | return; | |
434 | reset_bit(s->isr, isrv); | |
d592d303 FB |
435 | /* XXX: send the EOI packet to the APIC bus to allow the I/O APIC to |
436 | set the remote IRR bit for level triggered interrupts. */ | |
574bbf7b FB |
437 | apic_update_irq(s); |
438 | } | |
439 | ||
678e12cc GN |
440 | static int apic_find_dest(uint8_t dest) |
441 | { | |
442 | APICState *apic = local_apics[dest]; | |
443 | int i; | |
444 | ||
445 | if (apic && apic->id == dest) | |
446 | return dest; /* shortcut in case apic->id == apic->idx */ | |
447 | ||
448 | for (i = 0; i < MAX_APICS; i++) { | |
449 | apic = local_apics[i]; | |
450 | if (apic && apic->id == dest) | |
451 | return i; | |
452 | } | |
453 | ||
454 | return -1; | |
455 | } | |
456 | ||
d3e9db93 FB |
457 | static void apic_get_delivery_bitmask(uint32_t *deliver_bitmask, |
458 | uint8_t dest, uint8_t dest_mode) | |
d592d303 | 459 | { |
d592d303 | 460 | APICState *apic_iter; |
d3e9db93 | 461 | int i; |
d592d303 FB |
462 | |
463 | if (dest_mode == 0) { | |
d3e9db93 FB |
464 | if (dest == 0xff) { |
465 | memset(deliver_bitmask, 0xff, MAX_APIC_WORDS * sizeof(uint32_t)); | |
466 | } else { | |
678e12cc | 467 | int idx = apic_find_dest(dest); |
d3e9db93 | 468 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
678e12cc GN |
469 | if (idx >= 0) |
470 | set_bit(deliver_bitmask, idx); | |
d3e9db93 | 471 | } |
d592d303 FB |
472 | } else { |
473 | /* XXX: cluster mode */ | |
d3e9db93 FB |
474 | memset(deliver_bitmask, 0x00, MAX_APIC_WORDS * sizeof(uint32_t)); |
475 | for(i = 0; i < MAX_APICS; i++) { | |
476 | apic_iter = local_apics[i]; | |
477 | if (apic_iter) { | |
478 | if (apic_iter->dest_mode == 0xf) { | |
479 | if (dest & apic_iter->log_dest) | |
480 | set_bit(deliver_bitmask, i); | |
481 | } else if (apic_iter->dest_mode == 0x0) { | |
482 | if ((dest & 0xf0) == (apic_iter->log_dest & 0xf0) && | |
483 | (dest & apic_iter->log_dest & 0x0f)) { | |
484 | set_bit(deliver_bitmask, i); | |
485 | } | |
486 | } | |
487 | } | |
d592d303 FB |
488 | } |
489 | } | |
d592d303 FB |
490 | } |
491 | ||
492 | ||
b09ea7d5 | 493 | void apic_init_reset(CPUState *env) |
d592d303 | 494 | { |
b09ea7d5 | 495 | APICState *s = env->apic_state; |
d592d303 FB |
496 | int i; |
497 | ||
b09ea7d5 GN |
498 | if (!s) |
499 | return; | |
500 | ||
d592d303 FB |
501 | s->tpr = 0; |
502 | s->spurious_vec = 0xff; | |
503 | s->log_dest = 0; | |
e0fd8781 | 504 | s->dest_mode = 0xf; |
d592d303 FB |
505 | memset(s->isr, 0, sizeof(s->isr)); |
506 | memset(s->tmr, 0, sizeof(s->tmr)); | |
507 | memset(s->irr, 0, sizeof(s->irr)); | |
b4511723 FB |
508 | for(i = 0; i < APIC_LVT_NB; i++) |
509 | s->lvt[i] = 1 << 16; /* mask LVT */ | |
d592d303 FB |
510 | s->esr = 0; |
511 | memset(s->icr, 0, sizeof(s->icr)); | |
512 | s->divide_conf = 0; | |
513 | s->count_shift = 0; | |
514 | s->initial_count = 0; | |
515 | s->initial_count_load_time = 0; | |
516 | s->next_time = 0; | |
b09ea7d5 | 517 | s->wait_for_sipi = 1; |
3003b8bb | 518 | |
b09ea7d5 | 519 | env->halted = !(s->apicbase & MSR_IA32_APICBASE_BSP); |
d592d303 FB |
520 | } |
521 | ||
e0fd8781 FB |
522 | static void apic_startup(APICState *s, int vector_num) |
523 | { | |
b09ea7d5 GN |
524 | s->sipi_vector = vector_num; |
525 | cpu_interrupt(s->cpu_env, CPU_INTERRUPT_SIPI); | |
526 | } | |
527 | ||
528 | void apic_sipi(CPUState *env) | |
529 | { | |
530 | APICState *s = env->apic_state; | |
531 | ||
532 | cpu_reset_interrupt(env, CPU_INTERRUPT_SIPI); | |
533 | ||
534 | if (!s->wait_for_sipi) | |
e0fd8781 | 535 | return; |
b09ea7d5 | 536 | |
e0fd8781 | 537 | env->eip = 0; |
b09ea7d5 | 538 | cpu_x86_load_seg_cache(env, R_CS, s->sipi_vector << 8, s->sipi_vector << 12, |
19a2223f | 539 | env->segs[R_CS].limit, env->segs[R_CS].flags); |
ce5232c5 | 540 | env->halted = 0; |
b09ea7d5 | 541 | s->wait_for_sipi = 0; |
e0fd8781 FB |
542 | } |
543 | ||
d592d303 FB |
544 | static void apic_deliver(APICState *s, uint8_t dest, uint8_t dest_mode, |
545 | uint8_t delivery_mode, uint8_t vector_num, | |
546 | uint8_t polarity, uint8_t trigger_mode) | |
547 | { | |
d3e9db93 | 548 | uint32_t deliver_bitmask[MAX_APIC_WORDS]; |
d592d303 FB |
549 | int dest_shorthand = (s->icr[0] >> 18) & 3; |
550 | APICState *apic_iter; | |
551 | ||
e0fd8781 | 552 | switch (dest_shorthand) { |
d3e9db93 FB |
553 | case 0: |
554 | apic_get_delivery_bitmask(deliver_bitmask, dest, dest_mode); | |
555 | break; | |
556 | case 1: | |
557 | memset(deliver_bitmask, 0x00, sizeof(deliver_bitmask)); | |
678e12cc | 558 | set_bit(deliver_bitmask, s->idx); |
d3e9db93 FB |
559 | break; |
560 | case 2: | |
561 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
562 | break; | |
563 | case 3: | |
564 | memset(deliver_bitmask, 0xff, sizeof(deliver_bitmask)); | |
678e12cc | 565 | reset_bit(deliver_bitmask, s->idx); |
d3e9db93 | 566 | break; |
e0fd8781 FB |
567 | } |
568 | ||
d592d303 | 569 | switch (delivery_mode) { |
d592d303 FB |
570 | case APIC_DM_INIT: |
571 | { | |
572 | int trig_mode = (s->icr[0] >> 15) & 1; | |
573 | int level = (s->icr[0] >> 14) & 1; | |
574 | if (level == 0 && trig_mode == 1) { | |
5fafdf24 | 575 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 576 | apic_iter->arb_id = apic_iter->id ); |
d592d303 FB |
577 | return; |
578 | } | |
579 | } | |
580 | break; | |
581 | ||
582 | case APIC_DM_SIPI: | |
5fafdf24 | 583 | foreach_apic(apic_iter, deliver_bitmask, |
d3e9db93 | 584 | apic_startup(apic_iter, vector_num) ); |
d592d303 FB |
585 | return; |
586 | } | |
587 | ||
d592d303 FB |
588 | apic_bus_deliver(deliver_bitmask, delivery_mode, vector_num, polarity, |
589 | trigger_mode); | |
590 | } | |
591 | ||
cf6d64bf | 592 | int apic_get_interrupt(APICState *s) |
574bbf7b | 593 | { |
574bbf7b FB |
594 | int intno; |
595 | ||
596 | /* if the APIC is installed or enabled, we let the 8259 handle the | |
597 | IRQs */ | |
598 | if (!s) | |
599 | return -1; | |
600 | if (!(s->spurious_vec & APIC_SV_ENABLE)) | |
601 | return -1; | |
3b46e624 | 602 | |
574bbf7b FB |
603 | /* XXX: spurious IRQ handling */ |
604 | intno = get_highest_priority_int(s->irr); | |
605 | if (intno < 0) | |
606 | return -1; | |
d592d303 FB |
607 | if (s->tpr && intno <= s->tpr) |
608 | return s->spurious_vec & 0xff; | |
b4511723 | 609 | reset_bit(s->irr, intno); |
574bbf7b FB |
610 | set_bit(s->isr, intno); |
611 | apic_update_irq(s); | |
612 | return intno; | |
613 | } | |
614 | ||
cf6d64bf | 615 | int apic_accept_pic_intr(APICState *s) |
0e21e12b | 616 | { |
0e21e12b TS |
617 | uint32_t lvt0; |
618 | ||
619 | if (!s) | |
620 | return -1; | |
621 | ||
622 | lvt0 = s->lvt[APIC_LVT_LINT0]; | |
623 | ||
a5b38b51 AJ |
624 | if ((s->apicbase & MSR_IA32_APICBASE_ENABLE) == 0 || |
625 | (lvt0 & APIC_LVT_MASKED) == 0) | |
0e21e12b TS |
626 | return 1; |
627 | ||
628 | return 0; | |
629 | } | |
630 | ||
574bbf7b FB |
631 | static uint32_t apic_get_current_count(APICState *s) |
632 | { | |
633 | int64_t d; | |
634 | uint32_t val; | |
5fafdf24 | 635 | d = (qemu_get_clock(vm_clock) - s->initial_count_load_time) >> |
574bbf7b FB |
636 | s->count_shift; |
637 | if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) { | |
638 | /* periodic */ | |
d592d303 | 639 | val = s->initial_count - (d % ((uint64_t)s->initial_count + 1)); |
574bbf7b FB |
640 | } else { |
641 | if (d >= s->initial_count) | |
642 | val = 0; | |
643 | else | |
644 | val = s->initial_count - d; | |
645 | } | |
646 | return val; | |
647 | } | |
648 | ||
649 | static void apic_timer_update(APICState *s, int64_t current_time) | |
650 | { | |
651 | int64_t next_time, d; | |
3b46e624 | 652 | |
574bbf7b | 653 | if (!(s->lvt[APIC_LVT_TIMER] & APIC_LVT_MASKED)) { |
5fafdf24 | 654 | d = (current_time - s->initial_count_load_time) >> |
574bbf7b FB |
655 | s->count_shift; |
656 | if (s->lvt[APIC_LVT_TIMER] & APIC_LVT_TIMER_PERIODIC) { | |
681f8c29 AL |
657 | if (!s->initial_count) |
658 | goto no_timer; | |
d592d303 | 659 | d = ((d / ((uint64_t)s->initial_count + 1)) + 1) * ((uint64_t)s->initial_count + 1); |
574bbf7b FB |
660 | } else { |
661 | if (d >= s->initial_count) | |
662 | goto no_timer; | |
d592d303 | 663 | d = (uint64_t)s->initial_count + 1; |
574bbf7b FB |
664 | } |
665 | next_time = s->initial_count_load_time + (d << s->count_shift); | |
666 | qemu_mod_timer(s->timer, next_time); | |
667 | s->next_time = next_time; | |
668 | } else { | |
669 | no_timer: | |
670 | qemu_del_timer(s->timer); | |
671 | } | |
672 | } | |
673 | ||
674 | static void apic_timer(void *opaque) | |
675 | { | |
676 | APICState *s = opaque; | |
677 | ||
cf6d64bf | 678 | apic_local_deliver(s, APIC_LVT_TIMER); |
574bbf7b FB |
679 | apic_timer_update(s, s->next_time); |
680 | } | |
681 | ||
c227f099 | 682 | static uint32_t apic_mem_readb(void *opaque, target_phys_addr_t addr) |
574bbf7b FB |
683 | { |
684 | return 0; | |
685 | } | |
686 | ||
c227f099 | 687 | static uint32_t apic_mem_readw(void *opaque, target_phys_addr_t addr) |
574bbf7b FB |
688 | { |
689 | return 0; | |
690 | } | |
691 | ||
c227f099 | 692 | static void apic_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val) |
574bbf7b FB |
693 | { |
694 | } | |
695 | ||
c227f099 | 696 | static void apic_mem_writew(void *opaque, target_phys_addr_t addr, uint32_t val) |
574bbf7b FB |
697 | { |
698 | } | |
699 | ||
c227f099 | 700 | static uint32_t apic_mem_readl(void *opaque, target_phys_addr_t addr) |
574bbf7b FB |
701 | { |
702 | CPUState *env; | |
703 | APICState *s; | |
704 | uint32_t val; | |
705 | int index; | |
706 | ||
707 | env = cpu_single_env; | |
708 | if (!env) | |
709 | return 0; | |
710 | s = env->apic_state; | |
711 | ||
712 | index = (addr >> 4) & 0xff; | |
713 | switch(index) { | |
714 | case 0x02: /* id */ | |
715 | val = s->id << 24; | |
716 | break; | |
717 | case 0x03: /* version */ | |
718 | val = 0x11 | ((APIC_LVT_NB - 1) << 16); /* version 0x11 */ | |
719 | break; | |
720 | case 0x08: | |
721 | val = s->tpr; | |
722 | break; | |
d592d303 FB |
723 | case 0x09: |
724 | val = apic_get_arb_pri(s); | |
725 | break; | |
574bbf7b FB |
726 | case 0x0a: |
727 | /* ppr */ | |
728 | val = apic_get_ppr(s); | |
729 | break; | |
b237db36 AJ |
730 | case 0x0b: |
731 | val = 0; | |
732 | break; | |
d592d303 FB |
733 | case 0x0d: |
734 | val = s->log_dest << 24; | |
735 | break; | |
736 | case 0x0e: | |
737 | val = s->dest_mode << 28; | |
738 | break; | |
574bbf7b FB |
739 | case 0x0f: |
740 | val = s->spurious_vec; | |
741 | break; | |
742 | case 0x10 ... 0x17: | |
743 | val = s->isr[index & 7]; | |
744 | break; | |
745 | case 0x18 ... 0x1f: | |
746 | val = s->tmr[index & 7]; | |
747 | break; | |
748 | case 0x20 ... 0x27: | |
749 | val = s->irr[index & 7]; | |
750 | break; | |
751 | case 0x28: | |
752 | val = s->esr; | |
753 | break; | |
574bbf7b FB |
754 | case 0x30: |
755 | case 0x31: | |
756 | val = s->icr[index & 1]; | |
757 | break; | |
e0fd8781 FB |
758 | case 0x32 ... 0x37: |
759 | val = s->lvt[index - 0x32]; | |
760 | break; | |
574bbf7b FB |
761 | case 0x38: |
762 | val = s->initial_count; | |
763 | break; | |
764 | case 0x39: | |
765 | val = apic_get_current_count(s); | |
766 | break; | |
767 | case 0x3e: | |
768 | val = s->divide_conf; | |
769 | break; | |
770 | default: | |
771 | s->esr |= ESR_ILLEGAL_ADDRESS; | |
772 | val = 0; | |
773 | break; | |
774 | } | |
0a3c5921 | 775 | DPRINTF("read: " TARGET_FMT_plx " = %08x\n", addr, val); |
574bbf7b FB |
776 | return val; |
777 | } | |
778 | ||
c227f099 | 779 | static void apic_send_msi(target_phys_addr_t addr, uint32 data) |
54c96da7 MT |
780 | { |
781 | uint8_t dest = (addr & MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT; | |
782 | uint8_t vector = (data & MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT; | |
783 | uint8_t dest_mode = (addr >> MSI_ADDR_DEST_MODE_SHIFT) & 0x1; | |
784 | uint8_t trigger_mode = (data >> MSI_DATA_TRIGGER_SHIFT) & 0x1; | |
785 | uint8_t delivery = (data >> MSI_DATA_DELIVERY_MODE_SHIFT) & 0x7; | |
786 | /* XXX: Ignore redirection hint. */ | |
787 | apic_deliver_irq(dest, dest_mode, delivery, vector, 0, trigger_mode); | |
788 | } | |
789 | ||
c227f099 | 790 | static void apic_mem_writel(void *opaque, target_phys_addr_t addr, uint32_t val) |
574bbf7b FB |
791 | { |
792 | CPUState *env; | |
793 | APICState *s; | |
54c96da7 MT |
794 | int index = (addr >> 4) & 0xff; |
795 | if (addr > 0xfff || !index) { | |
796 | /* MSI and MMIO APIC are at the same memory location, | |
797 | * but actually not on the global bus: MSI is on PCI bus | |
798 | * APIC is connected directly to the CPU. | |
799 | * Mapping them on the global bus happens to work because | |
800 | * MSI registers are reserved in APIC MMIO and vice versa. */ | |
801 | apic_send_msi(addr, val); | |
802 | return; | |
803 | } | |
574bbf7b FB |
804 | |
805 | env = cpu_single_env; | |
806 | if (!env) | |
807 | return; | |
808 | s = env->apic_state; | |
809 | ||
0a3c5921 | 810 | DPRINTF("write: " TARGET_FMT_plx " = %08x\n", addr, val); |
574bbf7b | 811 | |
574bbf7b FB |
812 | switch(index) { |
813 | case 0x02: | |
814 | s->id = (val >> 24); | |
815 | break; | |
e0fd8781 FB |
816 | case 0x03: |
817 | break; | |
574bbf7b FB |
818 | case 0x08: |
819 | s->tpr = val; | |
d592d303 | 820 | apic_update_irq(s); |
574bbf7b | 821 | break; |
e0fd8781 FB |
822 | case 0x09: |
823 | case 0x0a: | |
824 | break; | |
574bbf7b FB |
825 | case 0x0b: /* EOI */ |
826 | apic_eoi(s); | |
827 | break; | |
d592d303 FB |
828 | case 0x0d: |
829 | s->log_dest = val >> 24; | |
830 | break; | |
831 | case 0x0e: | |
832 | s->dest_mode = val >> 28; | |
833 | break; | |
574bbf7b FB |
834 | case 0x0f: |
835 | s->spurious_vec = val & 0x1ff; | |
d592d303 | 836 | apic_update_irq(s); |
574bbf7b | 837 | break; |
e0fd8781 FB |
838 | case 0x10 ... 0x17: |
839 | case 0x18 ... 0x1f: | |
840 | case 0x20 ... 0x27: | |
841 | case 0x28: | |
842 | break; | |
574bbf7b | 843 | case 0x30: |
d592d303 FB |
844 | s->icr[0] = val; |
845 | apic_deliver(s, (s->icr[1] >> 24) & 0xff, (s->icr[0] >> 11) & 1, | |
846 | (s->icr[0] >> 8) & 7, (s->icr[0] & 0xff), | |
847 | (s->icr[0] >> 14) & 1, (s->icr[0] >> 15) & 1); | |
848 | break; | |
574bbf7b | 849 | case 0x31: |
d592d303 | 850 | s->icr[1] = val; |
574bbf7b FB |
851 | break; |
852 | case 0x32 ... 0x37: | |
853 | { | |
854 | int n = index - 0x32; | |
855 | s->lvt[n] = val; | |
856 | if (n == APIC_LVT_TIMER) | |
857 | apic_timer_update(s, qemu_get_clock(vm_clock)); | |
858 | } | |
859 | break; | |
860 | case 0x38: | |
861 | s->initial_count = val; | |
862 | s->initial_count_load_time = qemu_get_clock(vm_clock); | |
863 | apic_timer_update(s, s->initial_count_load_time); | |
864 | break; | |
e0fd8781 FB |
865 | case 0x39: |
866 | break; | |
574bbf7b FB |
867 | case 0x3e: |
868 | { | |
869 | int v; | |
870 | s->divide_conf = val & 0xb; | |
871 | v = (s->divide_conf & 3) | ((s->divide_conf >> 1) & 4); | |
872 | s->count_shift = (v + 1) & 7; | |
873 | } | |
874 | break; | |
875 | default: | |
876 | s->esr |= ESR_ILLEGAL_ADDRESS; | |
877 | break; | |
878 | } | |
879 | } | |
880 | ||
695dcf71 JQ |
881 | /* This function is only used for old state version 1 and 2 */ |
882 | static int apic_load_old(QEMUFile *f, void *opaque, int version_id) | |
d592d303 FB |
883 | { |
884 | APICState *s = opaque; | |
885 | int i; | |
886 | ||
e6cf6a8c | 887 | if (version_id > 2) |
d592d303 FB |
888 | return -EINVAL; |
889 | ||
890 | /* XXX: what if the base changes? (registered memory regions) */ | |
891 | qemu_get_be32s(f, &s->apicbase); | |
892 | qemu_get_8s(f, &s->id); | |
893 | qemu_get_8s(f, &s->arb_id); | |
894 | qemu_get_8s(f, &s->tpr); | |
895 | qemu_get_be32s(f, &s->spurious_vec); | |
896 | qemu_get_8s(f, &s->log_dest); | |
897 | qemu_get_8s(f, &s->dest_mode); | |
898 | for (i = 0; i < 8; i++) { | |
899 | qemu_get_be32s(f, &s->isr[i]); | |
900 | qemu_get_be32s(f, &s->tmr[i]); | |
901 | qemu_get_be32s(f, &s->irr[i]); | |
902 | } | |
903 | for (i = 0; i < APIC_LVT_NB; i++) { | |
904 | qemu_get_be32s(f, &s->lvt[i]); | |
905 | } | |
906 | qemu_get_be32s(f, &s->esr); | |
907 | qemu_get_be32s(f, &s->icr[0]); | |
908 | qemu_get_be32s(f, &s->icr[1]); | |
909 | qemu_get_be32s(f, &s->divide_conf); | |
bee8d684 | 910 | s->count_shift=qemu_get_be32(f); |
d592d303 | 911 | qemu_get_be32s(f, &s->initial_count); |
bee8d684 TS |
912 | s->initial_count_load_time=qemu_get_be64(f); |
913 | s->next_time=qemu_get_be64(f); | |
e6cf6a8c FB |
914 | |
915 | if (version_id >= 2) | |
916 | qemu_get_timer(f, s->timer); | |
d592d303 FB |
917 | return 0; |
918 | } | |
574bbf7b | 919 | |
695dcf71 JQ |
920 | static const VMStateDescription vmstate_apic = { |
921 | .name = "apic", | |
922 | .version_id = 3, | |
923 | .minimum_version_id = 3, | |
924 | .minimum_version_id_old = 1, | |
925 | .load_state_old = apic_load_old, | |
926 | .fields = (VMStateField []) { | |
927 | VMSTATE_UINT32(apicbase, APICState), | |
928 | VMSTATE_UINT8(id, APICState), | |
929 | VMSTATE_UINT8(arb_id, APICState), | |
930 | VMSTATE_UINT8(tpr, APICState), | |
931 | VMSTATE_UINT32(spurious_vec, APICState), | |
932 | VMSTATE_UINT8(log_dest, APICState), | |
933 | VMSTATE_UINT8(dest_mode, APICState), | |
934 | VMSTATE_UINT32_ARRAY(isr, APICState, 8), | |
935 | VMSTATE_UINT32_ARRAY(tmr, APICState, 8), | |
936 | VMSTATE_UINT32_ARRAY(irr, APICState, 8), | |
937 | VMSTATE_UINT32_ARRAY(lvt, APICState, APIC_LVT_NB), | |
938 | VMSTATE_UINT32(esr, APICState), | |
939 | VMSTATE_UINT32_ARRAY(icr, APICState, 2), | |
940 | VMSTATE_UINT32(divide_conf, APICState), | |
941 | VMSTATE_INT32(count_shift, APICState), | |
942 | VMSTATE_UINT32(initial_count, APICState), | |
943 | VMSTATE_INT64(initial_count_load_time, APICState), | |
944 | VMSTATE_INT64(next_time, APICState), | |
945 | VMSTATE_TIMER(timer, APICState), | |
946 | VMSTATE_END_OF_LIST() | |
947 | } | |
948 | }; | |
949 | ||
d592d303 FB |
950 | static void apic_reset(void *opaque) |
951 | { | |
952 | APICState *s = opaque; | |
4c0960c0 | 953 | int bsp; |
fec5fa02 | 954 | |
4c0960c0 | 955 | bsp = cpu_is_bsp(s->cpu_env); |
fec5fa02 | 956 | s->apicbase = 0xfee00000 | |
678e12cc | 957 | (bsp ? MSR_IA32_APICBASE_BSP : 0) | MSR_IA32_APICBASE_ENABLE; |
fec5fa02 | 958 | |
b09ea7d5 GN |
959 | cpu_reset(s->cpu_env); |
960 | apic_init_reset(s->cpu_env); | |
0e21e12b | 961 | |
678e12cc | 962 | if (bsp) { |
a5b38b51 AJ |
963 | /* |
964 | * LINT0 delivery mode on CPU #0 is set to ExtInt at initialization | |
965 | * time typically by BIOS, so PIC interrupt can be delivered to the | |
966 | * processor when local APIC is enabled. | |
967 | */ | |
968 | s->lvt[APIC_LVT_LINT0] = 0x700; | |
969 | } | |
d592d303 | 970 | } |
574bbf7b | 971 | |
d60efc6b | 972 | static CPUReadMemoryFunc * const apic_mem_read[3] = { |
574bbf7b FB |
973 | apic_mem_readb, |
974 | apic_mem_readw, | |
975 | apic_mem_readl, | |
976 | }; | |
977 | ||
d60efc6b | 978 | static CPUWriteMemoryFunc * const apic_mem_write[3] = { |
574bbf7b FB |
979 | apic_mem_writeb, |
980 | apic_mem_writew, | |
981 | apic_mem_writel, | |
982 | }; | |
983 | ||
984 | int apic_init(CPUState *env) | |
985 | { | |
986 | APICState *s; | |
574bbf7b | 987 | |
678e12cc | 988 | if (last_apic_idx >= MAX_APICS) |
d3e9db93 | 989 | return -1; |
d592d303 | 990 | s = qemu_mallocz(sizeof(APICState)); |
574bbf7b | 991 | env->apic_state = s; |
678e12cc GN |
992 | s->idx = last_apic_idx++; |
993 | s->id = env->cpuid_apic_id; | |
574bbf7b | 994 | s->cpu_env = env; |
574bbf7b | 995 | |
54c96da7 | 996 | msix_supported = 1; |
0e21e12b | 997 | |
d592d303 | 998 | /* XXX: mapping more APICs at the same memory location */ |
574bbf7b FB |
999 | if (apic_io_memory == 0) { |
1000 | /* NOTE: the APIC is directly connected to the CPU - it is not | |
1001 | on the global memory bus. */ | |
1eed09cb | 1002 | apic_io_memory = cpu_register_io_memory(apic_mem_read, |
574bbf7b | 1003 | apic_mem_write, NULL); |
54c96da7 MT |
1004 | /* XXX: what if the base changes? */ |
1005 | cpu_register_physical_memory(MSI_ADDR_BASE, MSI_ADDR_SIZE, | |
d592d303 | 1006 | apic_io_memory); |
574bbf7b FB |
1007 | } |
1008 | s->timer = qemu_new_timer(vm_clock, apic_timer, s); | |
d592d303 | 1009 | |
695dcf71 | 1010 | vmstate_register(s->idx, &vmstate_apic, s); |
a08d4367 | 1011 | qemu_register_reset(apic_reset, s); |
3b46e624 | 1012 | |
678e12cc | 1013 | local_apics[s->idx] = s; |
d592d303 FB |
1014 | return 0; |
1015 | } |