]>
Commit | Line | Data |
---|---|---|
8dd3dca3 AJ |
1 | #include "hw/hw.h" |
2 | #include "hw/boards.h" | |
0d09e41a PB |
3 | #include "hw/i386/pc.h" |
4 | #include "hw/isa/isa.h" | |
8dd3dca3 | 5 | |
2b41f10e | 6 | #include "cpu.h" |
9c17d615 | 7 | #include "sysemu/kvm.h" |
8dd3dca3 | 8 | |
66e6d55b JQ |
9 | static const VMStateDescription vmstate_segment = { |
10 | .name = "segment", | |
11 | .version_id = 1, | |
12 | .minimum_version_id = 1, | |
d49805ae | 13 | .fields = (VMStateField[]) { |
66e6d55b JQ |
14 | VMSTATE_UINT32(selector, SegmentCache), |
15 | VMSTATE_UINTTL(base, SegmentCache), | |
16 | VMSTATE_UINT32(limit, SegmentCache), | |
17 | VMSTATE_UINT32(flags, SegmentCache), | |
18 | VMSTATE_END_OF_LIST() | |
19 | } | |
20 | }; | |
21 | ||
0cb892aa JQ |
22 | #define VMSTATE_SEGMENT(_field, _state) { \ |
23 | .name = (stringify(_field)), \ | |
24 | .size = sizeof(SegmentCache), \ | |
25 | .vmsd = &vmstate_segment, \ | |
26 | .flags = VMS_STRUCT, \ | |
27 | .offset = offsetof(_state, _field) \ | |
28 | + type_check(SegmentCache,typeof_field(_state, _field)) \ | |
8dd3dca3 AJ |
29 | } |
30 | ||
0cb892aa JQ |
31 | #define VMSTATE_SEGMENT_ARRAY(_field, _state, _n) \ |
32 | VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_segment, SegmentCache) | |
8dd3dca3 | 33 | |
fc3b0aa2 JQ |
34 | static const VMStateDescription vmstate_xmm_reg = { |
35 | .name = "xmm_reg", | |
36 | .version_id = 1, | |
37 | .minimum_version_id = 1, | |
d49805ae | 38 | .fields = (VMStateField[]) { |
fc3b0aa2 JQ |
39 | VMSTATE_UINT64(XMM_Q(0), XMMReg), |
40 | VMSTATE_UINT64(XMM_Q(1), XMMReg), | |
41 | VMSTATE_END_OF_LIST() | |
42 | } | |
43 | }; | |
44 | ||
a03c3e90 PB |
45 | #define VMSTATE_XMM_REGS(_field, _state, _start) \ |
46 | VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ | |
47 | vmstate_xmm_reg, XMMReg) | |
fc3b0aa2 | 48 | |
b7711471 | 49 | /* YMMH format is the same as XMM, but for bits 128-255 */ |
f1665b21 SY |
50 | static const VMStateDescription vmstate_ymmh_reg = { |
51 | .name = "ymmh_reg", | |
52 | .version_id = 1, | |
53 | .minimum_version_id = 1, | |
d49805ae | 54 | .fields = (VMStateField[]) { |
b7711471 PB |
55 | VMSTATE_UINT64(XMM_Q(2), XMMReg), |
56 | VMSTATE_UINT64(XMM_Q(3), XMMReg), | |
f1665b21 SY |
57 | VMSTATE_END_OF_LIST() |
58 | } | |
59 | }; | |
60 | ||
a03c3e90 PB |
61 | #define VMSTATE_YMMH_REGS_VARS(_field, _state, _start, _v) \ |
62 | VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, _v, \ | |
63 | vmstate_ymmh_reg, XMMReg) | |
f1665b21 | 64 | |
9aecd6f8 CP |
65 | static const VMStateDescription vmstate_zmmh_reg = { |
66 | .name = "zmmh_reg", | |
67 | .version_id = 1, | |
68 | .minimum_version_id = 1, | |
69 | .fields = (VMStateField[]) { | |
b7711471 PB |
70 | VMSTATE_UINT64(XMM_Q(4), XMMReg), |
71 | VMSTATE_UINT64(XMM_Q(5), XMMReg), | |
72 | VMSTATE_UINT64(XMM_Q(6), XMMReg), | |
73 | VMSTATE_UINT64(XMM_Q(7), XMMReg), | |
9aecd6f8 CP |
74 | VMSTATE_END_OF_LIST() |
75 | } | |
76 | }; | |
77 | ||
a03c3e90 PB |
78 | #define VMSTATE_ZMMH_REGS_VARS(_field, _state, _start) \ |
79 | VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ | |
b7711471 | 80 | vmstate_zmmh_reg, XMMReg) |
9aecd6f8 CP |
81 | |
82 | #ifdef TARGET_X86_64 | |
83 | static const VMStateDescription vmstate_hi16_zmm_reg = { | |
84 | .name = "hi16_zmm_reg", | |
85 | .version_id = 1, | |
86 | .minimum_version_id = 1, | |
87 | .fields = (VMStateField[]) { | |
b7711471 PB |
88 | VMSTATE_UINT64(XMM_Q(0), XMMReg), |
89 | VMSTATE_UINT64(XMM_Q(1), XMMReg), | |
90 | VMSTATE_UINT64(XMM_Q(2), XMMReg), | |
91 | VMSTATE_UINT64(XMM_Q(3), XMMReg), | |
92 | VMSTATE_UINT64(XMM_Q(4), XMMReg), | |
93 | VMSTATE_UINT64(XMM_Q(5), XMMReg), | |
94 | VMSTATE_UINT64(XMM_Q(6), XMMReg), | |
95 | VMSTATE_UINT64(XMM_Q(7), XMMReg), | |
9aecd6f8 CP |
96 | VMSTATE_END_OF_LIST() |
97 | } | |
98 | }; | |
99 | ||
a03c3e90 PB |
100 | #define VMSTATE_Hi16_ZMM_REGS_VARS(_field, _state, _start) \ |
101 | VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ | |
b7711471 | 102 | vmstate_hi16_zmm_reg, XMMReg) |
9aecd6f8 CP |
103 | #endif |
104 | ||
79e9ebeb LJ |
105 | static const VMStateDescription vmstate_bnd_regs = { |
106 | .name = "bnd_regs", | |
107 | .version_id = 1, | |
108 | .minimum_version_id = 1, | |
d49805ae | 109 | .fields = (VMStateField[]) { |
79e9ebeb LJ |
110 | VMSTATE_UINT64(lb, BNDReg), |
111 | VMSTATE_UINT64(ub, BNDReg), | |
112 | VMSTATE_END_OF_LIST() | |
113 | } | |
114 | }; | |
115 | ||
116 | #define VMSTATE_BND_REGS(_field, _state, _n) \ | |
117 | VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_bnd_regs, BNDReg) | |
118 | ||
216c07c3 JQ |
119 | static const VMStateDescription vmstate_mtrr_var = { |
120 | .name = "mtrr_var", | |
121 | .version_id = 1, | |
122 | .minimum_version_id = 1, | |
d49805ae | 123 | .fields = (VMStateField[]) { |
216c07c3 JQ |
124 | VMSTATE_UINT64(base, MTRRVar), |
125 | VMSTATE_UINT64(mask, MTRRVar), | |
126 | VMSTATE_END_OF_LIST() | |
127 | } | |
128 | }; | |
129 | ||
0cb892aa JQ |
130 | #define VMSTATE_MTRR_VARS(_field, _state, _n, _v) \ |
131 | VMSTATE_STRUCT_ARRAY(_field, _state, _n, _v, vmstate_mtrr_var, MTRRVar) | |
216c07c3 | 132 | |
0cb892aa | 133 | static void put_fpreg_error(QEMUFile *f, void *opaque, size_t size) |
216c07c3 | 134 | { |
0cb892aa JQ |
135 | fprintf(stderr, "call put_fpreg() with invalid arguments\n"); |
136 | exit(0); | |
216c07c3 JQ |
137 | } |
138 | ||
3c8ce630 JQ |
139 | /* XXX: add that in a FPU generic layer */ |
140 | union x86_longdouble { | |
141 | uint64_t mant; | |
142 | uint16_t exp; | |
143 | }; | |
144 | ||
145 | #define MANTD1(fp) (fp & ((1LL << 52) - 1)) | |
146 | #define EXPBIAS1 1023 | |
147 | #define EXPD1(fp) ((fp >> 52) & 0x7FF) | |
148 | #define SIGND1(fp) ((fp >> 32) & 0x80000000) | |
149 | ||
150 | static void fp64_to_fp80(union x86_longdouble *p, uint64_t temp) | |
151 | { | |
152 | int e; | |
153 | /* mantissa */ | |
154 | p->mant = (MANTD1(temp) << 11) | (1LL << 63); | |
155 | /* exponent + sign */ | |
156 | e = EXPD1(temp) - EXPBIAS1 + 16383; | |
157 | e |= SIGND1(temp) >> 16; | |
158 | p->exp = e; | |
159 | } | |
160 | ||
161 | static int get_fpreg(QEMUFile *f, void *opaque, size_t size) | |
162 | { | |
163 | FPReg *fp_reg = opaque; | |
164 | uint64_t mant; | |
165 | uint16_t exp; | |
166 | ||
167 | qemu_get_be64s(f, &mant); | |
168 | qemu_get_be16s(f, &exp); | |
169 | fp_reg->d = cpu_set_fp80(mant, exp); | |
170 | return 0; | |
171 | } | |
172 | ||
173 | static void put_fpreg(QEMUFile *f, void *opaque, size_t size) | |
174 | { | |
175 | FPReg *fp_reg = opaque; | |
176 | uint64_t mant; | |
177 | uint16_t exp; | |
178 | /* we save the real CPU data (in case of MMX usage only 'mant' | |
179 | contains the MMX register */ | |
180 | cpu_get_fp80(&mant, &exp, fp_reg->d); | |
181 | qemu_put_be64s(f, &mant); | |
182 | qemu_put_be16s(f, &exp); | |
183 | } | |
184 | ||
976b2037 | 185 | static const VMStateInfo vmstate_fpreg = { |
0cb892aa JQ |
186 | .name = "fpreg", |
187 | .get = get_fpreg, | |
188 | .put = put_fpreg, | |
189 | }; | |
190 | ||
3c8ce630 JQ |
191 | static int get_fpreg_1_mmx(QEMUFile *f, void *opaque, size_t size) |
192 | { | |
193 | union x86_longdouble *p = opaque; | |
194 | uint64_t mant; | |
195 | ||
196 | qemu_get_be64s(f, &mant); | |
197 | p->mant = mant; | |
198 | p->exp = 0xffff; | |
199 | return 0; | |
200 | } | |
201 | ||
976b2037 | 202 | static const VMStateInfo vmstate_fpreg_1_mmx = { |
0cb892aa JQ |
203 | .name = "fpreg_1_mmx", |
204 | .get = get_fpreg_1_mmx, | |
205 | .put = put_fpreg_error, | |
206 | }; | |
207 | ||
3c8ce630 JQ |
208 | static int get_fpreg_1_no_mmx(QEMUFile *f, void *opaque, size_t size) |
209 | { | |
210 | union x86_longdouble *p = opaque; | |
211 | uint64_t mant; | |
212 | ||
213 | qemu_get_be64s(f, &mant); | |
214 | fp64_to_fp80(p, mant); | |
215 | return 0; | |
216 | } | |
217 | ||
976b2037 | 218 | static const VMStateInfo vmstate_fpreg_1_no_mmx = { |
0cb892aa JQ |
219 | .name = "fpreg_1_no_mmx", |
220 | .get = get_fpreg_1_no_mmx, | |
221 | .put = put_fpreg_error, | |
222 | }; | |
223 | ||
224 | static bool fpregs_is_0(void *opaque, int version_id) | |
225 | { | |
f56e3a14 AF |
226 | X86CPU *cpu = opaque; |
227 | CPUX86State *env = &cpu->env; | |
0cb892aa JQ |
228 | |
229 | return (env->fpregs_format_vmstate == 0); | |
230 | } | |
231 | ||
232 | static bool fpregs_is_1_mmx(void *opaque, int version_id) | |
233 | { | |
f56e3a14 AF |
234 | X86CPU *cpu = opaque; |
235 | CPUX86State *env = &cpu->env; | |
0cb892aa JQ |
236 | int guess_mmx; |
237 | ||
238 | guess_mmx = ((env->fptag_vmstate == 0xff) && | |
239 | (env->fpus_vmstate & 0x3800) == 0); | |
240 | return (guess_mmx && (env->fpregs_format_vmstate == 1)); | |
241 | } | |
242 | ||
243 | static bool fpregs_is_1_no_mmx(void *opaque, int version_id) | |
244 | { | |
f56e3a14 AF |
245 | X86CPU *cpu = opaque; |
246 | CPUX86State *env = &cpu->env; | |
0cb892aa JQ |
247 | int guess_mmx; |
248 | ||
249 | guess_mmx = ((env->fptag_vmstate == 0xff) && | |
250 | (env->fpus_vmstate & 0x3800) == 0); | |
251 | return (!guess_mmx && (env->fpregs_format_vmstate == 1)); | |
252 | } | |
253 | ||
254 | #define VMSTATE_FP_REGS(_field, _state, _n) \ | |
255 | VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_0, vmstate_fpreg, FPReg), \ | |
256 | VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_1_mmx, vmstate_fpreg_1_mmx, FPReg), \ | |
257 | VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_1_no_mmx, vmstate_fpreg_1_no_mmx, FPReg) | |
258 | ||
0cb892aa JQ |
259 | static bool version_is_5(void *opaque, int version_id) |
260 | { | |
261 | return version_id == 5; | |
262 | } | |
263 | ||
264 | #ifdef TARGET_X86_64 | |
265 | static bool less_than_7(void *opaque, int version_id) | |
266 | { | |
267 | return version_id < 7; | |
268 | } | |
269 | ||
270 | static int get_uint64_as_uint32(QEMUFile *f, void *pv, size_t size) | |
271 | { | |
272 | uint64_t *v = pv; | |
273 | *v = qemu_get_be32(f); | |
274 | return 0; | |
275 | } | |
276 | ||
277 | static void put_uint64_as_uint32(QEMUFile *f, void *pv, size_t size) | |
278 | { | |
279 | uint64_t *v = pv; | |
280 | qemu_put_be32(f, *v); | |
281 | } | |
282 | ||
976b2037 | 283 | static const VMStateInfo vmstate_hack_uint64_as_uint32 = { |
0cb892aa JQ |
284 | .name = "uint64_as_uint32", |
285 | .get = get_uint64_as_uint32, | |
286 | .put = put_uint64_as_uint32, | |
287 | }; | |
288 | ||
289 | #define VMSTATE_HACK_UINT32(_f, _s, _t) \ | |
d4829d49 | 290 | VMSTATE_SINGLE_TEST(_f, _s, _t, 0, vmstate_hack_uint64_as_uint32, uint64_t) |
0cb892aa JQ |
291 | #endif |
292 | ||
c4c38c8c | 293 | static void cpu_pre_save(void *opaque) |
8dd3dca3 | 294 | { |
f56e3a14 AF |
295 | X86CPU *cpu = opaque; |
296 | CPUX86State *env = &cpu->env; | |
0e607a80 | 297 | int i; |
8dd3dca3 | 298 | |
8dd3dca3 | 299 | /* FPU */ |
67b8f419 | 300 | env->fpus_vmstate = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11; |
cdc0c58f | 301 | env->fptag_vmstate = 0; |
8dd3dca3 | 302 | for(i = 0; i < 8; i++) { |
cdc0c58f | 303 | env->fptag_vmstate |= ((!env->fptags[i]) << i); |
8dd3dca3 AJ |
304 | } |
305 | ||
60a902f1 | 306 | env->fpregs_format_vmstate = 0; |
3e47c249 OW |
307 | |
308 | /* | |
309 | * Real mode guest segments register DPL should be zero. | |
310 | * Older KVM version were setting it wrongly. | |
311 | * Fixing it will allow live migration to host with unrestricted guest | |
312 | * support (otherwise the migration will fail with invalid guest state | |
313 | * error). | |
314 | */ | |
315 | if (!(env->cr[0] & CR0_PE_MASK) && | |
316 | (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) { | |
317 | env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK); | |
318 | env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK); | |
319 | env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK); | |
320 | env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK); | |
321 | env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK); | |
322 | env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK); | |
323 | } | |
324 | ||
c4c38c8c JQ |
325 | } |
326 | ||
468f6581 JQ |
327 | static int cpu_post_load(void *opaque, int version_id) |
328 | { | |
f56e3a14 | 329 | X86CPU *cpu = opaque; |
75a34036 | 330 | CPUState *cs = CPU(cpu); |
f56e3a14 | 331 | CPUX86State *env = &cpu->env; |
468f6581 JQ |
332 | int i; |
333 | ||
444ba679 OW |
334 | /* |
335 | * Real mode guest segments register DPL should be zero. | |
336 | * Older KVM version were setting it wrongly. | |
337 | * Fixing it will allow live migration from such host that don't have | |
338 | * restricted guest support to a host with unrestricted guest support | |
339 | * (otherwise the migration will fail with invalid guest state | |
340 | * error). | |
341 | */ | |
342 | if (!(env->cr[0] & CR0_PE_MASK) && | |
343 | (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) { | |
344 | env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK); | |
345 | env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK); | |
346 | env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK); | |
347 | env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK); | |
348 | env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK); | |
349 | env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK); | |
350 | } | |
351 | ||
7125c937 PB |
352 | /* Older versions of QEMU incorrectly used CS.DPL as the CPL when |
353 | * running under KVM. This is wrong for conforming code segments. | |
354 | * Luckily, in our implementation the CPL field of hflags is redundant | |
355 | * and we can get the right value from the SS descriptor privilege level. | |
356 | */ | |
357 | env->hflags &= ~HF_CPL_MASK; | |
358 | env->hflags |= (env->segs[R_SS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK; | |
359 | ||
468f6581 JQ |
360 | env->fpstt = (env->fpus_vmstate >> 11) & 7; |
361 | env->fpus = env->fpus_vmstate & ~0x3800; | |
362 | env->fptag_vmstate ^= 0xff; | |
363 | for(i = 0; i < 8; i++) { | |
364 | env->fptags[i] = (env->fptag_vmstate >> i) & 1; | |
365 | } | |
5bde1407 | 366 | update_fp_status(env); |
468f6581 | 367 | |
b3310ab3 | 368 | cpu_breakpoint_remove_all(cs, BP_CPU); |
75a34036 | 369 | cpu_watchpoint_remove_all(cs, BP_CPU); |
93d00d0f RH |
370 | { |
371 | /* Indicate all breakpoints disabled, as they are, then | |
372 | let the helper re-enable them. */ | |
373 | target_ulong dr7 = env->dr[7]; | |
374 | env->dr[7] = dr7 & ~(DR7_GLOBAL_BP_MASK | DR7_LOCAL_BP_MASK); | |
375 | cpu_x86_update_dr7(env, dr7); | |
428065ce | 376 | } |
00c8cb0a | 377 | tlb_flush(cs, 1); |
428065ce | 378 | |
f809c605 PB |
379 | if (tcg_enabled()) { |
380 | cpu_smm_update(cpu); | |
381 | } | |
1e7fbc6d | 382 | return 0; |
468f6581 JQ |
383 | } |
384 | ||
f6584ee2 GN |
385 | static bool async_pf_msr_needed(void *opaque) |
386 | { | |
f56e3a14 | 387 | X86CPU *cpu = opaque; |
f6584ee2 | 388 | |
f56e3a14 | 389 | return cpu->env.async_pf_en_msr != 0; |
f6584ee2 GN |
390 | } |
391 | ||
bc9a839d MT |
392 | static bool pv_eoi_msr_needed(void *opaque) |
393 | { | |
f56e3a14 | 394 | X86CPU *cpu = opaque; |
bc9a839d | 395 | |
f56e3a14 | 396 | return cpu->env.pv_eoi_en_msr != 0; |
bc9a839d MT |
397 | } |
398 | ||
917367aa MT |
399 | static bool steal_time_msr_needed(void *opaque) |
400 | { | |
0e503577 | 401 | X86CPU *cpu = opaque; |
917367aa | 402 | |
0e503577 | 403 | return cpu->env.steal_time_msr != 0; |
917367aa MT |
404 | } |
405 | ||
406 | static const VMStateDescription vmstate_steal_time_msr = { | |
407 | .name = "cpu/steal_time_msr", | |
408 | .version_id = 1, | |
409 | .minimum_version_id = 1, | |
5cd8cada | 410 | .needed = steal_time_msr_needed, |
d49805ae | 411 | .fields = (VMStateField[]) { |
0e503577 | 412 | VMSTATE_UINT64(env.steal_time_msr, X86CPU), |
917367aa MT |
413 | VMSTATE_END_OF_LIST() |
414 | } | |
415 | }; | |
416 | ||
f6584ee2 GN |
417 | static const VMStateDescription vmstate_async_pf_msr = { |
418 | .name = "cpu/async_pf_msr", | |
419 | .version_id = 1, | |
420 | .minimum_version_id = 1, | |
5cd8cada | 421 | .needed = async_pf_msr_needed, |
d49805ae | 422 | .fields = (VMStateField[]) { |
f56e3a14 | 423 | VMSTATE_UINT64(env.async_pf_en_msr, X86CPU), |
f6584ee2 GN |
424 | VMSTATE_END_OF_LIST() |
425 | } | |
426 | }; | |
427 | ||
bc9a839d MT |
428 | static const VMStateDescription vmstate_pv_eoi_msr = { |
429 | .name = "cpu/async_pv_eoi_msr", | |
430 | .version_id = 1, | |
431 | .minimum_version_id = 1, | |
5cd8cada | 432 | .needed = pv_eoi_msr_needed, |
d49805ae | 433 | .fields = (VMStateField[]) { |
f56e3a14 | 434 | VMSTATE_UINT64(env.pv_eoi_en_msr, X86CPU), |
bc9a839d MT |
435 | VMSTATE_END_OF_LIST() |
436 | } | |
437 | }; | |
438 | ||
42cc8fa6 JK |
439 | static bool fpop_ip_dp_needed(void *opaque) |
440 | { | |
f56e3a14 AF |
441 | X86CPU *cpu = opaque; |
442 | CPUX86State *env = &cpu->env; | |
42cc8fa6 JK |
443 | |
444 | return env->fpop != 0 || env->fpip != 0 || env->fpdp != 0; | |
445 | } | |
446 | ||
447 | static const VMStateDescription vmstate_fpop_ip_dp = { | |
448 | .name = "cpu/fpop_ip_dp", | |
449 | .version_id = 1, | |
450 | .minimum_version_id = 1, | |
5cd8cada | 451 | .needed = fpop_ip_dp_needed, |
d49805ae | 452 | .fields = (VMStateField[]) { |
f56e3a14 AF |
453 | VMSTATE_UINT16(env.fpop, X86CPU), |
454 | VMSTATE_UINT64(env.fpip, X86CPU), | |
455 | VMSTATE_UINT64(env.fpdp, X86CPU), | |
42cc8fa6 JK |
456 | VMSTATE_END_OF_LIST() |
457 | } | |
458 | }; | |
459 | ||
f28558d3 WA |
460 | static bool tsc_adjust_needed(void *opaque) |
461 | { | |
f56e3a14 AF |
462 | X86CPU *cpu = opaque; |
463 | CPUX86State *env = &cpu->env; | |
f28558d3 WA |
464 | |
465 | return env->tsc_adjust != 0; | |
466 | } | |
467 | ||
468 | static const VMStateDescription vmstate_msr_tsc_adjust = { | |
469 | .name = "cpu/msr_tsc_adjust", | |
470 | .version_id = 1, | |
471 | .minimum_version_id = 1, | |
5cd8cada | 472 | .needed = tsc_adjust_needed, |
d49805ae | 473 | .fields = (VMStateField[]) { |
f56e3a14 | 474 | VMSTATE_UINT64(env.tsc_adjust, X86CPU), |
f28558d3 WA |
475 | VMSTATE_END_OF_LIST() |
476 | } | |
477 | }; | |
478 | ||
aa82ba54 LJ |
479 | static bool tscdeadline_needed(void *opaque) |
480 | { | |
f56e3a14 AF |
481 | X86CPU *cpu = opaque; |
482 | CPUX86State *env = &cpu->env; | |
aa82ba54 LJ |
483 | |
484 | return env->tsc_deadline != 0; | |
485 | } | |
486 | ||
487 | static const VMStateDescription vmstate_msr_tscdeadline = { | |
488 | .name = "cpu/msr_tscdeadline", | |
489 | .version_id = 1, | |
490 | .minimum_version_id = 1, | |
5cd8cada | 491 | .needed = tscdeadline_needed, |
d49805ae | 492 | .fields = (VMStateField[]) { |
f56e3a14 | 493 | VMSTATE_UINT64(env.tsc_deadline, X86CPU), |
aa82ba54 LJ |
494 | VMSTATE_END_OF_LIST() |
495 | } | |
496 | }; | |
497 | ||
21e87c46 AK |
498 | static bool misc_enable_needed(void *opaque) |
499 | { | |
f56e3a14 AF |
500 | X86CPU *cpu = opaque; |
501 | CPUX86State *env = &cpu->env; | |
21e87c46 AK |
502 | |
503 | return env->msr_ia32_misc_enable != MSR_IA32_MISC_ENABLE_DEFAULT; | |
504 | } | |
505 | ||
0779caeb ACL |
506 | static bool feature_control_needed(void *opaque) |
507 | { | |
508 | X86CPU *cpu = opaque; | |
509 | CPUX86State *env = &cpu->env; | |
510 | ||
511 | return env->msr_ia32_feature_control != 0; | |
512 | } | |
513 | ||
21e87c46 AK |
514 | static const VMStateDescription vmstate_msr_ia32_misc_enable = { |
515 | .name = "cpu/msr_ia32_misc_enable", | |
516 | .version_id = 1, | |
517 | .minimum_version_id = 1, | |
5cd8cada | 518 | .needed = misc_enable_needed, |
d49805ae | 519 | .fields = (VMStateField[]) { |
f56e3a14 | 520 | VMSTATE_UINT64(env.msr_ia32_misc_enable, X86CPU), |
21e87c46 AK |
521 | VMSTATE_END_OF_LIST() |
522 | } | |
523 | }; | |
524 | ||
0779caeb ACL |
525 | static const VMStateDescription vmstate_msr_ia32_feature_control = { |
526 | .name = "cpu/msr_ia32_feature_control", | |
527 | .version_id = 1, | |
528 | .minimum_version_id = 1, | |
5cd8cada | 529 | .needed = feature_control_needed, |
d49805ae | 530 | .fields = (VMStateField[]) { |
0779caeb ACL |
531 | VMSTATE_UINT64(env.msr_ia32_feature_control, X86CPU), |
532 | VMSTATE_END_OF_LIST() | |
533 | } | |
534 | }; | |
535 | ||
0d894367 PB |
536 | static bool pmu_enable_needed(void *opaque) |
537 | { | |
538 | X86CPU *cpu = opaque; | |
539 | CPUX86State *env = &cpu->env; | |
540 | int i; | |
541 | ||
542 | if (env->msr_fixed_ctr_ctrl || env->msr_global_ctrl || | |
543 | env->msr_global_status || env->msr_global_ovf_ctrl) { | |
544 | return true; | |
545 | } | |
546 | for (i = 0; i < MAX_FIXED_COUNTERS; i++) { | |
547 | if (env->msr_fixed_counters[i]) { | |
548 | return true; | |
549 | } | |
550 | } | |
551 | for (i = 0; i < MAX_GP_COUNTERS; i++) { | |
552 | if (env->msr_gp_counters[i] || env->msr_gp_evtsel[i]) { | |
553 | return true; | |
554 | } | |
555 | } | |
556 | ||
557 | return false; | |
558 | } | |
559 | ||
560 | static const VMStateDescription vmstate_msr_architectural_pmu = { | |
561 | .name = "cpu/msr_architectural_pmu", | |
562 | .version_id = 1, | |
563 | .minimum_version_id = 1, | |
5cd8cada | 564 | .needed = pmu_enable_needed, |
d49805ae | 565 | .fields = (VMStateField[]) { |
0d894367 PB |
566 | VMSTATE_UINT64(env.msr_fixed_ctr_ctrl, X86CPU), |
567 | VMSTATE_UINT64(env.msr_global_ctrl, X86CPU), | |
568 | VMSTATE_UINT64(env.msr_global_status, X86CPU), | |
569 | VMSTATE_UINT64(env.msr_global_ovf_ctrl, X86CPU), | |
570 | VMSTATE_UINT64_ARRAY(env.msr_fixed_counters, X86CPU, MAX_FIXED_COUNTERS), | |
571 | VMSTATE_UINT64_ARRAY(env.msr_gp_counters, X86CPU, MAX_GP_COUNTERS), | |
572 | VMSTATE_UINT64_ARRAY(env.msr_gp_evtsel, X86CPU, MAX_GP_COUNTERS), | |
573 | VMSTATE_END_OF_LIST() | |
574 | } | |
575 | }; | |
576 | ||
79e9ebeb LJ |
577 | static bool mpx_needed(void *opaque) |
578 | { | |
579 | X86CPU *cpu = opaque; | |
580 | CPUX86State *env = &cpu->env; | |
581 | unsigned int i; | |
582 | ||
583 | for (i = 0; i < 4; i++) { | |
584 | if (env->bnd_regs[i].lb || env->bnd_regs[i].ub) { | |
585 | return true; | |
586 | } | |
587 | } | |
588 | ||
589 | if (env->bndcs_regs.cfgu || env->bndcs_regs.sts) { | |
590 | return true; | |
591 | } | |
592 | ||
593 | return !!env->msr_bndcfgs; | |
594 | } | |
595 | ||
596 | static const VMStateDescription vmstate_mpx = { | |
597 | .name = "cpu/mpx", | |
598 | .version_id = 1, | |
599 | .minimum_version_id = 1, | |
5cd8cada | 600 | .needed = mpx_needed, |
d49805ae | 601 | .fields = (VMStateField[]) { |
79e9ebeb LJ |
602 | VMSTATE_BND_REGS(env.bnd_regs, X86CPU, 4), |
603 | VMSTATE_UINT64(env.bndcs_regs.cfgu, X86CPU), | |
604 | VMSTATE_UINT64(env.bndcs_regs.sts, X86CPU), | |
605 | VMSTATE_UINT64(env.msr_bndcfgs, X86CPU), | |
606 | VMSTATE_END_OF_LIST() | |
607 | } | |
608 | }; | |
609 | ||
1c90ef26 VR |
610 | static bool hyperv_hypercall_enable_needed(void *opaque) |
611 | { | |
612 | X86CPU *cpu = opaque; | |
613 | CPUX86State *env = &cpu->env; | |
614 | ||
615 | return env->msr_hv_hypercall != 0 || env->msr_hv_guest_os_id != 0; | |
616 | } | |
617 | ||
618 | static const VMStateDescription vmstate_msr_hypercall_hypercall = { | |
619 | .name = "cpu/msr_hyperv_hypercall", | |
620 | .version_id = 1, | |
621 | .minimum_version_id = 1, | |
5cd8cada | 622 | .needed = hyperv_hypercall_enable_needed, |
d49805ae | 623 | .fields = (VMStateField[]) { |
1c90ef26 | 624 | VMSTATE_UINT64(env.msr_hv_guest_os_id, X86CPU), |
466e6e9d | 625 | VMSTATE_UINT64(env.msr_hv_hypercall, X86CPU), |
1c90ef26 VR |
626 | VMSTATE_END_OF_LIST() |
627 | } | |
628 | }; | |
629 | ||
5ef68987 VR |
630 | static bool hyperv_vapic_enable_needed(void *opaque) |
631 | { | |
632 | X86CPU *cpu = opaque; | |
633 | CPUX86State *env = &cpu->env; | |
634 | ||
635 | return env->msr_hv_vapic != 0; | |
636 | } | |
637 | ||
638 | static const VMStateDescription vmstate_msr_hyperv_vapic = { | |
639 | .name = "cpu/msr_hyperv_vapic", | |
640 | .version_id = 1, | |
641 | .minimum_version_id = 1, | |
5cd8cada | 642 | .needed = hyperv_vapic_enable_needed, |
d49805ae | 643 | .fields = (VMStateField[]) { |
5ef68987 VR |
644 | VMSTATE_UINT64(env.msr_hv_vapic, X86CPU), |
645 | VMSTATE_END_OF_LIST() | |
646 | } | |
647 | }; | |
648 | ||
48a5f3bc VR |
649 | static bool hyperv_time_enable_needed(void *opaque) |
650 | { | |
651 | X86CPU *cpu = opaque; | |
652 | CPUX86State *env = &cpu->env; | |
653 | ||
654 | return env->msr_hv_tsc != 0; | |
655 | } | |
656 | ||
657 | static const VMStateDescription vmstate_msr_hyperv_time = { | |
658 | .name = "cpu/msr_hyperv_time", | |
659 | .version_id = 1, | |
660 | .minimum_version_id = 1, | |
5cd8cada | 661 | .needed = hyperv_time_enable_needed, |
d49805ae | 662 | .fields = (VMStateField[]) { |
48a5f3bc VR |
663 | VMSTATE_UINT64(env.msr_hv_tsc, X86CPU), |
664 | VMSTATE_END_OF_LIST() | |
665 | } | |
666 | }; | |
667 | ||
f2a53c9e AS |
668 | static bool hyperv_crash_enable_needed(void *opaque) |
669 | { | |
670 | X86CPU *cpu = opaque; | |
671 | CPUX86State *env = &cpu->env; | |
672 | int i; | |
673 | ||
674 | for (i = 0; i < HV_X64_MSR_CRASH_PARAMS; i++) { | |
675 | if (env->msr_hv_crash_params[i]) { | |
676 | return true; | |
677 | } | |
678 | } | |
679 | return false; | |
680 | } | |
681 | ||
682 | static const VMStateDescription vmstate_msr_hyperv_crash = { | |
683 | .name = "cpu/msr_hyperv_crash", | |
684 | .version_id = 1, | |
685 | .minimum_version_id = 1, | |
686 | .needed = hyperv_crash_enable_needed, | |
687 | .fields = (VMStateField[]) { | |
688 | VMSTATE_UINT64_ARRAY(env.msr_hv_crash_params, | |
689 | X86CPU, HV_X64_MSR_CRASH_PARAMS), | |
690 | VMSTATE_END_OF_LIST() | |
691 | } | |
692 | }; | |
693 | ||
46eb8f98 AS |
694 | static bool hyperv_runtime_enable_needed(void *opaque) |
695 | { | |
696 | X86CPU *cpu = opaque; | |
697 | CPUX86State *env = &cpu->env; | |
698 | ||
699 | return env->msr_hv_runtime != 0; | |
700 | } | |
701 | ||
702 | static const VMStateDescription vmstate_msr_hyperv_runtime = { | |
703 | .name = "cpu/msr_hyperv_runtime", | |
704 | .version_id = 1, | |
705 | .minimum_version_id = 1, | |
706 | .needed = hyperv_runtime_enable_needed, | |
707 | .fields = (VMStateField[]) { | |
708 | VMSTATE_UINT64(env.msr_hv_runtime, X86CPU), | |
709 | VMSTATE_END_OF_LIST() | |
710 | } | |
711 | }; | |
712 | ||
9aecd6f8 CP |
713 | static bool avx512_needed(void *opaque) |
714 | { | |
715 | X86CPU *cpu = opaque; | |
716 | CPUX86State *env = &cpu->env; | |
717 | unsigned int i; | |
718 | ||
719 | for (i = 0; i < NB_OPMASK_REGS; i++) { | |
720 | if (env->opmask_regs[i]) { | |
721 | return true; | |
722 | } | |
723 | } | |
724 | ||
725 | for (i = 0; i < CPU_NB_REGS; i++) { | |
b7711471 PB |
726 | #define ENV_XMM(reg, field) (env->xmm_regs[reg].XMM_Q(field)) |
727 | if (ENV_XMM(i, 4) || ENV_XMM(i, 6) || | |
728 | ENV_XMM(i, 5) || ENV_XMM(i, 7)) { | |
9aecd6f8 CP |
729 | return true; |
730 | } | |
731 | #ifdef TARGET_X86_64 | |
b7711471 PB |
732 | if (ENV_XMM(i+16, 0) || ENV_XMM(i+16, 1) || |
733 | ENV_XMM(i+16, 2) || ENV_XMM(i+16, 3) || | |
734 | ENV_XMM(i+16, 4) || ENV_XMM(i+16, 5) || | |
735 | ENV_XMM(i+16, 6) || ENV_XMM(i+16, 7)) { | |
9aecd6f8 CP |
736 | return true; |
737 | } | |
738 | #endif | |
739 | } | |
740 | ||
741 | return false; | |
742 | } | |
743 | ||
744 | static const VMStateDescription vmstate_avx512 = { | |
745 | .name = "cpu/avx512", | |
746 | .version_id = 1, | |
747 | .minimum_version_id = 1, | |
5cd8cada | 748 | .needed = avx512_needed, |
9aecd6f8 CP |
749 | .fields = (VMStateField[]) { |
750 | VMSTATE_UINT64_ARRAY(env.opmask_regs, X86CPU, NB_OPMASK_REGS), | |
b7711471 | 751 | VMSTATE_ZMMH_REGS_VARS(env.xmm_regs, X86CPU, 0), |
9aecd6f8 | 752 | #ifdef TARGET_X86_64 |
b7711471 | 753 | VMSTATE_Hi16_ZMM_REGS_VARS(env.xmm_regs, X86CPU, 16), |
9aecd6f8 CP |
754 | #endif |
755 | VMSTATE_END_OF_LIST() | |
756 | } | |
757 | }; | |
758 | ||
18cd2c17 WL |
759 | static bool xss_needed(void *opaque) |
760 | { | |
761 | X86CPU *cpu = opaque; | |
762 | CPUX86State *env = &cpu->env; | |
763 | ||
764 | return env->xss != 0; | |
765 | } | |
766 | ||
767 | static const VMStateDescription vmstate_xss = { | |
768 | .name = "cpu/xss", | |
769 | .version_id = 1, | |
770 | .minimum_version_id = 1, | |
5cd8cada | 771 | .needed = xss_needed, |
18cd2c17 WL |
772 | .fields = (VMStateField[]) { |
773 | VMSTATE_UINT64(env.xss, X86CPU), | |
774 | VMSTATE_END_OF_LIST() | |
775 | } | |
776 | }; | |
777 | ||
68bfd0ad | 778 | VMStateDescription vmstate_x86_cpu = { |
0cb892aa | 779 | .name = "cpu", |
f56e3a14 | 780 | .version_id = 12, |
0cb892aa | 781 | .minimum_version_id = 3, |
0cb892aa | 782 | .pre_save = cpu_pre_save, |
0cb892aa | 783 | .post_load = cpu_post_load, |
d49805ae | 784 | .fields = (VMStateField[]) { |
f56e3a14 AF |
785 | VMSTATE_UINTTL_ARRAY(env.regs, X86CPU, CPU_NB_REGS), |
786 | VMSTATE_UINTTL(env.eip, X86CPU), | |
787 | VMSTATE_UINTTL(env.eflags, X86CPU), | |
788 | VMSTATE_UINT32(env.hflags, X86CPU), | |
0cb892aa | 789 | /* FPU */ |
f56e3a14 AF |
790 | VMSTATE_UINT16(env.fpuc, X86CPU), |
791 | VMSTATE_UINT16(env.fpus_vmstate, X86CPU), | |
792 | VMSTATE_UINT16(env.fptag_vmstate, X86CPU), | |
793 | VMSTATE_UINT16(env.fpregs_format_vmstate, X86CPU), | |
794 | VMSTATE_FP_REGS(env.fpregs, X86CPU, 8), | |
795 | ||
796 | VMSTATE_SEGMENT_ARRAY(env.segs, X86CPU, 6), | |
797 | VMSTATE_SEGMENT(env.ldt, X86CPU), | |
798 | VMSTATE_SEGMENT(env.tr, X86CPU), | |
799 | VMSTATE_SEGMENT(env.gdt, X86CPU), | |
800 | VMSTATE_SEGMENT(env.idt, X86CPU), | |
801 | ||
802 | VMSTATE_UINT32(env.sysenter_cs, X86CPU), | |
0cb892aa JQ |
803 | #ifdef TARGET_X86_64 |
804 | /* Hack: In v7 size changed from 32 to 64 bits on x86_64 */ | |
f56e3a14 AF |
805 | VMSTATE_HACK_UINT32(env.sysenter_esp, X86CPU, less_than_7), |
806 | VMSTATE_HACK_UINT32(env.sysenter_eip, X86CPU, less_than_7), | |
807 | VMSTATE_UINTTL_V(env.sysenter_esp, X86CPU, 7), | |
808 | VMSTATE_UINTTL_V(env.sysenter_eip, X86CPU, 7), | |
8dd3dca3 | 809 | #else |
f56e3a14 AF |
810 | VMSTATE_UINTTL(env.sysenter_esp, X86CPU), |
811 | VMSTATE_UINTTL(env.sysenter_eip, X86CPU), | |
3c8ce630 | 812 | #endif |
8dd3dca3 | 813 | |
f56e3a14 AF |
814 | VMSTATE_UINTTL(env.cr[0], X86CPU), |
815 | VMSTATE_UINTTL(env.cr[2], X86CPU), | |
816 | VMSTATE_UINTTL(env.cr[3], X86CPU), | |
817 | VMSTATE_UINTTL(env.cr[4], X86CPU), | |
818 | VMSTATE_UINTTL_ARRAY(env.dr, X86CPU, 8), | |
0cb892aa | 819 | /* MMU */ |
f56e3a14 | 820 | VMSTATE_INT32(env.a20_mask, X86CPU), |
0cb892aa | 821 | /* XMM */ |
f56e3a14 | 822 | VMSTATE_UINT32(env.mxcsr, X86CPU), |
a03c3e90 | 823 | VMSTATE_XMM_REGS(env.xmm_regs, X86CPU, 0), |
8dd3dca3 AJ |
824 | |
825 | #ifdef TARGET_X86_64 | |
f56e3a14 AF |
826 | VMSTATE_UINT64(env.efer, X86CPU), |
827 | VMSTATE_UINT64(env.star, X86CPU), | |
828 | VMSTATE_UINT64(env.lstar, X86CPU), | |
829 | VMSTATE_UINT64(env.cstar, X86CPU), | |
830 | VMSTATE_UINT64(env.fmask, X86CPU), | |
831 | VMSTATE_UINT64(env.kernelgsbase, X86CPU), | |
8dd3dca3 | 832 | #endif |
f56e3a14 AF |
833 | VMSTATE_UINT32_V(env.smbase, X86CPU, 4), |
834 | ||
835 | VMSTATE_UINT64_V(env.pat, X86CPU, 5), | |
836 | VMSTATE_UINT32_V(env.hflags2, X86CPU, 5), | |
837 | ||
259186a7 | 838 | VMSTATE_UINT32_TEST(parent_obj.halted, X86CPU, version_is_5), |
f56e3a14 AF |
839 | VMSTATE_UINT64_V(env.vm_hsave, X86CPU, 5), |
840 | VMSTATE_UINT64_V(env.vm_vmcb, X86CPU, 5), | |
841 | VMSTATE_UINT64_V(env.tsc_offset, X86CPU, 5), | |
842 | VMSTATE_UINT64_V(env.intercept, X86CPU, 5), | |
843 | VMSTATE_UINT16_V(env.intercept_cr_read, X86CPU, 5), | |
844 | VMSTATE_UINT16_V(env.intercept_cr_write, X86CPU, 5), | |
845 | VMSTATE_UINT16_V(env.intercept_dr_read, X86CPU, 5), | |
846 | VMSTATE_UINT16_V(env.intercept_dr_write, X86CPU, 5), | |
847 | VMSTATE_UINT32_V(env.intercept_exceptions, X86CPU, 5), | |
848 | VMSTATE_UINT8_V(env.v_tpr, X86CPU, 5), | |
dd5e3b17 | 849 | /* MTRRs */ |
f56e3a14 AF |
850 | VMSTATE_UINT64_ARRAY_V(env.mtrr_fixed, X86CPU, 11, 8), |
851 | VMSTATE_UINT64_V(env.mtrr_deftype, X86CPU, 8), | |
d8b5c67b | 852 | VMSTATE_MTRR_VARS(env.mtrr_var, X86CPU, MSR_MTRRcap_VCNT, 8), |
0cb892aa | 853 | /* KVM-related states */ |
f56e3a14 AF |
854 | VMSTATE_INT32_V(env.interrupt_injected, X86CPU, 9), |
855 | VMSTATE_UINT32_V(env.mp_state, X86CPU, 9), | |
856 | VMSTATE_UINT64_V(env.tsc, X86CPU, 9), | |
857 | VMSTATE_INT32_V(env.exception_injected, X86CPU, 11), | |
858 | VMSTATE_UINT8_V(env.soft_interrupt, X86CPU, 11), | |
859 | VMSTATE_UINT8_V(env.nmi_injected, X86CPU, 11), | |
860 | VMSTATE_UINT8_V(env.nmi_pending, X86CPU, 11), | |
861 | VMSTATE_UINT8_V(env.has_error_code, X86CPU, 11), | |
862 | VMSTATE_UINT32_V(env.sipi_vector, X86CPU, 11), | |
0cb892aa | 863 | /* MCE */ |
f56e3a14 AF |
864 | VMSTATE_UINT64_V(env.mcg_cap, X86CPU, 10), |
865 | VMSTATE_UINT64_V(env.mcg_status, X86CPU, 10), | |
866 | VMSTATE_UINT64_V(env.mcg_ctl, X86CPU, 10), | |
867 | VMSTATE_UINT64_ARRAY_V(env.mce_banks, X86CPU, MCE_BANKS_DEF * 4, 10), | |
0cb892aa | 868 | /* rdtscp */ |
f56e3a14 | 869 | VMSTATE_UINT64_V(env.tsc_aux, X86CPU, 11), |
1a03675d | 870 | /* KVM pvclock msr */ |
f56e3a14 AF |
871 | VMSTATE_UINT64_V(env.system_time_msr, X86CPU, 11), |
872 | VMSTATE_UINT64_V(env.wall_clock_msr, X86CPU, 11), | |
f1665b21 | 873 | /* XSAVE related fields */ |
f56e3a14 AF |
874 | VMSTATE_UINT64_V(env.xcr0, X86CPU, 12), |
875 | VMSTATE_UINT64_V(env.xstate_bv, X86CPU, 12), | |
b7711471 | 876 | VMSTATE_YMMH_REGS_VARS(env.xmm_regs, X86CPU, 0, 12), |
0cb892aa | 877 | VMSTATE_END_OF_LIST() |
a0fb002c | 878 | /* The above list is not sorted /wrt version numbers, watch out! */ |
f6584ee2 | 879 | }, |
5cd8cada JQ |
880 | .subsections = (const VMStateDescription*[]) { |
881 | &vmstate_async_pf_msr, | |
882 | &vmstate_pv_eoi_msr, | |
883 | &vmstate_steal_time_msr, | |
884 | &vmstate_fpop_ip_dp, | |
885 | &vmstate_msr_tsc_adjust, | |
886 | &vmstate_msr_tscdeadline, | |
887 | &vmstate_msr_ia32_misc_enable, | |
888 | &vmstate_msr_ia32_feature_control, | |
889 | &vmstate_msr_architectural_pmu, | |
890 | &vmstate_mpx, | |
891 | &vmstate_msr_hypercall_hypercall, | |
892 | &vmstate_msr_hyperv_vapic, | |
893 | &vmstate_msr_hyperv_time, | |
f2a53c9e | 894 | &vmstate_msr_hyperv_crash, |
46eb8f98 | 895 | &vmstate_msr_hyperv_runtime, |
5cd8cada JQ |
896 | &vmstate_avx512, |
897 | &vmstate_xss, | |
898 | NULL | |
79c4f6b0 | 899 | } |
0cb892aa | 900 | }; |