]> Git Repo - qemu.git/blame - target-i386/machine.c
tests/multiboot: Add test for modules
[qemu.git] / target-i386 / machine.c
CommitLineData
8dd3dca3
AJ
1#include "hw/hw.h"
2#include "hw/boards.h"
0d09e41a
PB
3#include "hw/i386/pc.h"
4#include "hw/isa/isa.h"
8dd3dca3 5
2b41f10e 6#include "cpu.h"
9c17d615 7#include "sysemu/kvm.h"
8dd3dca3 8
66e6d55b
JQ
9static const VMStateDescription vmstate_segment = {
10 .name = "segment",
11 .version_id = 1,
12 .minimum_version_id = 1,
d49805ae 13 .fields = (VMStateField[]) {
66e6d55b
JQ
14 VMSTATE_UINT32(selector, SegmentCache),
15 VMSTATE_UINTTL(base, SegmentCache),
16 VMSTATE_UINT32(limit, SegmentCache),
17 VMSTATE_UINT32(flags, SegmentCache),
18 VMSTATE_END_OF_LIST()
19 }
20};
21
0cb892aa
JQ
22#define VMSTATE_SEGMENT(_field, _state) { \
23 .name = (stringify(_field)), \
24 .size = sizeof(SegmentCache), \
25 .vmsd = &vmstate_segment, \
26 .flags = VMS_STRUCT, \
27 .offset = offsetof(_state, _field) \
28 + type_check(SegmentCache,typeof_field(_state, _field)) \
8dd3dca3
AJ
29}
30
0cb892aa
JQ
31#define VMSTATE_SEGMENT_ARRAY(_field, _state, _n) \
32 VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_segment, SegmentCache)
8dd3dca3 33
fc3b0aa2
JQ
34static const VMStateDescription vmstate_xmm_reg = {
35 .name = "xmm_reg",
36 .version_id = 1,
37 .minimum_version_id = 1,
d49805ae 38 .fields = (VMStateField[]) {
fc3b0aa2
JQ
39 VMSTATE_UINT64(XMM_Q(0), XMMReg),
40 VMSTATE_UINT64(XMM_Q(1), XMMReg),
41 VMSTATE_END_OF_LIST()
42 }
43};
44
0cb892aa
JQ
45#define VMSTATE_XMM_REGS(_field, _state, _n) \
46 VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_xmm_reg, XMMReg)
fc3b0aa2 47
f1665b21
SY
48/* YMMH format is the same as XMM */
49static const VMStateDescription vmstate_ymmh_reg = {
50 .name = "ymmh_reg",
51 .version_id = 1,
52 .minimum_version_id = 1,
d49805ae 53 .fields = (VMStateField[]) {
f1665b21
SY
54 VMSTATE_UINT64(XMM_Q(0), XMMReg),
55 VMSTATE_UINT64(XMM_Q(1), XMMReg),
56 VMSTATE_END_OF_LIST()
57 }
58};
59
60#define VMSTATE_YMMH_REGS_VARS(_field, _state, _n, _v) \
61 VMSTATE_STRUCT_ARRAY(_field, _state, _n, _v, vmstate_ymmh_reg, XMMReg)
62
9aecd6f8
CP
63static const VMStateDescription vmstate_zmmh_reg = {
64 .name = "zmmh_reg",
65 .version_id = 1,
66 .minimum_version_id = 1,
67 .fields = (VMStateField[]) {
68 VMSTATE_UINT64(YMM_Q(0), YMMReg),
69 VMSTATE_UINT64(YMM_Q(1), YMMReg),
70 VMSTATE_UINT64(YMM_Q(2), YMMReg),
71 VMSTATE_UINT64(YMM_Q(3), YMMReg),
72 VMSTATE_END_OF_LIST()
73 }
74};
75
76#define VMSTATE_ZMMH_REGS_VARS(_field, _state, _n) \
77 VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_zmmh_reg, YMMReg)
78
79#ifdef TARGET_X86_64
80static const VMStateDescription vmstate_hi16_zmm_reg = {
81 .name = "hi16_zmm_reg",
82 .version_id = 1,
83 .minimum_version_id = 1,
84 .fields = (VMStateField[]) {
85 VMSTATE_UINT64(ZMM_Q(0), ZMMReg),
86 VMSTATE_UINT64(ZMM_Q(1), ZMMReg),
87 VMSTATE_UINT64(ZMM_Q(2), ZMMReg),
88 VMSTATE_UINT64(ZMM_Q(3), ZMMReg),
89 VMSTATE_UINT64(ZMM_Q(4), ZMMReg),
90 VMSTATE_UINT64(ZMM_Q(5), ZMMReg),
91 VMSTATE_UINT64(ZMM_Q(6), ZMMReg),
92 VMSTATE_UINT64(ZMM_Q(7), ZMMReg),
93 VMSTATE_END_OF_LIST()
94 }
95};
96
97#define VMSTATE_Hi16_ZMM_REGS_VARS(_field, _state, _n) \
98 VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_hi16_zmm_reg, ZMMReg)
99#endif
100
79e9ebeb
LJ
101static const VMStateDescription vmstate_bnd_regs = {
102 .name = "bnd_regs",
103 .version_id = 1,
104 .minimum_version_id = 1,
d49805ae 105 .fields = (VMStateField[]) {
79e9ebeb
LJ
106 VMSTATE_UINT64(lb, BNDReg),
107 VMSTATE_UINT64(ub, BNDReg),
108 VMSTATE_END_OF_LIST()
109 }
110};
111
112#define VMSTATE_BND_REGS(_field, _state, _n) \
113 VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_bnd_regs, BNDReg)
114
216c07c3
JQ
115static const VMStateDescription vmstate_mtrr_var = {
116 .name = "mtrr_var",
117 .version_id = 1,
118 .minimum_version_id = 1,
d49805ae 119 .fields = (VMStateField[]) {
216c07c3
JQ
120 VMSTATE_UINT64(base, MTRRVar),
121 VMSTATE_UINT64(mask, MTRRVar),
122 VMSTATE_END_OF_LIST()
123 }
124};
125
0cb892aa
JQ
126#define VMSTATE_MTRR_VARS(_field, _state, _n, _v) \
127 VMSTATE_STRUCT_ARRAY(_field, _state, _n, _v, vmstate_mtrr_var, MTRRVar)
216c07c3 128
0cb892aa 129static void put_fpreg_error(QEMUFile *f, void *opaque, size_t size)
216c07c3 130{
0cb892aa
JQ
131 fprintf(stderr, "call put_fpreg() with invalid arguments\n");
132 exit(0);
216c07c3
JQ
133}
134
3c8ce630
JQ
135/* XXX: add that in a FPU generic layer */
136union x86_longdouble {
137 uint64_t mant;
138 uint16_t exp;
139};
140
141#define MANTD1(fp) (fp & ((1LL << 52) - 1))
142#define EXPBIAS1 1023
143#define EXPD1(fp) ((fp >> 52) & 0x7FF)
144#define SIGND1(fp) ((fp >> 32) & 0x80000000)
145
146static void fp64_to_fp80(union x86_longdouble *p, uint64_t temp)
147{
148 int e;
149 /* mantissa */
150 p->mant = (MANTD1(temp) << 11) | (1LL << 63);
151 /* exponent + sign */
152 e = EXPD1(temp) - EXPBIAS1 + 16383;
153 e |= SIGND1(temp) >> 16;
154 p->exp = e;
155}
156
157static int get_fpreg(QEMUFile *f, void *opaque, size_t size)
158{
159 FPReg *fp_reg = opaque;
160 uint64_t mant;
161 uint16_t exp;
162
163 qemu_get_be64s(f, &mant);
164 qemu_get_be16s(f, &exp);
165 fp_reg->d = cpu_set_fp80(mant, exp);
166 return 0;
167}
168
169static void put_fpreg(QEMUFile *f, void *opaque, size_t size)
170{
171 FPReg *fp_reg = opaque;
172 uint64_t mant;
173 uint16_t exp;
174 /* we save the real CPU data (in case of MMX usage only 'mant'
175 contains the MMX register */
176 cpu_get_fp80(&mant, &exp, fp_reg->d);
177 qemu_put_be64s(f, &mant);
178 qemu_put_be16s(f, &exp);
179}
180
976b2037 181static const VMStateInfo vmstate_fpreg = {
0cb892aa
JQ
182 .name = "fpreg",
183 .get = get_fpreg,
184 .put = put_fpreg,
185};
186
3c8ce630
JQ
187static int get_fpreg_1_mmx(QEMUFile *f, void *opaque, size_t size)
188{
189 union x86_longdouble *p = opaque;
190 uint64_t mant;
191
192 qemu_get_be64s(f, &mant);
193 p->mant = mant;
194 p->exp = 0xffff;
195 return 0;
196}
197
976b2037 198static const VMStateInfo vmstate_fpreg_1_mmx = {
0cb892aa
JQ
199 .name = "fpreg_1_mmx",
200 .get = get_fpreg_1_mmx,
201 .put = put_fpreg_error,
202};
203
3c8ce630
JQ
204static int get_fpreg_1_no_mmx(QEMUFile *f, void *opaque, size_t size)
205{
206 union x86_longdouble *p = opaque;
207 uint64_t mant;
208
209 qemu_get_be64s(f, &mant);
210 fp64_to_fp80(p, mant);
211 return 0;
212}
213
976b2037 214static const VMStateInfo vmstate_fpreg_1_no_mmx = {
0cb892aa
JQ
215 .name = "fpreg_1_no_mmx",
216 .get = get_fpreg_1_no_mmx,
217 .put = put_fpreg_error,
218};
219
220static bool fpregs_is_0(void *opaque, int version_id)
221{
f56e3a14
AF
222 X86CPU *cpu = opaque;
223 CPUX86State *env = &cpu->env;
0cb892aa
JQ
224
225 return (env->fpregs_format_vmstate == 0);
226}
227
228static bool fpregs_is_1_mmx(void *opaque, int version_id)
229{
f56e3a14
AF
230 X86CPU *cpu = opaque;
231 CPUX86State *env = &cpu->env;
0cb892aa
JQ
232 int guess_mmx;
233
234 guess_mmx = ((env->fptag_vmstate == 0xff) &&
235 (env->fpus_vmstate & 0x3800) == 0);
236 return (guess_mmx && (env->fpregs_format_vmstate == 1));
237}
238
239static bool fpregs_is_1_no_mmx(void *opaque, int version_id)
240{
f56e3a14
AF
241 X86CPU *cpu = opaque;
242 CPUX86State *env = &cpu->env;
0cb892aa
JQ
243 int guess_mmx;
244
245 guess_mmx = ((env->fptag_vmstate == 0xff) &&
246 (env->fpus_vmstate & 0x3800) == 0);
247 return (!guess_mmx && (env->fpregs_format_vmstate == 1));
248}
249
250#define VMSTATE_FP_REGS(_field, _state, _n) \
251 VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_0, vmstate_fpreg, FPReg), \
252 VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_1_mmx, vmstate_fpreg_1_mmx, FPReg), \
253 VMSTATE_ARRAY_TEST(_field, _state, _n, fpregs_is_1_no_mmx, vmstate_fpreg_1_no_mmx, FPReg)
254
0cb892aa
JQ
255static bool version_is_5(void *opaque, int version_id)
256{
257 return version_id == 5;
258}
259
260#ifdef TARGET_X86_64
261static bool less_than_7(void *opaque, int version_id)
262{
263 return version_id < 7;
264}
265
266static int get_uint64_as_uint32(QEMUFile *f, void *pv, size_t size)
267{
268 uint64_t *v = pv;
269 *v = qemu_get_be32(f);
270 return 0;
271}
272
273static void put_uint64_as_uint32(QEMUFile *f, void *pv, size_t size)
274{
275 uint64_t *v = pv;
276 qemu_put_be32(f, *v);
277}
278
976b2037 279static const VMStateInfo vmstate_hack_uint64_as_uint32 = {
0cb892aa
JQ
280 .name = "uint64_as_uint32",
281 .get = get_uint64_as_uint32,
282 .put = put_uint64_as_uint32,
283};
284
285#define VMSTATE_HACK_UINT32(_f, _s, _t) \
d4829d49 286 VMSTATE_SINGLE_TEST(_f, _s, _t, 0, vmstate_hack_uint64_as_uint32, uint64_t)
0cb892aa
JQ
287#endif
288
c4c38c8c 289static void cpu_pre_save(void *opaque)
8dd3dca3 290{
f56e3a14
AF
291 X86CPU *cpu = opaque;
292 CPUX86State *env = &cpu->env;
0e607a80 293 int i;
8dd3dca3 294
8dd3dca3 295 /* FPU */
67b8f419 296 env->fpus_vmstate = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11;
cdc0c58f 297 env->fptag_vmstate = 0;
8dd3dca3 298 for(i = 0; i < 8; i++) {
cdc0c58f 299 env->fptag_vmstate |= ((!env->fptags[i]) << i);
8dd3dca3
AJ
300 }
301
60a902f1 302 env->fpregs_format_vmstate = 0;
3e47c249
OW
303
304 /*
305 * Real mode guest segments register DPL should be zero.
306 * Older KVM version were setting it wrongly.
307 * Fixing it will allow live migration to host with unrestricted guest
308 * support (otherwise the migration will fail with invalid guest state
309 * error).
310 */
311 if (!(env->cr[0] & CR0_PE_MASK) &&
312 (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) {
313 env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK);
314 env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK);
315 env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK);
316 env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK);
317 env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK);
318 env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK);
319 }
320
c4c38c8c
JQ
321}
322
468f6581
JQ
323static int cpu_post_load(void *opaque, int version_id)
324{
f56e3a14 325 X86CPU *cpu = opaque;
75a34036 326 CPUState *cs = CPU(cpu);
f56e3a14 327 CPUX86State *env = &cpu->env;
468f6581
JQ
328 int i;
329
444ba679
OW
330 /*
331 * Real mode guest segments register DPL should be zero.
332 * Older KVM version were setting it wrongly.
333 * Fixing it will allow live migration from such host that don't have
334 * restricted guest support to a host with unrestricted guest support
335 * (otherwise the migration will fail with invalid guest state
336 * error).
337 */
338 if (!(env->cr[0] & CR0_PE_MASK) &&
339 (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) {
340 env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK);
341 env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK);
342 env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK);
343 env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK);
344 env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK);
345 env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK);
346 }
347
7125c937
PB
348 /* Older versions of QEMU incorrectly used CS.DPL as the CPL when
349 * running under KVM. This is wrong for conforming code segments.
350 * Luckily, in our implementation the CPL field of hflags is redundant
351 * and we can get the right value from the SS descriptor privilege level.
352 */
353 env->hflags &= ~HF_CPL_MASK;
354 env->hflags |= (env->segs[R_SS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK;
355
468f6581
JQ
356 env->fpstt = (env->fpus_vmstate >> 11) & 7;
357 env->fpus = env->fpus_vmstate & ~0x3800;
358 env->fptag_vmstate ^= 0xff;
359 for(i = 0; i < 8; i++) {
360 env->fptags[i] = (env->fptag_vmstate >> i) & 1;
361 }
5bde1407 362 update_fp_status(env);
468f6581 363
b3310ab3 364 cpu_breakpoint_remove_all(cs, BP_CPU);
75a34036 365 cpu_watchpoint_remove_all(cs, BP_CPU);
428065ce 366 for (i = 0; i < DR7_MAX_BP; i++) {
468f6581 367 hw_breakpoint_insert(env, i);
428065ce 368 }
00c8cb0a 369 tlb_flush(cs, 1);
428065ce 370
1e7fbc6d 371 return 0;
468f6581
JQ
372}
373
f6584ee2
GN
374static bool async_pf_msr_needed(void *opaque)
375{
f56e3a14 376 X86CPU *cpu = opaque;
f6584ee2 377
f56e3a14 378 return cpu->env.async_pf_en_msr != 0;
f6584ee2
GN
379}
380
bc9a839d
MT
381static bool pv_eoi_msr_needed(void *opaque)
382{
f56e3a14 383 X86CPU *cpu = opaque;
bc9a839d 384
f56e3a14 385 return cpu->env.pv_eoi_en_msr != 0;
bc9a839d
MT
386}
387
917367aa
MT
388static bool steal_time_msr_needed(void *opaque)
389{
0e503577 390 X86CPU *cpu = opaque;
917367aa 391
0e503577 392 return cpu->env.steal_time_msr != 0;
917367aa
MT
393}
394
395static const VMStateDescription vmstate_steal_time_msr = {
396 .name = "cpu/steal_time_msr",
397 .version_id = 1,
398 .minimum_version_id = 1,
d49805ae 399 .fields = (VMStateField[]) {
0e503577 400 VMSTATE_UINT64(env.steal_time_msr, X86CPU),
917367aa
MT
401 VMSTATE_END_OF_LIST()
402 }
403};
404
f6584ee2
GN
405static const VMStateDescription vmstate_async_pf_msr = {
406 .name = "cpu/async_pf_msr",
407 .version_id = 1,
408 .minimum_version_id = 1,
d49805ae 409 .fields = (VMStateField[]) {
f56e3a14 410 VMSTATE_UINT64(env.async_pf_en_msr, X86CPU),
f6584ee2
GN
411 VMSTATE_END_OF_LIST()
412 }
413};
414
bc9a839d
MT
415static const VMStateDescription vmstate_pv_eoi_msr = {
416 .name = "cpu/async_pv_eoi_msr",
417 .version_id = 1,
418 .minimum_version_id = 1,
d49805ae 419 .fields = (VMStateField[]) {
f56e3a14 420 VMSTATE_UINT64(env.pv_eoi_en_msr, X86CPU),
bc9a839d
MT
421 VMSTATE_END_OF_LIST()
422 }
423};
424
42cc8fa6
JK
425static bool fpop_ip_dp_needed(void *opaque)
426{
f56e3a14
AF
427 X86CPU *cpu = opaque;
428 CPUX86State *env = &cpu->env;
42cc8fa6
JK
429
430 return env->fpop != 0 || env->fpip != 0 || env->fpdp != 0;
431}
432
433static const VMStateDescription vmstate_fpop_ip_dp = {
434 .name = "cpu/fpop_ip_dp",
435 .version_id = 1,
436 .minimum_version_id = 1,
d49805ae 437 .fields = (VMStateField[]) {
f56e3a14
AF
438 VMSTATE_UINT16(env.fpop, X86CPU),
439 VMSTATE_UINT64(env.fpip, X86CPU),
440 VMSTATE_UINT64(env.fpdp, X86CPU),
42cc8fa6
JK
441 VMSTATE_END_OF_LIST()
442 }
443};
444
f28558d3
WA
445static bool tsc_adjust_needed(void *opaque)
446{
f56e3a14
AF
447 X86CPU *cpu = opaque;
448 CPUX86State *env = &cpu->env;
f28558d3
WA
449
450 return env->tsc_adjust != 0;
451}
452
453static const VMStateDescription vmstate_msr_tsc_adjust = {
454 .name = "cpu/msr_tsc_adjust",
455 .version_id = 1,
456 .minimum_version_id = 1,
d49805ae 457 .fields = (VMStateField[]) {
f56e3a14 458 VMSTATE_UINT64(env.tsc_adjust, X86CPU),
f28558d3
WA
459 VMSTATE_END_OF_LIST()
460 }
461};
462
aa82ba54
LJ
463static bool tscdeadline_needed(void *opaque)
464{
f56e3a14
AF
465 X86CPU *cpu = opaque;
466 CPUX86State *env = &cpu->env;
aa82ba54
LJ
467
468 return env->tsc_deadline != 0;
469}
470
471static const VMStateDescription vmstate_msr_tscdeadline = {
472 .name = "cpu/msr_tscdeadline",
473 .version_id = 1,
474 .minimum_version_id = 1,
d49805ae 475 .fields = (VMStateField[]) {
f56e3a14 476 VMSTATE_UINT64(env.tsc_deadline, X86CPU),
aa82ba54
LJ
477 VMSTATE_END_OF_LIST()
478 }
479};
480
21e87c46
AK
481static bool misc_enable_needed(void *opaque)
482{
f56e3a14
AF
483 X86CPU *cpu = opaque;
484 CPUX86State *env = &cpu->env;
21e87c46
AK
485
486 return env->msr_ia32_misc_enable != MSR_IA32_MISC_ENABLE_DEFAULT;
487}
488
0779caeb
ACL
489static bool feature_control_needed(void *opaque)
490{
491 X86CPU *cpu = opaque;
492 CPUX86State *env = &cpu->env;
493
494 return env->msr_ia32_feature_control != 0;
495}
496
21e87c46
AK
497static const VMStateDescription vmstate_msr_ia32_misc_enable = {
498 .name = "cpu/msr_ia32_misc_enable",
499 .version_id = 1,
500 .minimum_version_id = 1,
d49805ae 501 .fields = (VMStateField[]) {
f56e3a14 502 VMSTATE_UINT64(env.msr_ia32_misc_enable, X86CPU),
21e87c46
AK
503 VMSTATE_END_OF_LIST()
504 }
505};
506
0779caeb
ACL
507static const VMStateDescription vmstate_msr_ia32_feature_control = {
508 .name = "cpu/msr_ia32_feature_control",
509 .version_id = 1,
510 .minimum_version_id = 1,
d49805ae 511 .fields = (VMStateField[]) {
0779caeb
ACL
512 VMSTATE_UINT64(env.msr_ia32_feature_control, X86CPU),
513 VMSTATE_END_OF_LIST()
514 }
515};
516
0d894367
PB
517static bool pmu_enable_needed(void *opaque)
518{
519 X86CPU *cpu = opaque;
520 CPUX86State *env = &cpu->env;
521 int i;
522
523 if (env->msr_fixed_ctr_ctrl || env->msr_global_ctrl ||
524 env->msr_global_status || env->msr_global_ovf_ctrl) {
525 return true;
526 }
527 for (i = 0; i < MAX_FIXED_COUNTERS; i++) {
528 if (env->msr_fixed_counters[i]) {
529 return true;
530 }
531 }
532 for (i = 0; i < MAX_GP_COUNTERS; i++) {
533 if (env->msr_gp_counters[i] || env->msr_gp_evtsel[i]) {
534 return true;
535 }
536 }
537
538 return false;
539}
540
541static const VMStateDescription vmstate_msr_architectural_pmu = {
542 .name = "cpu/msr_architectural_pmu",
543 .version_id = 1,
544 .minimum_version_id = 1,
d49805ae 545 .fields = (VMStateField[]) {
0d894367
PB
546 VMSTATE_UINT64(env.msr_fixed_ctr_ctrl, X86CPU),
547 VMSTATE_UINT64(env.msr_global_ctrl, X86CPU),
548 VMSTATE_UINT64(env.msr_global_status, X86CPU),
549 VMSTATE_UINT64(env.msr_global_ovf_ctrl, X86CPU),
550 VMSTATE_UINT64_ARRAY(env.msr_fixed_counters, X86CPU, MAX_FIXED_COUNTERS),
551 VMSTATE_UINT64_ARRAY(env.msr_gp_counters, X86CPU, MAX_GP_COUNTERS),
552 VMSTATE_UINT64_ARRAY(env.msr_gp_evtsel, X86CPU, MAX_GP_COUNTERS),
553 VMSTATE_END_OF_LIST()
554 }
555};
556
79e9ebeb
LJ
557static bool mpx_needed(void *opaque)
558{
559 X86CPU *cpu = opaque;
560 CPUX86State *env = &cpu->env;
561 unsigned int i;
562
563 for (i = 0; i < 4; i++) {
564 if (env->bnd_regs[i].lb || env->bnd_regs[i].ub) {
565 return true;
566 }
567 }
568
569 if (env->bndcs_regs.cfgu || env->bndcs_regs.sts) {
570 return true;
571 }
572
573 return !!env->msr_bndcfgs;
574}
575
576static const VMStateDescription vmstate_mpx = {
577 .name = "cpu/mpx",
578 .version_id = 1,
579 .minimum_version_id = 1,
d49805ae 580 .fields = (VMStateField[]) {
79e9ebeb
LJ
581 VMSTATE_BND_REGS(env.bnd_regs, X86CPU, 4),
582 VMSTATE_UINT64(env.bndcs_regs.cfgu, X86CPU),
583 VMSTATE_UINT64(env.bndcs_regs.sts, X86CPU),
584 VMSTATE_UINT64(env.msr_bndcfgs, X86CPU),
585 VMSTATE_END_OF_LIST()
586 }
587};
588
1c90ef26
VR
589static bool hyperv_hypercall_enable_needed(void *opaque)
590{
591 X86CPU *cpu = opaque;
592 CPUX86State *env = &cpu->env;
593
594 return env->msr_hv_hypercall != 0 || env->msr_hv_guest_os_id != 0;
595}
596
597static const VMStateDescription vmstate_msr_hypercall_hypercall = {
598 .name = "cpu/msr_hyperv_hypercall",
599 .version_id = 1,
600 .minimum_version_id = 1,
d49805ae 601 .fields = (VMStateField[]) {
1c90ef26 602 VMSTATE_UINT64(env.msr_hv_guest_os_id, X86CPU),
466e6e9d 603 VMSTATE_UINT64(env.msr_hv_hypercall, X86CPU),
1c90ef26
VR
604 VMSTATE_END_OF_LIST()
605 }
606};
607
5ef68987
VR
608static bool hyperv_vapic_enable_needed(void *opaque)
609{
610 X86CPU *cpu = opaque;
611 CPUX86State *env = &cpu->env;
612
613 return env->msr_hv_vapic != 0;
614}
615
616static const VMStateDescription vmstate_msr_hyperv_vapic = {
617 .name = "cpu/msr_hyperv_vapic",
618 .version_id = 1,
619 .minimum_version_id = 1,
d49805ae 620 .fields = (VMStateField[]) {
5ef68987
VR
621 VMSTATE_UINT64(env.msr_hv_vapic, X86CPU),
622 VMSTATE_END_OF_LIST()
623 }
624};
625
48a5f3bc
VR
626static bool hyperv_time_enable_needed(void *opaque)
627{
628 X86CPU *cpu = opaque;
629 CPUX86State *env = &cpu->env;
630
631 return env->msr_hv_tsc != 0;
632}
633
634static const VMStateDescription vmstate_msr_hyperv_time = {
635 .name = "cpu/msr_hyperv_time",
636 .version_id = 1,
637 .minimum_version_id = 1,
d49805ae 638 .fields = (VMStateField[]) {
48a5f3bc
VR
639 VMSTATE_UINT64(env.msr_hv_tsc, X86CPU),
640 VMSTATE_END_OF_LIST()
641 }
642};
643
9aecd6f8
CP
644static bool avx512_needed(void *opaque)
645{
646 X86CPU *cpu = opaque;
647 CPUX86State *env = &cpu->env;
648 unsigned int i;
649
650 for (i = 0; i < NB_OPMASK_REGS; i++) {
651 if (env->opmask_regs[i]) {
652 return true;
653 }
654 }
655
656 for (i = 0; i < CPU_NB_REGS; i++) {
657#define ENV_ZMMH(reg, field) (env->zmmh_regs[reg].YMM_Q(field))
658 if (ENV_ZMMH(i, 0) || ENV_ZMMH(i, 1) ||
659 ENV_ZMMH(i, 2) || ENV_ZMMH(i, 3)) {
660 return true;
661 }
662#ifdef TARGET_X86_64
663#define ENV_Hi16_ZMM(reg, field) (env->hi16_zmm_regs[reg].ZMM_Q(field))
664 if (ENV_Hi16_ZMM(i, 0) || ENV_Hi16_ZMM(i, 1) ||
665 ENV_Hi16_ZMM(i, 2) || ENV_Hi16_ZMM(i, 3) ||
666 ENV_Hi16_ZMM(i, 4) || ENV_Hi16_ZMM(i, 5) ||
667 ENV_Hi16_ZMM(i, 6) || ENV_Hi16_ZMM(i, 7)) {
668 return true;
669 }
670#endif
671 }
672
673 return false;
674}
675
676static const VMStateDescription vmstate_avx512 = {
677 .name = "cpu/avx512",
678 .version_id = 1,
679 .minimum_version_id = 1,
680 .fields = (VMStateField[]) {
681 VMSTATE_UINT64_ARRAY(env.opmask_regs, X86CPU, NB_OPMASK_REGS),
682 VMSTATE_ZMMH_REGS_VARS(env.zmmh_regs, X86CPU, CPU_NB_REGS),
683#ifdef TARGET_X86_64
684 VMSTATE_Hi16_ZMM_REGS_VARS(env.hi16_zmm_regs, X86CPU, CPU_NB_REGS),
685#endif
686 VMSTATE_END_OF_LIST()
687 }
688};
689
18cd2c17
WL
690static bool xss_needed(void *opaque)
691{
692 X86CPU *cpu = opaque;
693 CPUX86State *env = &cpu->env;
694
695 return env->xss != 0;
696}
697
698static const VMStateDescription vmstate_xss = {
699 .name = "cpu/xss",
700 .version_id = 1,
701 .minimum_version_id = 1,
702 .fields = (VMStateField[]) {
703 VMSTATE_UINT64(env.xss, X86CPU),
704 VMSTATE_END_OF_LIST()
705 }
706};
707
68bfd0ad 708VMStateDescription vmstate_x86_cpu = {
0cb892aa 709 .name = "cpu",
f56e3a14 710 .version_id = 12,
0cb892aa 711 .minimum_version_id = 3,
0cb892aa 712 .pre_save = cpu_pre_save,
0cb892aa 713 .post_load = cpu_post_load,
d49805ae 714 .fields = (VMStateField[]) {
f56e3a14
AF
715 VMSTATE_UINTTL_ARRAY(env.regs, X86CPU, CPU_NB_REGS),
716 VMSTATE_UINTTL(env.eip, X86CPU),
717 VMSTATE_UINTTL(env.eflags, X86CPU),
718 VMSTATE_UINT32(env.hflags, X86CPU),
0cb892aa 719 /* FPU */
f56e3a14
AF
720 VMSTATE_UINT16(env.fpuc, X86CPU),
721 VMSTATE_UINT16(env.fpus_vmstate, X86CPU),
722 VMSTATE_UINT16(env.fptag_vmstate, X86CPU),
723 VMSTATE_UINT16(env.fpregs_format_vmstate, X86CPU),
724 VMSTATE_FP_REGS(env.fpregs, X86CPU, 8),
725
726 VMSTATE_SEGMENT_ARRAY(env.segs, X86CPU, 6),
727 VMSTATE_SEGMENT(env.ldt, X86CPU),
728 VMSTATE_SEGMENT(env.tr, X86CPU),
729 VMSTATE_SEGMENT(env.gdt, X86CPU),
730 VMSTATE_SEGMENT(env.idt, X86CPU),
731
732 VMSTATE_UINT32(env.sysenter_cs, X86CPU),
0cb892aa
JQ
733#ifdef TARGET_X86_64
734 /* Hack: In v7 size changed from 32 to 64 bits on x86_64 */
f56e3a14
AF
735 VMSTATE_HACK_UINT32(env.sysenter_esp, X86CPU, less_than_7),
736 VMSTATE_HACK_UINT32(env.sysenter_eip, X86CPU, less_than_7),
737 VMSTATE_UINTTL_V(env.sysenter_esp, X86CPU, 7),
738 VMSTATE_UINTTL_V(env.sysenter_eip, X86CPU, 7),
8dd3dca3 739#else
f56e3a14
AF
740 VMSTATE_UINTTL(env.sysenter_esp, X86CPU),
741 VMSTATE_UINTTL(env.sysenter_eip, X86CPU),
3c8ce630 742#endif
8dd3dca3 743
f56e3a14
AF
744 VMSTATE_UINTTL(env.cr[0], X86CPU),
745 VMSTATE_UINTTL(env.cr[2], X86CPU),
746 VMSTATE_UINTTL(env.cr[3], X86CPU),
747 VMSTATE_UINTTL(env.cr[4], X86CPU),
748 VMSTATE_UINTTL_ARRAY(env.dr, X86CPU, 8),
0cb892aa 749 /* MMU */
f56e3a14 750 VMSTATE_INT32(env.a20_mask, X86CPU),
0cb892aa 751 /* XMM */
f56e3a14
AF
752 VMSTATE_UINT32(env.mxcsr, X86CPU),
753 VMSTATE_XMM_REGS(env.xmm_regs, X86CPU, CPU_NB_REGS),
8dd3dca3
AJ
754
755#ifdef TARGET_X86_64
f56e3a14
AF
756 VMSTATE_UINT64(env.efer, X86CPU),
757 VMSTATE_UINT64(env.star, X86CPU),
758 VMSTATE_UINT64(env.lstar, X86CPU),
759 VMSTATE_UINT64(env.cstar, X86CPU),
760 VMSTATE_UINT64(env.fmask, X86CPU),
761 VMSTATE_UINT64(env.kernelgsbase, X86CPU),
8dd3dca3 762#endif
f56e3a14
AF
763 VMSTATE_UINT32_V(env.smbase, X86CPU, 4),
764
765 VMSTATE_UINT64_V(env.pat, X86CPU, 5),
766 VMSTATE_UINT32_V(env.hflags2, X86CPU, 5),
767
259186a7 768 VMSTATE_UINT32_TEST(parent_obj.halted, X86CPU, version_is_5),
f56e3a14
AF
769 VMSTATE_UINT64_V(env.vm_hsave, X86CPU, 5),
770 VMSTATE_UINT64_V(env.vm_vmcb, X86CPU, 5),
771 VMSTATE_UINT64_V(env.tsc_offset, X86CPU, 5),
772 VMSTATE_UINT64_V(env.intercept, X86CPU, 5),
773 VMSTATE_UINT16_V(env.intercept_cr_read, X86CPU, 5),
774 VMSTATE_UINT16_V(env.intercept_cr_write, X86CPU, 5),
775 VMSTATE_UINT16_V(env.intercept_dr_read, X86CPU, 5),
776 VMSTATE_UINT16_V(env.intercept_dr_write, X86CPU, 5),
777 VMSTATE_UINT32_V(env.intercept_exceptions, X86CPU, 5),
778 VMSTATE_UINT8_V(env.v_tpr, X86CPU, 5),
dd5e3b17 779 /* MTRRs */
f56e3a14
AF
780 VMSTATE_UINT64_ARRAY_V(env.mtrr_fixed, X86CPU, 11, 8),
781 VMSTATE_UINT64_V(env.mtrr_deftype, X86CPU, 8),
d8b5c67b 782 VMSTATE_MTRR_VARS(env.mtrr_var, X86CPU, MSR_MTRRcap_VCNT, 8),
0cb892aa 783 /* KVM-related states */
f56e3a14
AF
784 VMSTATE_INT32_V(env.interrupt_injected, X86CPU, 9),
785 VMSTATE_UINT32_V(env.mp_state, X86CPU, 9),
786 VMSTATE_UINT64_V(env.tsc, X86CPU, 9),
787 VMSTATE_INT32_V(env.exception_injected, X86CPU, 11),
788 VMSTATE_UINT8_V(env.soft_interrupt, X86CPU, 11),
789 VMSTATE_UINT8_V(env.nmi_injected, X86CPU, 11),
790 VMSTATE_UINT8_V(env.nmi_pending, X86CPU, 11),
791 VMSTATE_UINT8_V(env.has_error_code, X86CPU, 11),
792 VMSTATE_UINT32_V(env.sipi_vector, X86CPU, 11),
0cb892aa 793 /* MCE */
f56e3a14
AF
794 VMSTATE_UINT64_V(env.mcg_cap, X86CPU, 10),
795 VMSTATE_UINT64_V(env.mcg_status, X86CPU, 10),
796 VMSTATE_UINT64_V(env.mcg_ctl, X86CPU, 10),
797 VMSTATE_UINT64_ARRAY_V(env.mce_banks, X86CPU, MCE_BANKS_DEF * 4, 10),
0cb892aa 798 /* rdtscp */
f56e3a14 799 VMSTATE_UINT64_V(env.tsc_aux, X86CPU, 11),
1a03675d 800 /* KVM pvclock msr */
f56e3a14
AF
801 VMSTATE_UINT64_V(env.system_time_msr, X86CPU, 11),
802 VMSTATE_UINT64_V(env.wall_clock_msr, X86CPU, 11),
f1665b21 803 /* XSAVE related fields */
f56e3a14
AF
804 VMSTATE_UINT64_V(env.xcr0, X86CPU, 12),
805 VMSTATE_UINT64_V(env.xstate_bv, X86CPU, 12),
806 VMSTATE_YMMH_REGS_VARS(env.ymmh_regs, X86CPU, CPU_NB_REGS, 12),
0cb892aa 807 VMSTATE_END_OF_LIST()
a0fb002c 808 /* The above list is not sorted /wrt version numbers, watch out! */
f6584ee2
GN
809 },
810 .subsections = (VMStateSubsection []) {
811 {
812 .vmsd = &vmstate_async_pf_msr,
813 .needed = async_pf_msr_needed,
bc9a839d
MT
814 } , {
815 .vmsd = &vmstate_pv_eoi_msr,
816 .needed = pv_eoi_msr_needed,
917367aa
MT
817 } , {
818 .vmsd = &vmstate_steal_time_msr,
819 .needed = steal_time_msr_needed,
42cc8fa6
JK
820 } , {
821 .vmsd = &vmstate_fpop_ip_dp,
822 .needed = fpop_ip_dp_needed,
f28558d3
WA
823 }, {
824 .vmsd = &vmstate_msr_tsc_adjust,
825 .needed = tsc_adjust_needed,
aa82ba54
LJ
826 }, {
827 .vmsd = &vmstate_msr_tscdeadline,
828 .needed = tscdeadline_needed,
21e87c46
AK
829 }, {
830 .vmsd = &vmstate_msr_ia32_misc_enable,
831 .needed = misc_enable_needed,
0779caeb
ACL
832 }, {
833 .vmsd = &vmstate_msr_ia32_feature_control,
834 .needed = feature_control_needed,
0d894367
PB
835 }, {
836 .vmsd = &vmstate_msr_architectural_pmu,
837 .needed = pmu_enable_needed,
79e9ebeb
LJ
838 } , {
839 .vmsd = &vmstate_mpx,
840 .needed = mpx_needed,
1c90ef26
VR
841 }, {
842 .vmsd = &vmstate_msr_hypercall_hypercall,
843 .needed = hyperv_hypercall_enable_needed,
5ef68987
VR
844 }, {
845 .vmsd = &vmstate_msr_hyperv_vapic,
846 .needed = hyperv_vapic_enable_needed,
48a5f3bc
VR
847 }, {
848 .vmsd = &vmstate_msr_hyperv_time,
849 .needed = hyperv_time_enable_needed,
9aecd6f8
CP
850 }, {
851 .vmsd = &vmstate_avx512,
852 .needed = avx512_needed,
18cd2c17
WL
853 }, {
854 .vmsd = &vmstate_xss,
855 .needed = xss_needed,
f6584ee2
GN
856 } , {
857 /* empty */
858 }
79c4f6b0 859 }
0cb892aa 860};
This page took 0.79029 seconds and 4 git commands to generate.