]>
Commit | Line | Data |
---|---|---|
b5cec4c5 DG |
1 | /* |
2 | * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator | |
3 | * | |
4 | * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics | |
5 | * | |
6 | * Copyright (c) 2010,2011 David Gibson, IBM Corporation. | |
7 | * | |
8 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
9 | * of this software and associated documentation files (the "Software"), to deal | |
10 | * in the Software without restriction, including without limitation the rights | |
11 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
12 | * copies of the Software, and to permit persons to whom the Software is | |
13 | * furnished to do so, subject to the following conditions: | |
14 | * | |
15 | * The above copyright notice and this permission notice shall be included in | |
16 | * all copies or substantial portions of the Software. | |
17 | * | |
18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
20 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
21 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
22 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
23 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
24 | * THE SOFTWARE. | |
25 | * | |
26 | */ | |
27 | ||
0d75590d | 28 | #include "qemu/osdep.h" |
da34e65c | 29 | #include "qapi/error.h" |
4771d756 | 30 | #include "cpu.h" |
500efa23 | 31 | #include "trace.h" |
5d87e4b7 | 32 | #include "qemu/timer.h" |
0d09e41a | 33 | #include "hw/ppc/xics.h" |
9ccff2a4 | 34 | #include "qemu/error-report.h" |
0b8fa32f | 35 | #include "qemu/module.h" |
5a3d7b23 | 36 | #include "qapi/visitor.h" |
d6454270 | 37 | #include "migration/vmstate.h" |
b1fc72f0 BH |
38 | #include "monitor/monitor.h" |
39 | #include "hw/intc/intc.h" | |
64552b6b | 40 | #include "hw/irq.h" |
0e5c7fad | 41 | #include "sysemu/kvm.h" |
71e8a915 | 42 | #include "sysemu/reset.h" |
b5cec4c5 | 43 | |
6449da45 | 44 | void icp_pic_print_info(ICPState *icp, Monitor *mon) |
b1fc72f0 | 45 | { |
b9038e78 CLG |
46 | int cpu_index = icp->cs ? icp->cs->cpu_index : -1; |
47 | ||
48 | if (!icp->output) { | |
49 | return; | |
50 | } | |
dcb556fc | 51 | |
0e5c7fad GK |
52 | if (kvm_irqchip_in_kernel()) { |
53 | icp_synchronize_state(icp); | |
dcb556fc GK |
54 | } |
55 | ||
b9038e78 CLG |
56 | monitor_printf(mon, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n", |
57 | cpu_index, icp->xirr, icp->xirr_owner, | |
58 | icp->pending_priority, icp->mfrr); | |
59 | } | |
60 | ||
6449da45 | 61 | void ics_pic_print_info(ICSState *ics, Monitor *mon) |
b9038e78 | 62 | { |
b1fc72f0 BH |
63 | uint32_t i; |
64 | ||
b9038e78 CLG |
65 | monitor_printf(mon, "ICS %4x..%4x %p\n", |
66 | ics->offset, ics->offset + ics->nr_irqs - 1, ics); | |
b1fc72f0 | 67 | |
b9038e78 CLG |
68 | if (!ics->irqs) { |
69 | return; | |
b1fc72f0 BH |
70 | } |
71 | ||
d80b2ccf GK |
72 | if (kvm_irqchip_in_kernel()) { |
73 | ics_synchronize_state(ics); | |
dcb556fc GK |
74 | } |
75 | ||
b9038e78 CLG |
76 | for (i = 0; i < ics->nr_irqs; i++) { |
77 | ICSIRQState *irq = ics->irqs + i; | |
b1fc72f0 | 78 | |
b9038e78 | 79 | if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) { |
b1fc72f0 BH |
80 | continue; |
81 | } | |
b9038e78 CLG |
82 | monitor_printf(mon, " %4x %s %02x %02x\n", |
83 | ics->offset + i, | |
84 | (irq->flags & XICS_FLAGS_IRQ_LSI) ? | |
85 | "LSI" : "MSI", | |
86 | irq->priority, irq->status); | |
b1fc72f0 BH |
87 | } |
88 | } | |
89 | ||
b5cec4c5 DG |
90 | /* |
91 | * ICP: Presentation layer | |
92 | */ | |
93 | ||
b5cec4c5 DG |
94 | #define XISR_MASK 0x00ffffff |
95 | #define CPPR_MASK 0xff000000 | |
96 | ||
8e4fba20 CLG |
97 | #define XISR(icp) (((icp)->xirr) & XISR_MASK) |
98 | #define CPPR(icp) (((icp)->xirr) >> 24) | |
b5cec4c5 | 99 | |
d4d7a59a BH |
100 | static void ics_reject(ICSState *ics, uint32_t nr) |
101 | { | |
102 | ICSStateClass *k = ICS_BASE_GET_CLASS(ics); | |
103 | ||
104 | if (k->reject) { | |
105 | k->reject(ics, nr); | |
106 | } | |
107 | } | |
108 | ||
7844e12b | 109 | void ics_resend(ICSState *ics) |
d4d7a59a BH |
110 | { |
111 | ICSStateClass *k = ICS_BASE_GET_CLASS(ics); | |
112 | ||
113 | if (k->resend) { | |
114 | k->resend(ics); | |
115 | } | |
116 | } | |
117 | ||
118 | static void ics_eoi(ICSState *ics, int nr) | |
119 | { | |
120 | ICSStateClass *k = ICS_BASE_GET_CLASS(ics); | |
121 | ||
122 | if (k->eoi) { | |
123 | k->eoi(ics, nr); | |
124 | } | |
125 | } | |
b5cec4c5 | 126 | |
8e4fba20 | 127 | static void icp_check_ipi(ICPState *icp) |
b5cec4c5 | 128 | { |
8e4fba20 | 129 | if (XISR(icp) && (icp->pending_priority <= icp->mfrr)) { |
b5cec4c5 DG |
130 | return; |
131 | } | |
132 | ||
8e4fba20 | 133 | trace_xics_icp_check_ipi(icp->cs->cpu_index, icp->mfrr); |
500efa23 | 134 | |
8e4fba20 CLG |
135 | if (XISR(icp) && icp->xirr_owner) { |
136 | ics_reject(icp->xirr_owner, XISR(icp)); | |
b5cec4c5 DG |
137 | } |
138 | ||
8e4fba20 CLG |
139 | icp->xirr = (icp->xirr & ~XISR_MASK) | XICS_IPI; |
140 | icp->pending_priority = icp->mfrr; | |
141 | icp->xirr_owner = NULL; | |
142 | qemu_irq_raise(icp->output); | |
b5cec4c5 DG |
143 | } |
144 | ||
8e4fba20 | 145 | void icp_resend(ICPState *icp) |
b5cec4c5 | 146 | { |
8e4fba20 | 147 | XICSFabric *xi = icp->xics; |
2cd908d0 | 148 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); |
b5cec4c5 | 149 | |
8e4fba20 CLG |
150 | if (icp->mfrr < CPPR(icp)) { |
151 | icp_check_ipi(icp); | |
cc706a53 | 152 | } |
2cd908d0 CLG |
153 | |
154 | xic->ics_resend(xi); | |
b5cec4c5 DG |
155 | } |
156 | ||
8e4fba20 | 157 | void icp_set_cppr(ICPState *icp, uint8_t cppr) |
b5cec4c5 | 158 | { |
b5cec4c5 DG |
159 | uint8_t old_cppr; |
160 | uint32_t old_xisr; | |
161 | ||
8e4fba20 CLG |
162 | old_cppr = CPPR(icp); |
163 | icp->xirr = (icp->xirr & ~CPPR_MASK) | (cppr << 24); | |
b5cec4c5 DG |
164 | |
165 | if (cppr < old_cppr) { | |
8e4fba20 CLG |
166 | if (XISR(icp) && (cppr <= icp->pending_priority)) { |
167 | old_xisr = XISR(icp); | |
168 | icp->xirr &= ~XISR_MASK; /* Clear XISR */ | |
169 | icp->pending_priority = 0xff; | |
170 | qemu_irq_lower(icp->output); | |
171 | if (icp->xirr_owner) { | |
172 | ics_reject(icp->xirr_owner, old_xisr); | |
173 | icp->xirr_owner = NULL; | |
cc706a53 | 174 | } |
b5cec4c5 DG |
175 | } |
176 | } else { | |
8e4fba20 CLG |
177 | if (!XISR(icp)) { |
178 | icp_resend(icp); | |
b5cec4c5 DG |
179 | } |
180 | } | |
181 | } | |
182 | ||
8e4fba20 | 183 | void icp_set_mfrr(ICPState *icp, uint8_t mfrr) |
b5cec4c5 | 184 | { |
8e4fba20 CLG |
185 | icp->mfrr = mfrr; |
186 | if (mfrr < CPPR(icp)) { | |
187 | icp_check_ipi(icp); | |
b5cec4c5 DG |
188 | } |
189 | } | |
190 | ||
8e4fba20 | 191 | uint32_t icp_accept(ICPState *icp) |
b5cec4c5 | 192 | { |
8e4fba20 | 193 | uint32_t xirr = icp->xirr; |
b5cec4c5 | 194 | |
8e4fba20 CLG |
195 | qemu_irq_lower(icp->output); |
196 | icp->xirr = icp->pending_priority << 24; | |
197 | icp->pending_priority = 0xff; | |
198 | icp->xirr_owner = NULL; | |
500efa23 | 199 | |
8e4fba20 | 200 | trace_xics_icp_accept(xirr, icp->xirr); |
500efa23 | 201 | |
b5cec4c5 DG |
202 | return xirr; |
203 | } | |
204 | ||
8e4fba20 | 205 | uint32_t icp_ipoll(ICPState *icp, uint32_t *mfrr) |
1cbd2220 BH |
206 | { |
207 | if (mfrr) { | |
8e4fba20 | 208 | *mfrr = icp->mfrr; |
1cbd2220 | 209 | } |
8e4fba20 | 210 | return icp->xirr; |
1cbd2220 BH |
211 | } |
212 | ||
8e4fba20 | 213 | void icp_eoi(ICPState *icp, uint32_t xirr) |
b5cec4c5 | 214 | { |
8e4fba20 | 215 | XICSFabric *xi = icp->xics; |
2cd908d0 | 216 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); |
cc706a53 BH |
217 | ICSState *ics; |
218 | uint32_t irq; | |
b5cec4c5 | 219 | |
b5cec4c5 | 220 | /* Send EOI -> ICS */ |
8e4fba20 CLG |
221 | icp->xirr = (icp->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK); |
222 | trace_xics_icp_eoi(icp->cs->cpu_index, xirr, icp->xirr); | |
cc706a53 | 223 | irq = xirr & XISR_MASK; |
2cd908d0 CLG |
224 | |
225 | ics = xic->ics_get(xi, irq); | |
226 | if (ics) { | |
227 | ics_eoi(ics, irq); | |
cc706a53 | 228 | } |
8e4fba20 CLG |
229 | if (!XISR(icp)) { |
230 | icp_resend(icp); | |
b5cec4c5 DG |
231 | } |
232 | } | |
233 | ||
cc706a53 | 234 | static void icp_irq(ICSState *ics, int server, int nr, uint8_t priority) |
b5cec4c5 | 235 | { |
8e4fba20 | 236 | ICPState *icp = xics_icp_get(ics->xics, server); |
b5cec4c5 | 237 | |
500efa23 DG |
238 | trace_xics_icp_irq(server, nr, priority); |
239 | ||
8e4fba20 CLG |
240 | if ((priority >= CPPR(icp)) |
241 | || (XISR(icp) && (icp->pending_priority <= priority))) { | |
cc706a53 | 242 | ics_reject(ics, nr); |
b5cec4c5 | 243 | } else { |
8e4fba20 CLG |
244 | if (XISR(icp) && icp->xirr_owner) { |
245 | ics_reject(icp->xirr_owner, XISR(icp)); | |
246 | icp->xirr_owner = NULL; | |
b5cec4c5 | 247 | } |
8e4fba20 CLG |
248 | icp->xirr = (icp->xirr & ~XISR_MASK) | (nr & XISR_MASK); |
249 | icp->xirr_owner = ics; | |
250 | icp->pending_priority = priority; | |
251 | trace_xics_icp_raise(icp->xirr, icp->pending_priority); | |
252 | qemu_irq_raise(icp->output); | |
b5cec4c5 DG |
253 | } |
254 | } | |
255 | ||
0e5c7fad | 256 | static int icp_pre_save(void *opaque) |
d1b5682d | 257 | { |
8e4fba20 | 258 | ICPState *icp = opaque; |
d1b5682d | 259 | |
0e5c7fad GK |
260 | if (kvm_irqchip_in_kernel()) { |
261 | icp_get_kvm_state(icp); | |
d1b5682d | 262 | } |
44b1ff31 DDAG |
263 | |
264 | return 0; | |
d1b5682d AK |
265 | } |
266 | ||
0e5c7fad | 267 | static int icp_post_load(void *opaque, int version_id) |
d1b5682d | 268 | { |
8e4fba20 | 269 | ICPState *icp = opaque; |
d1b5682d | 270 | |
0e5c7fad | 271 | if (kvm_irqchip_in_kernel()) { |
330a21e3 GK |
272 | Error *local_err = NULL; |
273 | int ret; | |
274 | ||
275 | ret = icp_set_kvm_state(icp, &local_err); | |
276 | if (ret < 0) { | |
277 | error_report_err(local_err); | |
278 | return ret; | |
279 | } | |
d1b5682d AK |
280 | } |
281 | ||
282 | return 0; | |
283 | } | |
284 | ||
c04d6cfa AL |
285 | static const VMStateDescription vmstate_icp_server = { |
286 | .name = "icp/server", | |
287 | .version_id = 1, | |
288 | .minimum_version_id = 1, | |
0e5c7fad GK |
289 | .pre_save = icp_pre_save, |
290 | .post_load = icp_post_load, | |
3aff6c2f | 291 | .fields = (VMStateField[]) { |
c04d6cfa AL |
292 | /* Sanity check */ |
293 | VMSTATE_UINT32(xirr, ICPState), | |
294 | VMSTATE_UINT8(pending_priority, ICPState), | |
295 | VMSTATE_UINT8(mfrr, ICPState), | |
296 | VMSTATE_END_OF_LIST() | |
297 | }, | |
b5cec4c5 DG |
298 | }; |
299 | ||
d82f3971 | 300 | static void icp_reset_handler(void *dev) |
c04d6cfa AL |
301 | { |
302 | ICPState *icp = ICP(dev); | |
303 | ||
304 | icp->xirr = 0; | |
305 | icp->pending_priority = 0xff; | |
306 | icp->mfrr = 0xff; | |
307 | ||
308 | /* Make all outputs are deasserted */ | |
309 | qemu_set_irq(icp->output, 0); | |
c04d6cfa | 310 | |
d82f3971 | 311 | if (kvm_irqchip_in_kernel()) { |
330a21e3 GK |
312 | Error *local_err = NULL; |
313 | ||
314 | icp_set_kvm_state(ICP(dev), &local_err); | |
315 | if (local_err) { | |
316 | error_report_err(local_err); | |
317 | } | |
d82f3971 | 318 | } |
b585395b GK |
319 | } |
320 | ||
817bb6a4 CLG |
321 | static void icp_realize(DeviceState *dev, Error **errp) |
322 | { | |
323 | ICPState *icp = ICP(dev); | |
9ed65663 GK |
324 | PowerPCCPU *cpu; |
325 | CPUPPCState *env; | |
817bb6a4 CLG |
326 | Object *obj; |
327 | Error *err = NULL; | |
328 | ||
ad265631 | 329 | obj = object_property_get_link(OBJECT(dev), ICP_PROP_XICS, &err); |
817bb6a4 | 330 | if (!obj) { |
4b576648 MA |
331 | error_propagate_prepend(errp, err, |
332 | "required link '" ICP_PROP_XICS | |
333 | "' not found: "); | |
817bb6a4 CLG |
334 | return; |
335 | } | |
336 | ||
2cd908d0 | 337 | icp->xics = XICS_FABRIC(obj); |
7ea6e067 | 338 | |
9ed65663 GK |
339 | obj = object_property_get_link(OBJECT(dev), ICP_PROP_CPU, &err); |
340 | if (!obj) { | |
4b576648 MA |
341 | error_propagate_prepend(errp, err, |
342 | "required link '" ICP_PROP_CPU | |
343 | "' not found: "); | |
9ed65663 GK |
344 | return; |
345 | } | |
346 | ||
347 | cpu = POWERPC_CPU(obj); | |
9ed65663 GK |
348 | icp->cs = CPU(obj); |
349 | ||
9ed65663 GK |
350 | env = &cpu->env; |
351 | switch (PPC_INPUT(env)) { | |
352 | case PPC_FLAGS_INPUT_POWER7: | |
353 | icp->output = env->irq_inputs[POWER7_INPUT_INT]; | |
354 | break; | |
67afe775 BH |
355 | case PPC_FLAGS_INPUT_POWER9: /* For SPAPR xics emulation */ |
356 | icp->output = env->irq_inputs[POWER9_INPUT_INT]; | |
357 | break; | |
9ed65663 GK |
358 | |
359 | case PPC_FLAGS_INPUT_970: | |
360 | icp->output = env->irq_inputs[PPC970_INPUT_INT]; | |
361 | break; | |
362 | ||
363 | default: | |
364 | error_setg(errp, "XICS interrupt controller does not support this CPU bus model"); | |
365 | return; | |
366 | } | |
367 | ||
d9b9e6f6 | 368 | /* Connect the presenter to the VCPU (required for CPU hotplug) */ |
8e6e6efe GK |
369 | if (kvm_irqchip_in_kernel()) { |
370 | icp_kvm_realize(dev, &err); | |
371 | if (err) { | |
372 | error_propagate(errp, err); | |
373 | return; | |
374 | } | |
375 | } | |
376 | ||
b585395b | 377 | qemu_register_reset(icp_reset_handler, dev); |
c95f6161 | 378 | vmstate_register(NULL, icp->cs->cpu_index, &vmstate_icp_server, icp); |
817bb6a4 CLG |
379 | } |
380 | ||
62f94fc9 GK |
381 | static void icp_unrealize(DeviceState *dev, Error **errp) |
382 | { | |
c95f6161 GK |
383 | ICPState *icp = ICP(dev); |
384 | ||
385 | vmstate_unregister(NULL, &vmstate_icp_server, icp); | |
b585395b | 386 | qemu_unregister_reset(icp_reset_handler, dev); |
62f94fc9 | 387 | } |
817bb6a4 | 388 | |
c04d6cfa AL |
389 | static void icp_class_init(ObjectClass *klass, void *data) |
390 | { | |
391 | DeviceClass *dc = DEVICE_CLASS(klass); | |
392 | ||
817bb6a4 | 393 | dc->realize = icp_realize; |
62f94fc9 | 394 | dc->unrealize = icp_unrealize; |
c04d6cfa AL |
395 | } |
396 | ||
456df19c | 397 | static const TypeInfo icp_info = { |
c04d6cfa AL |
398 | .name = TYPE_ICP, |
399 | .parent = TYPE_DEVICE, | |
400 | .instance_size = sizeof(ICPState), | |
401 | .class_init = icp_class_init, | |
d1b5682d | 402 | .class_size = sizeof(ICPStateClass), |
b5cec4c5 DG |
403 | }; |
404 | ||
4f7a47be CLG |
405 | Object *icp_create(Object *cpu, const char *type, XICSFabric *xi, Error **errp) |
406 | { | |
407 | Error *local_err = NULL; | |
408 | Object *obj; | |
409 | ||
410 | obj = object_new(type); | |
411 | object_property_add_child(cpu, type, obj, &error_abort); | |
412 | object_unref(obj); | |
413 | object_property_add_const_link(obj, ICP_PROP_XICS, OBJECT(xi), | |
414 | &error_abort); | |
415 | object_property_add_const_link(obj, ICP_PROP_CPU, cpu, &error_abort); | |
416 | object_property_set_bool(obj, true, "realized", &local_err); | |
417 | if (local_err) { | |
418 | object_unparent(obj); | |
419 | error_propagate(errp, local_err); | |
420 | obj = NULL; | |
421 | } | |
422 | ||
423 | return obj; | |
424 | } | |
425 | ||
c04d6cfa AL |
426 | /* |
427 | * ICS: Source layer | |
428 | */ | |
d4d7a59a | 429 | static void ics_simple_resend_msi(ICSState *ics, int srcno) |
d07fee7e | 430 | { |
c04d6cfa | 431 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e DG |
432 | |
433 | /* FIXME: filter by server#? */ | |
98ca8c02 DG |
434 | if (irq->status & XICS_STATUS_REJECTED) { |
435 | irq->status &= ~XICS_STATUS_REJECTED; | |
d07fee7e | 436 | if (irq->priority != 0xff) { |
cc706a53 | 437 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
d07fee7e DG |
438 | } |
439 | } | |
440 | } | |
441 | ||
d4d7a59a | 442 | static void ics_simple_resend_lsi(ICSState *ics, int srcno) |
d07fee7e | 443 | { |
c04d6cfa | 444 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 445 | |
98ca8c02 DG |
446 | if ((irq->priority != 0xff) |
447 | && (irq->status & XICS_STATUS_ASSERTED) | |
448 | && !(irq->status & XICS_STATUS_SENT)) { | |
449 | irq->status |= XICS_STATUS_SENT; | |
cc706a53 | 450 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
d07fee7e DG |
451 | } |
452 | } | |
453 | ||
d4d7a59a | 454 | static void ics_simple_set_irq_msi(ICSState *ics, int srcno, int val) |
b5cec4c5 | 455 | { |
c04d6cfa | 456 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 | 457 | |
d4d7a59a | 458 | trace_xics_ics_simple_set_irq_msi(srcno, srcno + ics->offset); |
500efa23 | 459 | |
b5cec4c5 DG |
460 | if (val) { |
461 | if (irq->priority == 0xff) { | |
98ca8c02 | 462 | irq->status |= XICS_STATUS_MASKED_PENDING; |
500efa23 | 463 | trace_xics_masked_pending(); |
b5cec4c5 | 464 | } else { |
cc706a53 | 465 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
b5cec4c5 DG |
466 | } |
467 | } | |
468 | } | |
469 | ||
d4d7a59a | 470 | static void ics_simple_set_irq_lsi(ICSState *ics, int srcno, int val) |
b5cec4c5 | 471 | { |
c04d6cfa | 472 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 | 473 | |
d4d7a59a | 474 | trace_xics_ics_simple_set_irq_lsi(srcno, srcno + ics->offset); |
98ca8c02 DG |
475 | if (val) { |
476 | irq->status |= XICS_STATUS_ASSERTED; | |
477 | } else { | |
478 | irq->status &= ~XICS_STATUS_ASSERTED; | |
479 | } | |
d4d7a59a | 480 | ics_simple_resend_lsi(ics, srcno); |
b5cec4c5 DG |
481 | } |
482 | ||
734d9c89 | 483 | void ics_simple_set_irq(void *opaque, int srcno, int val) |
b5cec4c5 | 484 | { |
c04d6cfa | 485 | ICSState *ics = (ICSState *)opaque; |
b5cec4c5 | 486 | |
557b4567 GK |
487 | if (kvm_irqchip_in_kernel()) { |
488 | ics_kvm_set_irq(ics, srcno, val); | |
489 | return; | |
490 | } | |
491 | ||
4af88944 | 492 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
d4d7a59a | 493 | ics_simple_set_irq_lsi(ics, srcno, val); |
d07fee7e | 494 | } else { |
d4d7a59a | 495 | ics_simple_set_irq_msi(ics, srcno, val); |
d07fee7e DG |
496 | } |
497 | } | |
b5cec4c5 | 498 | |
d4d7a59a | 499 | static void ics_simple_write_xive_msi(ICSState *ics, int srcno) |
d07fee7e | 500 | { |
c04d6cfa | 501 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 502 | |
98ca8c02 DG |
503 | if (!(irq->status & XICS_STATUS_MASKED_PENDING) |
504 | || (irq->priority == 0xff)) { | |
d07fee7e | 505 | return; |
b5cec4c5 | 506 | } |
d07fee7e | 507 | |
98ca8c02 | 508 | irq->status &= ~XICS_STATUS_MASKED_PENDING; |
cc706a53 | 509 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
b5cec4c5 DG |
510 | } |
511 | ||
d4d7a59a | 512 | static void ics_simple_write_xive_lsi(ICSState *ics, int srcno) |
b5cec4c5 | 513 | { |
d4d7a59a | 514 | ics_simple_resend_lsi(ics, srcno); |
d07fee7e DG |
515 | } |
516 | ||
d4d7a59a BH |
517 | void ics_simple_write_xive(ICSState *ics, int srcno, int server, |
518 | uint8_t priority, uint8_t saved_priority) | |
d07fee7e | 519 | { |
c04d6cfa | 520 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 DG |
521 | |
522 | irq->server = server; | |
523 | irq->priority = priority; | |
3fe719f4 | 524 | irq->saved_priority = saved_priority; |
b5cec4c5 | 525 | |
d4d7a59a BH |
526 | trace_xics_ics_simple_write_xive(ics->offset + srcno, srcno, server, |
527 | priority); | |
500efa23 | 528 | |
4af88944 | 529 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
d4d7a59a | 530 | ics_simple_write_xive_lsi(ics, srcno); |
d07fee7e | 531 | } else { |
d4d7a59a | 532 | ics_simple_write_xive_msi(ics, srcno); |
b5cec4c5 | 533 | } |
b5cec4c5 DG |
534 | } |
535 | ||
d4d7a59a | 536 | static void ics_simple_reject(ICSState *ics, uint32_t nr) |
b5cec4c5 | 537 | { |
c04d6cfa | 538 | ICSIRQState *irq = ics->irqs + nr - ics->offset; |
d07fee7e | 539 | |
d4d7a59a | 540 | trace_xics_ics_simple_reject(nr, nr - ics->offset); |
056b9775 ND |
541 | if (irq->flags & XICS_FLAGS_IRQ_MSI) { |
542 | irq->status |= XICS_STATUS_REJECTED; | |
543 | } else if (irq->flags & XICS_FLAGS_IRQ_LSI) { | |
544 | irq->status &= ~XICS_STATUS_SENT; | |
545 | } | |
b5cec4c5 DG |
546 | } |
547 | ||
d4d7a59a | 548 | static void ics_simple_resend(ICSState *ics) |
b5cec4c5 | 549 | { |
d07fee7e DG |
550 | int i; |
551 | ||
552 | for (i = 0; i < ics->nr_irqs; i++) { | |
d07fee7e | 553 | /* FIXME: filter by server#? */ |
4af88944 | 554 | if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) { |
d4d7a59a | 555 | ics_simple_resend_lsi(ics, i); |
d07fee7e | 556 | } else { |
d4d7a59a | 557 | ics_simple_resend_msi(ics, i); |
d07fee7e DG |
558 | } |
559 | } | |
b5cec4c5 DG |
560 | } |
561 | ||
d4d7a59a | 562 | static void ics_simple_eoi(ICSState *ics, uint32_t nr) |
b5cec4c5 | 563 | { |
d07fee7e | 564 | int srcno = nr - ics->offset; |
c04d6cfa | 565 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 566 | |
d4d7a59a | 567 | trace_xics_ics_simple_eoi(nr); |
500efa23 | 568 | |
4af88944 | 569 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
98ca8c02 | 570 | irq->status &= ~XICS_STATUS_SENT; |
d07fee7e | 571 | } |
b5cec4c5 DG |
572 | } |
573 | ||
eeefd43b | 574 | static void ics_simple_reset(DeviceState *dev) |
c04d6cfa | 575 | { |
eeefd43b | 576 | ICSStateClass *icsc = ICS_BASE_GET_CLASS(dev); |
a7e519a8 | 577 | |
eeefd43b | 578 | icsc->parent_reset(dev); |
f1f5b701 GK |
579 | |
580 | if (kvm_irqchip_in_kernel()) { | |
330a21e3 GK |
581 | Error *local_err = NULL; |
582 | ||
583 | ics_set_kvm_state(ICS_BASE(dev), &local_err); | |
584 | if (local_err) { | |
585 | error_report_err(local_err); | |
586 | } | |
f1f5b701 | 587 | } |
eeefd43b | 588 | } |
a7e519a8 | 589 | |
eeefd43b CLG |
590 | static void ics_simple_reset_handler(void *dev) |
591 | { | |
592 | ics_simple_reset(dev); | |
c04d6cfa AL |
593 | } |
594 | ||
0a647b76 | 595 | static void ics_simple_realize(DeviceState *dev, Error **errp) |
c04d6cfa | 596 | { |
0a647b76 CLG |
597 | ICSState *ics = ICS_SIMPLE(dev); |
598 | ICSStateClass *icsc = ICS_BASE_GET_CLASS(ics); | |
599 | Error *local_err = NULL; | |
600 | ||
601 | icsc->parent_realize(dev, &local_err); | |
602 | if (local_err) { | |
603 | error_propagate(errp, local_err); | |
b45ff2d9 AK |
604 | return; |
605 | } | |
0a647b76 | 606 | |
eeefd43b | 607 | qemu_register_reset(ics_simple_reset_handler, ics); |
c04d6cfa AL |
608 | } |
609 | ||
d4d7a59a | 610 | static void ics_simple_class_init(ObjectClass *klass, void *data) |
c04d6cfa AL |
611 | { |
612 | DeviceClass *dc = DEVICE_CLASS(klass); | |
d4d7a59a | 613 | ICSStateClass *isc = ICS_BASE_CLASS(klass); |
c04d6cfa | 614 | |
0a647b76 CLG |
615 | device_class_set_parent_realize(dc, ics_simple_realize, |
616 | &isc->parent_realize); | |
eeefd43b CLG |
617 | device_class_set_parent_reset(dc, ics_simple_reset, |
618 | &isc->parent_reset); | |
0a647b76 | 619 | |
d4d7a59a BH |
620 | isc->reject = ics_simple_reject; |
621 | isc->resend = ics_simple_resend; | |
622 | isc->eoi = ics_simple_eoi; | |
c04d6cfa AL |
623 | } |
624 | ||
d4d7a59a BH |
625 | static const TypeInfo ics_simple_info = { |
626 | .name = TYPE_ICS_SIMPLE, | |
627 | .parent = TYPE_ICS_BASE, | |
628 | .instance_size = sizeof(ICSState), | |
629 | .class_init = ics_simple_class_init, | |
630 | .class_size = sizeof(ICSStateClass), | |
d4d7a59a BH |
631 | }; |
632 | ||
83629419 CLG |
633 | static void ics_reset_irq(ICSIRQState *irq) |
634 | { | |
635 | irq->priority = 0xff; | |
636 | irq->saved_priority = 0xff; | |
637 | } | |
638 | ||
eeefd43b CLG |
639 | static void ics_base_reset(DeviceState *dev) |
640 | { | |
641 | ICSState *ics = ICS_BASE(dev); | |
642 | int i; | |
643 | uint8_t flags[ics->nr_irqs]; | |
644 | ||
645 | for (i = 0; i < ics->nr_irqs; i++) { | |
646 | flags[i] = ics->irqs[i].flags; | |
647 | } | |
648 | ||
649 | memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs); | |
650 | ||
651 | for (i = 0; i < ics->nr_irqs; i++) { | |
83629419 | 652 | ics_reset_irq(ics->irqs + i); |
eeefd43b CLG |
653 | ics->irqs[i].flags = flags[i]; |
654 | } | |
655 | } | |
656 | ||
4e4169f7 CLG |
657 | static void ics_base_realize(DeviceState *dev, Error **errp) |
658 | { | |
4e4169f7 CLG |
659 | ICSState *ics = ICS_BASE(dev); |
660 | Object *obj; | |
661 | Error *err = NULL; | |
662 | ||
ad265631 | 663 | obj = object_property_get_link(OBJECT(dev), ICS_PROP_XICS, &err); |
4e4169f7 | 664 | if (!obj) { |
4b576648 MA |
665 | error_propagate_prepend(errp, err, |
666 | "required link '" ICS_PROP_XICS | |
667 | "' not found: "); | |
4e4169f7 CLG |
668 | return; |
669 | } | |
b4f27d71 | 670 | ics->xics = XICS_FABRIC(obj); |
4e4169f7 | 671 | |
0a647b76 CLG |
672 | if (!ics->nr_irqs) { |
673 | error_setg(errp, "Number of interrupts needs to be greater 0"); | |
674 | return; | |
4e4169f7 | 675 | } |
0a647b76 | 676 | ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState)); |
4e4169f7 CLG |
677 | } |
678 | ||
815049a0 CLG |
679 | static void ics_base_instance_init(Object *obj) |
680 | { | |
681 | ICSState *ics = ICS_BASE(obj); | |
682 | ||
683 | ics->offset = XICS_IRQ_BASE; | |
684 | } | |
685 | ||
d80b2ccf | 686 | static int ics_base_pre_save(void *opaque) |
c8b1846f CLG |
687 | { |
688 | ICSState *ics = opaque; | |
c8b1846f | 689 | |
d80b2ccf GK |
690 | if (kvm_irqchip_in_kernel()) { |
691 | ics_get_kvm_state(ics); | |
c8b1846f CLG |
692 | } |
693 | ||
694 | return 0; | |
695 | } | |
696 | ||
d80b2ccf | 697 | static int ics_base_post_load(void *opaque, int version_id) |
c8b1846f CLG |
698 | { |
699 | ICSState *ics = opaque; | |
c8b1846f | 700 | |
d80b2ccf | 701 | if (kvm_irqchip_in_kernel()) { |
330a21e3 GK |
702 | Error *local_err = NULL; |
703 | int ret; | |
704 | ||
705 | ret = ics_set_kvm_state(ics, &local_err); | |
706 | if (ret < 0) { | |
707 | error_report_err(local_err); | |
708 | return ret; | |
709 | } | |
c8b1846f CLG |
710 | } |
711 | ||
712 | return 0; | |
713 | } | |
714 | ||
715 | static const VMStateDescription vmstate_ics_base_irq = { | |
716 | .name = "ics/irq", | |
717 | .version_id = 2, | |
718 | .minimum_version_id = 1, | |
719 | .fields = (VMStateField[]) { | |
720 | VMSTATE_UINT32(server, ICSIRQState), | |
721 | VMSTATE_UINT8(priority, ICSIRQState), | |
722 | VMSTATE_UINT8(saved_priority, ICSIRQState), | |
723 | VMSTATE_UINT8(status, ICSIRQState), | |
724 | VMSTATE_UINT8(flags, ICSIRQState), | |
725 | VMSTATE_END_OF_LIST() | |
726 | }, | |
727 | }; | |
728 | ||
729 | static const VMStateDescription vmstate_ics_base = { | |
730 | .name = "ics", | |
731 | .version_id = 1, | |
732 | .minimum_version_id = 1, | |
d80b2ccf GK |
733 | .pre_save = ics_base_pre_save, |
734 | .post_load = ics_base_post_load, | |
c8b1846f CLG |
735 | .fields = (VMStateField[]) { |
736 | /* Sanity check */ | |
737 | VMSTATE_UINT32_EQUAL(nr_irqs, ICSState, NULL), | |
738 | ||
739 | VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs, | |
740 | vmstate_ics_base_irq, | |
741 | ICSIRQState), | |
742 | VMSTATE_END_OF_LIST() | |
743 | }, | |
744 | }; | |
745 | ||
0a647b76 CLG |
746 | static Property ics_base_properties[] = { |
747 | DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0), | |
748 | DEFINE_PROP_END_OF_LIST(), | |
749 | }; | |
750 | ||
4e4169f7 CLG |
751 | static void ics_base_class_init(ObjectClass *klass, void *data) |
752 | { | |
753 | DeviceClass *dc = DEVICE_CLASS(klass); | |
754 | ||
755 | dc->realize = ics_base_realize; | |
0a647b76 | 756 | dc->props = ics_base_properties; |
eeefd43b | 757 | dc->reset = ics_base_reset; |
c8b1846f | 758 | dc->vmsd = &vmstate_ics_base; |
4e4169f7 CLG |
759 | } |
760 | ||
d4d7a59a BH |
761 | static const TypeInfo ics_base_info = { |
762 | .name = TYPE_ICS_BASE, | |
c04d6cfa | 763 | .parent = TYPE_DEVICE, |
d4d7a59a | 764 | .abstract = true, |
c04d6cfa | 765 | .instance_size = sizeof(ICSState), |
815049a0 | 766 | .instance_init = ics_base_instance_init, |
4e4169f7 | 767 | .class_init = ics_base_class_init, |
d1b5682d | 768 | .class_size = sizeof(ICSStateClass), |
c04d6cfa AL |
769 | }; |
770 | ||
51b18005 CLG |
771 | static const TypeInfo xics_fabric_info = { |
772 | .name = TYPE_XICS_FABRIC, | |
773 | .parent = TYPE_INTERFACE, | |
774 | .class_size = sizeof(XICSFabricClass), | |
775 | }; | |
776 | ||
b5cec4c5 DG |
777 | /* |
778 | * Exported functions | |
779 | */ | |
b4f27d71 CLG |
780 | ICPState *xics_icp_get(XICSFabric *xi, int server) |
781 | { | |
782 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); | |
783 | ||
784 | return xic->icp_get(xi, server); | |
785 | } | |
786 | ||
9c7027ba | 787 | void ics_set_irq_type(ICSState *ics, int srcno, bool lsi) |
4af88944 AK |
788 | { |
789 | assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK)); | |
790 | ||
791 | ics->irqs[srcno].flags |= | |
792 | lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI; | |
6cead90c GK |
793 | |
794 | if (kvm_irqchip_in_kernel()) { | |
330a21e3 GK |
795 | Error *local_err = NULL; |
796 | ||
83629419 | 797 | ics_reset_irq(ics->irqs + srcno); |
330a21e3 GK |
798 | ics_set_kvm_state_one(ics, srcno, &local_err); |
799 | if (local_err) { | |
800 | error_report_err(local_err); | |
801 | } | |
6cead90c | 802 | } |
4af88944 AK |
803 | } |
804 | ||
c04d6cfa AL |
805 | static void xics_register_types(void) |
806 | { | |
d4d7a59a BH |
807 | type_register_static(&ics_simple_info); |
808 | type_register_static(&ics_base_info); | |
c04d6cfa | 809 | type_register_static(&icp_info); |
51b18005 | 810 | type_register_static(&xics_fabric_info); |
b5cec4c5 | 811 | } |
c04d6cfa AL |
812 | |
813 | type_init(xics_register_types) |