]> Git Repo - qemu.git/blame - hw/piix_pci.c
cirrus: wrap memory update in a transaction
[qemu.git] / hw / piix_pci.c
CommitLineData
502a5395
PB
1/*
2 * QEMU i440FX/PIIX3 PCI Bridge Emulation
3 *
4 * Copyright (c) 2006 Fabrice Bellard
5fafdf24 5 *
502a5395
PB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
24
87ecb68b
PB
25#include "hw.h"
26#include "pc.h"
27#include "pci.h"
4f5e19e6 28#include "pci_host.h"
f75247f1 29#include "isa.h"
8a14daa5 30#include "sysbus.h"
bf1b0071 31#include "range.h"
41445300 32#include "xen.h"
87ecb68b 33
56594fe3
IY
34/*
35 * I440FX chipset data sheet.
36 * http://download.intel.com/design/chipsets/datashts/29054901.pdf
37 */
38
502a5395
PB
39typedef PCIHostState I440FXState;
40
ab431c28 41#define PIIX_NUM_PIC_IRQS 16 /* i8259 * 2 */
e735b55a 42#define PIIX_NUM_PIRQS 4ULL /* PIRQ[A-D] */
bf09551a 43#define XEN_PIIX_NUM_PIRQS 128ULL
ab431c28 44#define PIIX_PIRQC 0x60
e735b55a 45
fd37d881
JQ
46typedef struct PIIX3State {
47 PCIDevice dev;
ab431c28
IY
48
49 /*
50 * bitmap to track pic levels.
51 * The pic level is the logical OR of all the PCI irqs mapped to it
52 * So one PIC level is tracked by PIIX_NUM_PIRQS bits.
53 *
54 * PIRQ is mapped to PIC pins, we track it by
55 * PIIX_NUM_PIRQS * PIIX_NUM_PIC_IRQS = 64 bits with
56 * pic_irq * PIIX_NUM_PIRQS + pirq
57 */
58#if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64
59#error "unable to encode pic state in 64bit in pic_levels."
60#endif
61 uint64_t pic_levels;
62
bd7dce87 63 qemu_irq *pic;
e735b55a
IY
64
65 /* This member isn't used. Just for save/load compatibility */
66 int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS];
7cd9eee0 67} PIIX3State;
bd7dce87 68
ae0a5466
AK
69typedef struct PAMMemoryRegion {
70 MemoryRegion mem;
71 bool initialized;
72} PAMMemoryRegion;
73
0a3bacf3
JQ
74struct PCII440FXState {
75 PCIDevice dev;
ae0a5466
AK
76 MemoryRegion *system_memory;
77 MemoryRegion *pci_address_space;
78 MemoryRegion *ram_memory;
79 MemoryRegion pci_hole;
80 MemoryRegion pci_hole_64bit;
81 PAMMemoryRegion pam_regions[13];
82 MemoryRegion smram_region;
6c009fa4 83 uint8_t smm_enabled;
ae0a5466 84 bool smram_enabled;
7cd9eee0 85 PIIX3State *piix3;
0a3bacf3
JQ
86};
87
f2c688bb
IY
88
89#define I440FX_PAM 0x59
90#define I440FX_PAM_SIZE 7
91#define I440FX_SMRAM 0x72
92
ab431c28 93static void piix3_set_irq(void *opaque, int pirq, int level);
bf09551a
SS
94static void piix3_write_config_xen(PCIDevice *dev,
95 uint32_t address, uint32_t val, int len);
d2b59317
PB
96
97/* return the global irq number corresponding to a given device irq
98 pin. We could also use the bus number to have a more precise
99 mapping. */
ab431c28 100static int pci_slot_get_pirq(PCIDevice *pci_dev, int pci_intx)
d2b59317
PB
101{
102 int slot_addend;
103 slot_addend = (pci_dev->devfn >> 3) - 1;
ab431c28 104 return (pci_intx + slot_addend) & 3;
d2b59317 105}
502a5395 106
ae0a5466
AK
107static void update_pam(PCII440FXState *d, uint32_t start, uint32_t end, int r,
108 PAMMemoryRegion *mem)
84631fd7 109{
ae0a5466
AK
110 if (mem->initialized) {
111 memory_region_del_subregion(d->system_memory, &mem->mem);
112 memory_region_destroy(&mem->mem);
113 }
84631fd7
FB
114
115 // printf("ISA mapping %08x-0x%08x: %d\n", start, end, r);
116 switch(r) {
117 case 3:
118 /* RAM */
ae0a5466
AK
119 memory_region_init_alias(&mem->mem, "pam-ram", d->ram_memory,
120 start, end - start);
84631fd7
FB
121 break;
122 case 1:
123 /* ROM (XXX: not quite correct) */
ae0a5466
AK
124 memory_region_init_alias(&mem->mem, "pam-rom", d->ram_memory,
125 start, end - start);
126 memory_region_set_readonly(&mem->mem, true);
84631fd7
FB
127 break;
128 case 2:
129 case 0:
130 /* XXX: should distinguish read/write cases */
ae0a5466
AK
131 memory_region_init_alias(&mem->mem, "pam-pci", d->pci_address_space,
132 start, end - start);
84631fd7
FB
133 break;
134 }
ae0a5466
AK
135 memory_region_add_subregion_overlap(d->system_memory,
136 start, &mem->mem, 1);
137 mem->initialized = true;
84631fd7 138}
ee0ea1d0 139
0a3bacf3 140static void i440fx_update_memory_mappings(PCII440FXState *d)
ee0ea1d0
FB
141{
142 int i, r;
ae0a5466 143 uint32_t smram;
84631fd7 144
ae0a5466
AK
145 update_pam(d, 0xf0000, 0x100000, (d->dev.config[I440FX_PAM] >> 4) & 3,
146 &d->pam_regions[0]);
84631fd7 147 for(i = 0; i < 12; i++) {
f2c688bb 148 r = (d->dev.config[(i >> 1) + (I440FX_PAM + 1)] >> ((i & 1) * 4)) & 3;
ae0a5466
AK
149 update_pam(d, 0xc0000 + 0x4000 * i, 0xc0000 + 0x4000 * (i + 1), r,
150 &d->pam_regions[i+1]);
ee0ea1d0 151 }
f2c688bb 152 smram = d->dev.config[I440FX_SMRAM];
6c009fa4 153 if ((d->smm_enabled && (smram & 0x08)) || (smram & 0x40)) {
ae0a5466
AK
154 if (!d->smram_enabled) {
155 memory_region_del_subregion(d->system_memory, &d->smram_region);
156 d->smram_enabled = true;
157 }
84631fd7 158 } else {
ae0a5466
AK
159 if (d->smram_enabled) {
160 memory_region_add_subregion_overlap(d->system_memory, 0xa0000,
161 &d->smram_region, 1);
162 d->smram_enabled = false;
ee0ea1d0
FB
163 }
164 }
165}
166
f885f1ea 167static void i440fx_set_smm(int val, void *arg)
ee0ea1d0 168{
f885f1ea
IY
169 PCII440FXState *d = arg;
170
ee0ea1d0 171 val = (val != 0);
6c009fa4
JQ
172 if (d->smm_enabled != val) {
173 d->smm_enabled = val;
ee0ea1d0
FB
174 i440fx_update_memory_mappings(d);
175 }
176}
177
178
0a3bacf3 179static void i440fx_write_config(PCIDevice *dev,
ee0ea1d0
FB
180 uint32_t address, uint32_t val, int len)
181{
0a3bacf3
JQ
182 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
183
ee0ea1d0 184 /* XXX: implement SMRAM.D_LOCK */
0a3bacf3 185 pci_default_write_config(dev, address, val, len);
4da5fcd3
IY
186 if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) ||
187 range_covers_byte(address, len, I440FX_SMRAM)) {
ee0ea1d0 188 i440fx_update_memory_mappings(d);
4da5fcd3 189 }
ee0ea1d0
FB
190}
191
0c7d19e5 192static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
ee0ea1d0 193{
0a3bacf3 194 PCII440FXState *d = opaque;
52fc1d83 195 int ret, i;
ee0ea1d0 196
0a3bacf3 197 ret = pci_device_load(&d->dev, f);
ee0ea1d0
FB
198 if (ret < 0)
199 return ret;
200 i440fx_update_memory_mappings(d);
6c009fa4 201 qemu_get_8s(f, &d->smm_enabled);
52fc1d83 202
e735b55a
IY
203 if (version_id == 2) {
204 for (i = 0; i < PIIX_NUM_PIRQS; i++) {
205 qemu_get_be32(f); /* dummy load for compatibility */
206 }
207 }
52fc1d83 208
ee0ea1d0
FB
209 return 0;
210}
211
e59fb374 212static int i440fx_post_load(void *opaque, int version_id)
0c7d19e5
JQ
213{
214 PCII440FXState *d = opaque;
215
216 i440fx_update_memory_mappings(d);
217 return 0;
218}
219
220static const VMStateDescription vmstate_i440fx = {
221 .name = "I440FX",
222 .version_id = 3,
223 .minimum_version_id = 3,
224 .minimum_version_id_old = 1,
225 .load_state_old = i440fx_load_old,
752ff2fa 226 .post_load = i440fx_post_load,
0c7d19e5
JQ
227 .fields = (VMStateField []) {
228 VMSTATE_PCI_DEVICE(dev, PCII440FXState),
229 VMSTATE_UINT8(smm_enabled, PCII440FXState),
230 VMSTATE_END_OF_LIST()
231 }
232};
233
81a322d4 234static int i440fx_pcihost_initfn(SysBusDevice *dev)
502a5395 235{
8a14daa5 236 I440FXState *s = FROM_SYSBUS(I440FXState, dev);
502a5395 237
d0ed8076
AK
238 memory_region_init_io(&s->conf_mem, &pci_host_conf_le_ops, s,
239 "pci-conf-idx", 4);
240 sysbus_add_io(dev, 0xcf8, &s->conf_mem);
241 sysbus_init_ioports(&s->busdev, 0xcf8, 4);
242
243 memory_region_init_io(&s->data_mem, &pci_host_data_le_ops, s,
244 "pci-conf-data", 4);
245 sysbus_add_io(dev, 0xcfc, &s->data_mem);
246 sysbus_init_ioports(&s->busdev, 0xcfc, 4);
502a5395 247
81a322d4 248 return 0;
8a14daa5 249}
502a5395 250
0a3bacf3 251static int i440fx_initfn(PCIDevice *dev)
8a14daa5 252{
0a3bacf3 253 PCII440FXState *d = DO_UPCAST(PCII440FXState, dev, dev);
ee0ea1d0 254
f2c688bb 255 d->dev.config[I440FX_SMRAM] = 0x02;
ee0ea1d0 256
f885f1ea 257 cpu_smm_register(&i440fx_set_smm, d);
81a322d4 258 return 0;
8a14daa5
GH
259}
260
41445300
AP
261static PCIBus *i440fx_common_init(const char *device_name,
262 PCII440FXState **pi440fx_state,
263 int *piix3_devfn,
1e39101c 264 qemu_irq *pic,
aee97b84
AK
265 MemoryRegion *address_space_mem,
266 MemoryRegion *address_space_io,
ae0a5466
AK
267 ram_addr_t ram_size,
268 target_phys_addr_t pci_hole_start,
269 target_phys_addr_t pci_hole_size,
270 target_phys_addr_t pci_hole64_start,
271 target_phys_addr_t pci_hole64_size,
272 MemoryRegion *pci_address_space,
273 MemoryRegion *ram_memory)
8a14daa5
GH
274{
275 DeviceState *dev;
276 PCIBus *b;
277 PCIDevice *d;
278 I440FXState *s;
7cd9eee0 279 PIIX3State *piix3;
ae0a5466 280 PCII440FXState *f;
8a14daa5
GH
281
282 dev = qdev_create(NULL, "i440FX-pcihost");
283 s = FROM_SYSBUS(I440FXState, sysbus_from_qdev(dev));
aee97b84 284 s->address_space = address_space_mem;
ae0a5466 285 b = pci_bus_new(&s->busdev.qdev, NULL, pci_address_space,
aee97b84 286 address_space_io, 0);
8a14daa5 287 s->bus = b;
e23a1b33 288 qdev_init_nofail(dev);
8a14daa5 289
41445300 290 d = pci_create_simple(b, 0, device_name);
0a3bacf3 291 *pi440fx_state = DO_UPCAST(PCII440FXState, dev, d);
ae0a5466
AK
292 f = *pi440fx_state;
293 f->system_memory = address_space_mem;
294 f->pci_address_space = pci_address_space;
295 f->ram_memory = ram_memory;
296 memory_region_init_alias(&f->pci_hole, "pci-hole", f->pci_address_space,
297 pci_hole_start, pci_hole_size);
298 memory_region_add_subregion(f->system_memory, pci_hole_start, &f->pci_hole);
299 memory_region_init_alias(&f->pci_hole_64bit, "pci-hole64",
300 f->pci_address_space,
301 pci_hole64_start, pci_hole64_size);
302 if (pci_hole64_size) {
303 memory_region_add_subregion(f->system_memory, pci_hole64_start,
304 &f->pci_hole_64bit);
305 }
306 memory_region_init_alias(&f->smram_region, "smram-region",
307 f->pci_address_space, 0xa0000, 0x20000);
308 f->smram_enabled = true;
8a14daa5 309
bf09551a
SS
310 /* Xen supports additional interrupt routes from the PCI devices to
311 * the IOAPIC: the four pins of each PCI device on the bus are also
312 * connected to the IOAPIC directly.
313 * These additional routes can be discovered through ACPI. */
314 if (xen_enabled()) {
315 piix3 = DO_UPCAST(PIIX3State, dev,
316 pci_create_simple_multifunction(b, -1, true, "PIIX3-xen"));
317 pci_bus_irqs(b, xen_piix3_set_irq, xen_pci_slot_get_pirq,
318 piix3, XEN_PIIX_NUM_PIRQS);
319 } else {
320 piix3 = DO_UPCAST(PIIX3State, dev,
321 pci_create_simple_multifunction(b, -1, true, "PIIX3"));
322 pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3,
323 PIIX_NUM_PIRQS);
324 }
7cd9eee0 325 piix3->pic = pic;
41445300 326
7cd9eee0
GH
327 (*pi440fx_state)->piix3 = piix3;
328
329 *piix3_devfn = piix3->dev.devfn;
85a750ca 330
ec5f92ce
BW
331 ram_size = ram_size / 8 / 1024 / 1024;
332 if (ram_size > 255)
333 ram_size = 255;
334 (*pi440fx_state)->dev.config[0x57]=ram_size;
335
ae0a5466
AK
336 i440fx_update_memory_mappings(f);
337
502a5395
PB
338 return b;
339}
340
41445300 341PCIBus *i440fx_init(PCII440FXState **pi440fx_state, int *piix3_devfn,
aee97b84
AK
342 qemu_irq *pic,
343 MemoryRegion *address_space_mem,
344 MemoryRegion *address_space_io,
ae0a5466
AK
345 ram_addr_t ram_size,
346 target_phys_addr_t pci_hole_start,
347 target_phys_addr_t pci_hole_size,
348 target_phys_addr_t pci_hole64_start,
349 target_phys_addr_t pci_hole64_size,
350 MemoryRegion *pci_memory, MemoryRegion *ram_memory)
351
41445300
AP
352{
353 PCIBus *b;
354
1e39101c 355 b = i440fx_common_init("i440FX", pi440fx_state, piix3_devfn, pic,
ae0a5466
AK
356 address_space_mem, address_space_io, ram_size,
357 pci_hole_start, pci_hole_size,
358 pci_hole64_size, pci_hole64_size,
359 pci_memory, ram_memory);
41445300
AP
360 return b;
361}
362
502a5395 363/* PIIX3 PCI to ISA bridge */
ab431c28
IY
364static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq)
365{
366 qemu_set_irq(piix3->pic[pic_irq],
367 !!(piix3->pic_levels &
09de0f46 368 (((1ULL << PIIX_NUM_PIRQS) - 1) <<
ab431c28
IY
369 (pic_irq * PIIX_NUM_PIRQS))));
370}
502a5395 371
afe3ef1d 372static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level)
ab431c28
IY
373{
374 int pic_irq;
375 uint64_t mask;
376
377 pic_irq = piix3->dev.config[PIIX_PIRQC + pirq];
378 if (pic_irq >= PIIX_NUM_PIC_IRQS) {
379 return;
380 }
381
382 mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq);
383 piix3->pic_levels &= ~mask;
384 piix3->pic_levels |= mask * !!level;
385
afe3ef1d 386 piix3_set_irq_pic(piix3, pic_irq);
ab431c28
IY
387}
388
389static void piix3_set_irq(void *opaque, int pirq, int level)
502a5395 390{
7cd9eee0 391 PIIX3State *piix3 = opaque;
afe3ef1d 392 piix3_set_irq_level(piix3, pirq, level);
ab431c28 393}
502a5395 394
ab431c28
IY
395/* irq routing is changed. so rebuild bitmap */
396static void piix3_update_irq_levels(PIIX3State *piix3)
397{
398 int pirq;
399
400 piix3->pic_levels = 0;
401 for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
402 piix3_set_irq_level(piix3, pirq,
afe3ef1d 403 pci_bus_get_irq_level(piix3->dev.bus, pirq));
ab431c28
IY
404 }
405}
406
407static void piix3_write_config(PCIDevice *dev,
408 uint32_t address, uint32_t val, int len)
409{
410 pci_default_write_config(dev, address, val, len);
411 if (ranges_overlap(address, len, PIIX_PIRQC, 4)) {
412 PIIX3State *piix3 = DO_UPCAST(PIIX3State, dev, dev);
413 int pic_irq;
414 piix3_update_irq_levels(piix3);
415 for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) {
416 piix3_set_irq_pic(piix3, pic_irq);
d2b59317 417 }
502a5395
PB
418 }
419}
420
bf09551a
SS
421static void piix3_write_config_xen(PCIDevice *dev,
422 uint32_t address, uint32_t val, int len)
423{
424 xen_piix_pci_write_config_client(address, val, len);
425 piix3_write_config(dev, address, val, len);
426}
427
15a1956a 428static void piix3_reset(void *opaque)
502a5395 429{
fd37d881
JQ
430 PIIX3State *d = opaque;
431 uint8_t *pci_conf = d->dev.config;
502a5395
PB
432
433 pci_conf[0x04] = 0x07; // master, memory and I/O
434 pci_conf[0x05] = 0x00;
435 pci_conf[0x06] = 0x00;
436 pci_conf[0x07] = 0x02; // PCI_status_devsel_medium
437 pci_conf[0x4c] = 0x4d;
438 pci_conf[0x4e] = 0x03;
439 pci_conf[0x4f] = 0x00;
440 pci_conf[0x60] = 0x80;
477afee3
AJ
441 pci_conf[0x61] = 0x80;
442 pci_conf[0x62] = 0x80;
443 pci_conf[0x63] = 0x80;
502a5395
PB
444 pci_conf[0x69] = 0x02;
445 pci_conf[0x70] = 0x80;
446 pci_conf[0x76] = 0x0c;
447 pci_conf[0x77] = 0x0c;
448 pci_conf[0x78] = 0x02;
449 pci_conf[0x79] = 0x00;
450 pci_conf[0x80] = 0x00;
451 pci_conf[0x82] = 0x00;
452 pci_conf[0xa0] = 0x08;
502a5395
PB
453 pci_conf[0xa2] = 0x00;
454 pci_conf[0xa3] = 0x00;
455 pci_conf[0xa4] = 0x00;
456 pci_conf[0xa5] = 0x00;
457 pci_conf[0xa6] = 0x00;
458 pci_conf[0xa7] = 0x00;
459 pci_conf[0xa8] = 0x0f;
460 pci_conf[0xaa] = 0x00;
461 pci_conf[0xab] = 0x00;
462 pci_conf[0xac] = 0x00;
463 pci_conf[0xae] = 0x00;
ab431c28
IY
464
465 d->pic_levels = 0;
466}
467
468static int piix3_post_load(void *opaque, int version_id)
469{
470 PIIX3State *piix3 = opaque;
471 piix3_update_irq_levels(piix3);
472 return 0;
e735b55a 473}
15a1956a 474
e735b55a
IY
475static void piix3_pre_save(void *opaque)
476{
477 int i;
478 PIIX3State *piix3 = opaque;
479
480 for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) {
481 piix3->pci_irq_levels_vmstate[i] =
482 pci_bus_get_irq_level(piix3->dev.bus, i);
483 }
502a5395
PB
484}
485
d1f171bd
JQ
486static const VMStateDescription vmstate_piix3 = {
487 .name = "PIIX3",
488 .version_id = 3,
489 .minimum_version_id = 2,
490 .minimum_version_id_old = 2,
ab431c28 491 .post_load = piix3_post_load,
e735b55a 492 .pre_save = piix3_pre_save,
d1f171bd
JQ
493 .fields = (VMStateField []) {
494 VMSTATE_PCI_DEVICE(dev, PIIX3State),
e735b55a
IY
495 VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State,
496 PIIX_NUM_PIRQS, 3),
d1f171bd 497 VMSTATE_END_OF_LIST()
da64182c 498 }
d1f171bd 499};
1941d19c 500
fd37d881 501static int piix3_initfn(PCIDevice *dev)
502a5395 502{
fd37d881 503 PIIX3State *d = DO_UPCAST(PIIX3State, dev, dev);
502a5395 504
fd37d881 505 isa_bus_new(&d->dev.qdev);
a08d4367 506 qemu_register_reset(piix3_reset, d);
81a322d4 507 return 0;
502a5395 508}
5c2b87e3 509
8a14daa5
GH
510static PCIDeviceInfo i440fx_info[] = {
511 {
512 .qdev.name = "i440FX",
513 .qdev.desc = "Host bridge",
0a3bacf3 514 .qdev.size = sizeof(PCII440FXState),
be73cfe2 515 .qdev.vmsd = &vmstate_i440fx,
8a14daa5 516 .qdev.no_user = 1,
0965f12d 517 .no_hotplug = 1,
8a14daa5
GH
518 .init = i440fx_initfn,
519 .config_write = i440fx_write_config,
3a9d8549
IY
520 .vendor_id = PCI_VENDOR_ID_INTEL,
521 .device_id = PCI_DEVICE_ID_INTEL_82441,
522 .revision = 0x02,
523 .class_id = PCI_CLASS_BRIDGE_HOST,
8a14daa5
GH
524 },{
525 .qdev.name = "PIIX3",
526 .qdev.desc = "ISA bridge",
fd37d881 527 .qdev.size = sizeof(PIIX3State),
be73cfe2 528 .qdev.vmsd = &vmstate_piix3,
8a14daa5 529 .qdev.no_user = 1,
0965f12d 530 .no_hotplug = 1,
8a14daa5 531 .init = piix3_initfn,
ab431c28 532 .config_write = piix3_write_config,
3a9d8549
IY
533 .vendor_id = PCI_VENDOR_ID_INTEL,
534 .device_id = PCI_DEVICE_ID_INTEL_82371SB_0, // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
535 .class_id = PCI_CLASS_BRIDGE_ISA,
bf09551a
SS
536 },{
537 .qdev.name = "PIIX3-xen",
538 .qdev.desc = "ISA bridge",
539 .qdev.size = sizeof(PIIX3State),
540 .qdev.vmsd = &vmstate_piix3,
541 .qdev.no_user = 1,
542 .no_hotplug = 1,
543 .init = piix3_initfn,
544 .config_write = piix3_write_config_xen,
ce4fd422
AP
545 .vendor_id = PCI_VENDOR_ID_INTEL,
546 .device_id = PCI_DEVICE_ID_INTEL_82371SB_0, // 82371SB PIIX3 PCI-to-ISA bridge (Step A1)
547 .class_id = PCI_CLASS_BRIDGE_ISA,
8a14daa5
GH
548 },{
549 /* end of list */
550 }
551};
552
553static SysBusDeviceInfo i440fx_pcihost_info = {
554 .init = i440fx_pcihost_initfn,
555 .qdev.name = "i440FX-pcihost",
779206de 556 .qdev.fw_name = "pci",
8a14daa5
GH
557 .qdev.size = sizeof(I440FXState),
558 .qdev.no_user = 1,
559};
560
561static void i440fx_register(void)
562{
563 sysbus_register_withprop(&i440fx_pcihost_info);
564 pci_qdev_register_many(i440fx_info);
565}
566device_init(i440fx_register);
This page took 0.625457 seconds and 4 git commands to generate.