]>
Commit | Line | Data |
---|---|---|
10ec5117 AG |
1 | /* |
2 | * S/390 virtual CPU header | |
3 | * | |
4 | * Copyright (c) 2009 Ulrich Hecht | |
5 | * | |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
ccb084d3 CB |
16 | * Contributions after 2012-10-29 are licensed under the terms of the |
17 | * GNU GPL, version 2 or (at your option) any later version. | |
18 | * | |
19 | * You should have received a copy of the GNU (Lesser) General Public | |
70539e18 | 20 | * License along with this library; if not, see <http://www.gnu.org/licenses/>. |
10ec5117 | 21 | */ |
07f5a258 MA |
22 | |
23 | #ifndef S390X_CPU_H | |
24 | #define S390X_CPU_H | |
45133b74 | 25 | |
45133b74 | 26 | #include "qemu-common.h" |
a4a02f99 | 27 | #include "cpu-qom.h" |
10ec5117 AG |
28 | |
29 | #define TARGET_LONG_BITS 64 | |
30 | ||
4ab23a91 | 31 | #define ELF_MACHINE_UNAME "S390X" |
10ec5117 | 32 | |
9349b4f9 | 33 | #define CPUArchState struct CPUS390XState |
10ec5117 | 34 | |
022c62cb | 35 | #include "exec/cpu-defs.h" |
bcec36ea AG |
36 | #define TARGET_PAGE_BITS 12 |
37 | ||
5b23fd03 | 38 | #define TARGET_PHYS_ADDR_SPACE_BITS 64 |
bcec36ea AG |
39 | #define TARGET_VIRT_ADDR_SPACE_BITS 64 |
40 | ||
022c62cb | 41 | #include "exec/cpu-all.h" |
10ec5117 | 42 | |
6b4c305c | 43 | #include "fpu/softfloat.h" |
10ec5117 | 44 | |
bcec36ea | 45 | #define NB_MMU_MODES 3 |
a3fd5220 | 46 | #define TARGET_INSN_START_EXTRA_WORDS 1 |
10ec5117 | 47 | |
bcec36ea AG |
48 | #define MMU_MODE0_SUFFIX _primary |
49 | #define MMU_MODE1_SUFFIX _secondary | |
50 | #define MMU_MODE2_SUFFIX _home | |
51 | ||
1f65958d | 52 | #define MMU_USER_IDX 0 |
bcec36ea AG |
53 | |
54 | #define MAX_EXT_QUEUE 16 | |
5d69c547 CH |
55 | #define MAX_IO_QUEUE 16 |
56 | #define MAX_MCHK_QUEUE 16 | |
57 | ||
58 | #define PSW_MCHK_MASK 0x0004000000000000 | |
59 | #define PSW_IO_MASK 0x0200000000000000 | |
bcec36ea AG |
60 | |
61 | typedef struct PSW { | |
62 | uint64_t mask; | |
63 | uint64_t addr; | |
64 | } PSW; | |
65 | ||
66 | typedef struct ExtQueue { | |
67 | uint32_t code; | |
68 | uint32_t param; | |
69 | uint32_t param64; | |
70 | } ExtQueue; | |
10ec5117 | 71 | |
5d69c547 CH |
72 | typedef struct IOIntQueue { |
73 | uint16_t id; | |
74 | uint16_t nr; | |
75 | uint32_t parm; | |
76 | uint32_t word; | |
77 | } IOIntQueue; | |
78 | ||
79 | typedef struct MchkQueue { | |
80 | uint16_t type; | |
81 | } MchkQueue; | |
82 | ||
10ec5117 | 83 | typedef struct CPUS390XState { |
1ac5889f | 84 | uint64_t regs[16]; /* GP registers */ |
fcb79802 EF |
85 | /* |
86 | * The floating point registers are part of the vector registers. | |
87 | * vregs[0][0] -> vregs[15][0] are 16 floating point registers | |
88 | */ | |
89 | CPU_DoubleU vregs[32][2]; /* vector registers */ | |
1ac5889f | 90 | uint32_t aregs[16]; /* access registers */ |
cb4f4bc3 | 91 | uint8_t riccb[64]; /* runtime instrumentation control */ |
62deb62d | 92 | uint64_t gscb[4]; /* guarded storage control */ |
cb4f4bc3 CB |
93 | |
94 | /* Fields up to this point are not cleared by initial CPU reset */ | |
95 | struct {} start_initial_reset_fields; | |
10ec5117 | 96 | |
1ac5889f RH |
97 | uint32_t fpc; /* floating-point control register */ |
98 | uint32_t cc_op; | |
10ec5117 | 99 | |
10ec5117 AG |
100 | float_status fpu_status; /* passed to softfloat lib */ |
101 | ||
1ac5889f RH |
102 | /* The low part of a 128-bit return, or remainder of a divide. */ |
103 | uint64_t retxl; | |
104 | ||
bcec36ea | 105 | PSW psw; |
10ec5117 | 106 | |
bcec36ea AG |
107 | uint64_t cc_src; |
108 | uint64_t cc_dst; | |
109 | uint64_t cc_vr; | |
10ec5117 | 110 | |
303c681a RH |
111 | uint64_t ex_value; |
112 | ||
10ec5117 | 113 | uint64_t __excp_addr; |
bcec36ea AG |
114 | uint64_t psa; |
115 | ||
116 | uint32_t int_pgm_code; | |
d5a103cd | 117 | uint32_t int_pgm_ilen; |
bcec36ea AG |
118 | |
119 | uint32_t int_svc_code; | |
d5a103cd | 120 | uint32_t int_svc_ilen; |
bcec36ea | 121 | |
777c98c3 AJ |
122 | uint64_t per_address; |
123 | uint16_t per_perc_atmid; | |
124 | ||
bcec36ea AG |
125 | uint64_t cregs[16]; /* control registers */ |
126 | ||
bcec36ea | 127 | ExtQueue ext_queue[MAX_EXT_QUEUE]; |
5d69c547 CH |
128 | IOIntQueue io_queue[MAX_IO_QUEUE][8]; |
129 | MchkQueue mchk_queue[MAX_MCHK_QUEUE]; | |
bcec36ea | 130 | |
5d69c547 | 131 | int pending_int; |
4e836781 | 132 | int ext_index; |
5d69c547 CH |
133 | int io_index[8]; |
134 | int mchk_index; | |
135 | ||
136 | uint64_t ckc; | |
137 | uint64_t cputm; | |
138 | uint32_t todpr; | |
4e836781 | 139 | |
819bd309 DD |
140 | uint64_t pfault_token; |
141 | uint64_t pfault_compare; | |
142 | uint64_t pfault_select; | |
143 | ||
44b0c0bb CB |
144 | uint64_t gbea; |
145 | uint64_t pp; | |
146 | ||
1f5c00cf AB |
147 | /* Fields up to this point are cleared by a CPU reset */ |
148 | struct {} end_reset_fields; | |
4e836781 | 149 | |
1f5c00cf | 150 | CPU_COMMON |
bcec36ea | 151 | |
7f745b31 | 152 | uint32_t cpu_num; |
076d4d39 | 153 | uint64_t cpuid; |
7f745b31 | 154 | |
bcec36ea AG |
155 | uint64_t tod_offset; |
156 | uint64_t tod_basetime; | |
157 | QEMUTimer *tod_timer; | |
158 | ||
159 | QEMUTimer *cpu_timer; | |
75973bfe DH |
160 | |
161 | /* | |
162 | * The cpu state represents the logical state of a cpu. In contrast to other | |
163 | * architectures, there is a difference between a halt and a stop on s390. | |
164 | * If all cpus are either stopped (including check stop) or in the disabled | |
165 | * wait state, the vm can be shut down. | |
166 | */ | |
167 | #define CPU_STATE_UNINITIALIZED 0x00 | |
168 | #define CPU_STATE_STOPPED 0x01 | |
169 | #define CPU_STATE_CHECK_STOP 0x02 | |
170 | #define CPU_STATE_OPERATING 0x03 | |
171 | #define CPU_STATE_LOAD 0x04 | |
172 | uint8_t cpu_state; | |
173 | ||
18ff9494 DH |
174 | /* currently processed sigp order */ |
175 | uint8_t sigp_order; | |
176 | ||
10ec5117 AG |
177 | } CPUS390XState; |
178 | ||
c498d8e3 EF |
179 | static inline CPU_DoubleU *get_freg(CPUS390XState *cs, int nr) |
180 | { | |
fcb79802 | 181 | return &cs->vregs[nr][0]; |
c498d8e3 EF |
182 | } |
183 | ||
a4a02f99 PB |
184 | /** |
185 | * S390CPU: | |
186 | * @env: #CPUS390XState. | |
187 | * | |
188 | * An S/390 CPU. | |
189 | */ | |
190 | struct S390CPU { | |
191 | /*< private >*/ | |
192 | CPUState parent_obj; | |
193 | /*< public >*/ | |
194 | ||
195 | CPUS390XState env; | |
196 | int64_t id; | |
ad5afd07 | 197 | S390CPUModel *model; |
a4a02f99 PB |
198 | /* needed for live migration */ |
199 | void *irqstate; | |
200 | uint32_t irqstate_saved_size; | |
201 | }; | |
202 | ||
203 | static inline S390CPU *s390_env_get_cpu(CPUS390XState *env) | |
204 | { | |
205 | return container_of(env, S390CPU, env); | |
206 | } | |
207 | ||
208 | #define ENV_GET_CPU(e) CPU(s390_env_get_cpu(e)) | |
209 | ||
210 | #define ENV_OFFSET offsetof(S390CPU, env) | |
211 | ||
212 | #ifndef CONFIG_USER_ONLY | |
213 | extern const struct VMStateDescription vmstate_s390_cpu; | |
214 | #endif | |
215 | ||
216 | void s390_cpu_do_interrupt(CPUState *cpu); | |
217 | bool s390_cpu_exec_interrupt(CPUState *cpu, int int_req); | |
218 | void s390_cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf, | |
219 | int flags); | |
220 | int s390_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs, | |
221 | int cpuid, void *opaque); | |
222 | ||
223 | hwaddr s390_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr); | |
224 | hwaddr s390_cpu_get_phys_addr_debug(CPUState *cpu, vaddr addr); | |
225 | int s390_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg); | |
226 | int s390_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); | |
227 | void s390_cpu_gdb_init(CPUState *cs); | |
228 | void s390x_cpu_debug_excp_handler(CPUState *cs); | |
229 | ||
a9c94277 | 230 | #include "sysemu/kvm.h" |
564b863d | 231 | |
7b18aad5 CH |
232 | /* distinguish between 24 bit and 31 bit addressing */ |
233 | #define HIGH_ORDER_BIT 0x80000000 | |
234 | ||
bcec36ea AG |
235 | /* Interrupt Codes */ |
236 | /* Program Interrupts */ | |
237 | #define PGM_OPERATION 0x0001 | |
238 | #define PGM_PRIVILEGED 0x0002 | |
239 | #define PGM_EXECUTE 0x0003 | |
240 | #define PGM_PROTECTION 0x0004 | |
241 | #define PGM_ADDRESSING 0x0005 | |
242 | #define PGM_SPECIFICATION 0x0006 | |
243 | #define PGM_DATA 0x0007 | |
244 | #define PGM_FIXPT_OVERFLOW 0x0008 | |
245 | #define PGM_FIXPT_DIVIDE 0x0009 | |
246 | #define PGM_DEC_OVERFLOW 0x000a | |
247 | #define PGM_DEC_DIVIDE 0x000b | |
248 | #define PGM_HFP_EXP_OVERFLOW 0x000c | |
249 | #define PGM_HFP_EXP_UNDERFLOW 0x000d | |
250 | #define PGM_HFP_SIGNIFICANCE 0x000e | |
251 | #define PGM_HFP_DIVIDE 0x000f | |
252 | #define PGM_SEGMENT_TRANS 0x0010 | |
253 | #define PGM_PAGE_TRANS 0x0011 | |
254 | #define PGM_TRANS_SPEC 0x0012 | |
255 | #define PGM_SPECIAL_OP 0x0013 | |
256 | #define PGM_OPERAND 0x0015 | |
257 | #define PGM_TRACE_TABLE 0x0016 | |
258 | #define PGM_SPACE_SWITCH 0x001c | |
259 | #define PGM_HFP_SQRT 0x001d | |
260 | #define PGM_PC_TRANS_SPEC 0x001f | |
261 | #define PGM_AFX_TRANS 0x0020 | |
262 | #define PGM_ASX_TRANS 0x0021 | |
263 | #define PGM_LX_TRANS 0x0022 | |
264 | #define PGM_EX_TRANS 0x0023 | |
265 | #define PGM_PRIM_AUTH 0x0024 | |
266 | #define PGM_SEC_AUTH 0x0025 | |
267 | #define PGM_ALET_SPEC 0x0028 | |
268 | #define PGM_ALEN_SPEC 0x0029 | |
269 | #define PGM_ALE_SEQ 0x002a | |
270 | #define PGM_ASTE_VALID 0x002b | |
271 | #define PGM_ASTE_SEQ 0x002c | |
272 | #define PGM_EXT_AUTH 0x002d | |
273 | #define PGM_STACK_FULL 0x0030 | |
274 | #define PGM_STACK_EMPTY 0x0031 | |
275 | #define PGM_STACK_SPEC 0x0032 | |
276 | #define PGM_STACK_TYPE 0x0033 | |
277 | #define PGM_STACK_OP 0x0034 | |
278 | #define PGM_ASCE_TYPE 0x0038 | |
279 | #define PGM_REG_FIRST_TRANS 0x0039 | |
280 | #define PGM_REG_SEC_TRANS 0x003a | |
281 | #define PGM_REG_THIRD_TRANS 0x003b | |
282 | #define PGM_MONITOR 0x0040 | |
283 | #define PGM_PER 0x0080 | |
284 | #define PGM_CRYPTO 0x0119 | |
285 | ||
286 | /* External Interrupts */ | |
287 | #define EXT_INTERRUPT_KEY 0x0040 | |
288 | #define EXT_CLOCK_COMP 0x1004 | |
289 | #define EXT_CPU_TIMER 0x1005 | |
290 | #define EXT_MALFUNCTION 0x1200 | |
291 | #define EXT_EMERGENCY 0x1201 | |
292 | #define EXT_EXTERNAL_CALL 0x1202 | |
293 | #define EXT_ETR 0x1406 | |
294 | #define EXT_SERVICE 0x2401 | |
295 | #define EXT_VIRTIO 0x2603 | |
296 | ||
297 | /* PSW defines */ | |
298 | #undef PSW_MASK_PER | |
299 | #undef PSW_MASK_DAT | |
300 | #undef PSW_MASK_IO | |
301 | #undef PSW_MASK_EXT | |
302 | #undef PSW_MASK_KEY | |
303 | #undef PSW_SHIFT_KEY | |
304 | #undef PSW_MASK_MCHECK | |
305 | #undef PSW_MASK_WAIT | |
306 | #undef PSW_MASK_PSTATE | |
307 | #undef PSW_MASK_ASC | |
3e7e5e0b | 308 | #undef PSW_SHIFT_ASC |
bcec36ea AG |
309 | #undef PSW_MASK_CC |
310 | #undef PSW_MASK_PM | |
311 | #undef PSW_MASK_64 | |
29c6157c CB |
312 | #undef PSW_MASK_32 |
313 | #undef PSW_MASK_ESA_ADDR | |
bcec36ea AG |
314 | |
315 | #define PSW_MASK_PER 0x4000000000000000ULL | |
316 | #define PSW_MASK_DAT 0x0400000000000000ULL | |
317 | #define PSW_MASK_IO 0x0200000000000000ULL | |
318 | #define PSW_MASK_EXT 0x0100000000000000ULL | |
319 | #define PSW_MASK_KEY 0x00F0000000000000ULL | |
c8bd9537 | 320 | #define PSW_SHIFT_KEY 52 |
bcec36ea AG |
321 | #define PSW_MASK_MCHECK 0x0004000000000000ULL |
322 | #define PSW_MASK_WAIT 0x0002000000000000ULL | |
323 | #define PSW_MASK_PSTATE 0x0001000000000000ULL | |
324 | #define PSW_MASK_ASC 0x0000C00000000000ULL | |
3e7e5e0b | 325 | #define PSW_SHIFT_ASC 46 |
bcec36ea AG |
326 | #define PSW_MASK_CC 0x0000300000000000ULL |
327 | #define PSW_MASK_PM 0x00000F0000000000ULL | |
328 | #define PSW_MASK_64 0x0000000100000000ULL | |
329 | #define PSW_MASK_32 0x0000000080000000ULL | |
29c6157c | 330 | #define PSW_MASK_ESA_ADDR 0x000000007fffffffULL |
bcec36ea AG |
331 | |
332 | #undef PSW_ASC_PRIMARY | |
333 | #undef PSW_ASC_ACCREG | |
334 | #undef PSW_ASC_SECONDARY | |
335 | #undef PSW_ASC_HOME | |
336 | ||
337 | #define PSW_ASC_PRIMARY 0x0000000000000000ULL | |
338 | #define PSW_ASC_ACCREG 0x0000400000000000ULL | |
339 | #define PSW_ASC_SECONDARY 0x0000800000000000ULL | |
340 | #define PSW_ASC_HOME 0x0000C00000000000ULL | |
341 | ||
3e7e5e0b DH |
342 | /* the address space values shifted */ |
343 | #define AS_PRIMARY 0 | |
344 | #define AS_ACCREG 1 | |
345 | #define AS_SECONDARY 2 | |
346 | #define AS_HOME 3 | |
347 | ||
bcec36ea AG |
348 | /* tb flags */ |
349 | ||
159fed45 RH |
350 | #define FLAG_MASK_PSW_SHIFT 31 |
351 | #define FLAG_MASK_PER (PSW_MASK_PER >> FLAG_MASK_PSW_SHIFT) | |
352 | #define FLAG_MASK_PSTATE (PSW_MASK_PSTATE >> FLAG_MASK_PSW_SHIFT) | |
353 | #define FLAG_MASK_ASC (PSW_MASK_ASC >> FLAG_MASK_PSW_SHIFT) | |
354 | #define FLAG_MASK_64 (PSW_MASK_64 >> FLAG_MASK_PSW_SHIFT) | |
355 | #define FLAG_MASK_32 (PSW_MASK_32 >> FLAG_MASK_PSW_SHIFT) | |
356 | #define FLAG_MASK_PSW (FLAG_MASK_PER | FLAG_MASK_PSTATE \ | |
357 | | FLAG_MASK_ASC | FLAG_MASK_64 | FLAG_MASK_32) | |
bcec36ea | 358 | |
c4400206 | 359 | /* Control register 0 bits */ |
c3edd628 | 360 | #define CR0_LOWPROT 0x0000000010000000ULL |
3e7e5e0b | 361 | #define CR0_SECONDARY 0x0000000004000000ULL |
c4400206 TH |
362 | #define CR0_EDAT 0x0000000000800000ULL |
363 | ||
4decd76d AJ |
364 | /* MMU */ |
365 | #define MMU_PRIMARY_IDX 0 | |
366 | #define MMU_SECONDARY_IDX 1 | |
367 | #define MMU_HOME_IDX 2 | |
368 | ||
3e7e5e0b DH |
369 | static inline bool psw_key_valid(CPUS390XState *env, uint8_t psw_key) |
370 | { | |
371 | uint16_t pkm = env->cregs[3] >> 16; | |
372 | ||
373 | if (env->psw.mask & PSW_MASK_PSTATE) { | |
374 | /* PSW key has range 0..15, it is valid if the bit is 1 in the PKM */ | |
375 | return pkm & (0x80 >> psw_key); | |
376 | } | |
377 | return true; | |
378 | } | |
379 | ||
380 | static inline int cpu_mmu_index(CPUS390XState *env, bool ifetch) | |
10c339a0 | 381 | { |
1f65958d AJ |
382 | switch (env->psw.mask & PSW_MASK_ASC) { |
383 | case PSW_ASC_PRIMARY: | |
4decd76d | 384 | return MMU_PRIMARY_IDX; |
1f65958d | 385 | case PSW_ASC_SECONDARY: |
4decd76d | 386 | return MMU_SECONDARY_IDX; |
1f65958d | 387 | case PSW_ASC_HOME: |
4decd76d | 388 | return MMU_HOME_IDX; |
1f65958d AJ |
389 | case PSW_ASC_ACCREG: |
390 | /* Fallthrough: access register mode is not yet supported */ | |
391 | default: | |
392 | abort(); | |
bcec36ea | 393 | } |
10c339a0 AG |
394 | } |
395 | ||
4decd76d AJ |
396 | static inline uint64_t cpu_mmu_idx_to_asc(int mmu_idx) |
397 | { | |
398 | switch (mmu_idx) { | |
399 | case MMU_PRIMARY_IDX: | |
400 | return PSW_ASC_PRIMARY; | |
401 | case MMU_SECONDARY_IDX: | |
402 | return PSW_ASC_SECONDARY; | |
403 | case MMU_HOME_IDX: | |
404 | return PSW_ASC_HOME; | |
405 | default: | |
406 | abort(); | |
407 | } | |
408 | } | |
409 | ||
a4e3ad19 | 410 | static inline void cpu_get_tb_cpu_state(CPUS390XState* env, target_ulong *pc, |
89fee74a | 411 | target_ulong *cs_base, uint32_t *flags) |
bcec36ea AG |
412 | { |
413 | *pc = env->psw.addr; | |
303c681a | 414 | *cs_base = env->ex_value; |
159fed45 | 415 | *flags = (env->psw.mask >> FLAG_MASK_PSW_SHIFT) & FLAG_MASK_PSW; |
bcec36ea AG |
416 | } |
417 | ||
b60fae32 DH |
418 | #define MAX_ILEN 6 |
419 | ||
d5a103cd RH |
420 | /* While the PoO talks about ILC (a number between 1-3) what is actually |
421 | stored in LowCore is shifted left one bit (an even between 2-6). As | |
422 | this is the actual length of the insn and therefore more useful, that | |
423 | is what we want to pass around and manipulate. To make sure that we | |
424 | have applied this distinction universally, rename the "ILC" to "ILEN". */ | |
425 | static inline int get_ilen(uint8_t opc) | |
bcec36ea AG |
426 | { |
427 | switch (opc >> 6) { | |
428 | case 0: | |
d5a103cd | 429 | return 2; |
bcec36ea AG |
430 | case 1: |
431 | case 2: | |
d5a103cd RH |
432 | return 4; |
433 | default: | |
434 | return 6; | |
bcec36ea | 435 | } |
bcec36ea AG |
436 | } |
437 | ||
fb01bf4c AJ |
438 | /* PER bits from control register 9 */ |
439 | #define PER_CR9_EVENT_BRANCH 0x80000000 | |
440 | #define PER_CR9_EVENT_IFETCH 0x40000000 | |
441 | #define PER_CR9_EVENT_STORE 0x20000000 | |
442 | #define PER_CR9_EVENT_STORE_REAL 0x08000000 | |
443 | #define PER_CR9_EVENT_NULLIFICATION 0x01000000 | |
444 | #define PER_CR9_CONTROL_BRANCH_ADDRESS 0x00800000 | |
445 | #define PER_CR9_CONTROL_ALTERATION 0x00200000 | |
446 | ||
447 | /* PER bits from the PER CODE/ATMID/AI in lowcore */ | |
448 | #define PER_CODE_EVENT_BRANCH 0x8000 | |
449 | #define PER_CODE_EVENT_IFETCH 0x4000 | |
450 | #define PER_CODE_EVENT_STORE 0x2000 | |
451 | #define PER_CODE_EVENT_STORE_REAL 0x0800 | |
452 | #define PER_CODE_EVENT_NULLIFICATION 0x0100 | |
453 | ||
a8f931a9 AJ |
454 | /* Compute the ATMID field that is stored in the per_perc_atmid lowcore |
455 | entry when a PER exception is triggered. */ | |
456 | static inline uint8_t get_per_atmid(CPUS390XState *env) | |
457 | { | |
458 | return ((env->psw.mask & PSW_MASK_64) ? (1 << 7) : 0) | | |
459 | ( (1 << 6) ) | | |
460 | ((env->psw.mask & PSW_MASK_32) ? (1 << 5) : 0) | | |
461 | ((env->psw.mask & PSW_MASK_DAT)? (1 << 4) : 0) | | |
462 | ((env->psw.mask & PSW_ASC_SECONDARY)? (1 << 3) : 0) | | |
463 | ((env->psw.mask & PSW_ASC_ACCREG)? (1 << 2) : 0); | |
464 | } | |
465 | ||
d453d103 AJ |
466 | /* Check if an address is within the PER starting address and the PER |
467 | ending address. The address range might loop. */ | |
468 | static inline bool get_per_in_range(CPUS390XState *env, uint64_t addr) | |
469 | { | |
470 | if (env->cregs[10] <= env->cregs[11]) { | |
471 | return env->cregs[10] <= addr && addr <= env->cregs[11]; | |
472 | } else { | |
473 | return env->cregs[10] <= addr || addr <= env->cregs[11]; | |
474 | } | |
475 | } | |
476 | ||
d5a103cd | 477 | #ifndef CONFIG_USER_ONLY |
dfebd7a7 | 478 | void trigger_pgm_exception(CPUS390XState *env, uint32_t code, uint32_t ilen); |
d5a103cd | 479 | #endif |
bcec36ea | 480 | |
564b863d | 481 | S390CPU *cpu_s390x_init(const char *cpu_model); |
96b1a8bb MR |
482 | S390CPU *s390x_new_cpu(const char *cpu_model, int64_t id, Error **errp); |
483 | S390CPU *cpu_s390x_create(const char *cpu_model, Error **errp); | |
bcec36ea | 484 | void s390x_translate_init(void); |
10ec5117 AG |
485 | |
486 | /* you can call this signal handler from your SIGBUS and SIGSEGV | |
487 | signal handlers to inform the virtual CPU of exceptions. non zero | |
488 | is returned if the signal was handled by the virtual CPU. */ | |
489 | int cpu_s390x_signal_handler(int host_signum, void *pinfo, | |
490 | void *puc); | |
7510454e AF |
491 | int s390_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int rw, |
492 | int mmu_idx); | |
10ec5117 | 493 | |
3f10341f | 494 | |
10c339a0 | 495 | #ifndef CONFIG_USER_ONLY |
3f10341f | 496 | void do_restart_interrupt(CPUS390XState *env); |
44977a8f RH |
497 | void s390x_cpu_do_unaligned_access(CPUState *cs, vaddr addr, |
498 | MMUAccessType access_type, | |
499 | int mmu_idx, uintptr_t retaddr); | |
3f10341f | 500 | |
6cb1e49d AY |
501 | static inline hwaddr decode_basedisp_s(CPUS390XState *env, uint32_t ipb, |
502 | uint8_t *ar) | |
7b18aad5 CH |
503 | { |
504 | hwaddr addr = 0; | |
505 | uint8_t reg; | |
506 | ||
507 | reg = ipb >> 28; | |
508 | if (reg > 0) { | |
509 | addr = env->regs[reg]; | |
510 | } | |
511 | addr += (ipb >> 16) & 0xfff; | |
6cb1e49d AY |
512 | if (ar) { |
513 | *ar = reg; | |
514 | } | |
7b18aad5 CH |
515 | |
516 | return addr; | |
517 | } | |
518 | ||
638129ff CH |
519 | /* Base/displacement are at the same locations. */ |
520 | #define decode_basedisp_rs decode_basedisp_s | |
521 | ||
85ca3371 | 522 | /* helper functions for run_on_cpu() */ |
14e6fe12 | 523 | static inline void s390_do_cpu_reset(CPUState *cs, run_on_cpu_data arg) |
85ca3371 | 524 | { |
85ca3371 DH |
525 | S390CPUClass *scc = S390_CPU_GET_CLASS(cs); |
526 | ||
527 | scc->cpu_reset(cs); | |
528 | } | |
14e6fe12 | 529 | static inline void s390_do_cpu_full_reset(CPUState *cs, run_on_cpu_data arg) |
85ca3371 | 530 | { |
85ca3371 DH |
531 | cpu_reset(cs); |
532 | } | |
533 | ||
8f22e0df AF |
534 | void s390x_tod_timer(void *opaque); |
535 | void s390x_cpu_timer(void *opaque); | |
536 | ||
28e942f8 | 537 | int s390_virtio_hypercall(CPUS390XState *env); |
bcec36ea | 538 | |
1f206266 | 539 | #ifdef CONFIG_KVM |
de13d216 | 540 | void kvm_s390_service_interrupt(uint32_t parm); |
66ad0893 CH |
541 | void kvm_s390_vcpu_interrupt(S390CPU *cpu, struct kvm_s390_irq *irq); |
542 | void kvm_s390_floating_interrupt(struct kvm_s390_irq *irq); | |
bbd8bb8e | 543 | int kvm_s390_inject_flic(struct kvm_s390_irq *irq); |
801cdd35 | 544 | void kvm_s390_access_exception(S390CPU *cpu, uint16_t code, uint64_t te_code); |
6cb1e49d AY |
545 | int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar, void *hostbuf, |
546 | int len, bool is_write); | |
3f9e59bb JH |
547 | int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_clock); |
548 | int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_clock); | |
1f206266 | 549 | #else |
de13d216 | 550 | static inline void kvm_s390_service_interrupt(uint32_t parm) |
79afc36d CH |
551 | { |
552 | } | |
3f9e59bb JH |
553 | static inline int kvm_s390_get_clock(uint8_t *tod_high, uint64_t *tod_low) |
554 | { | |
555 | return -ENOSYS; | |
556 | } | |
557 | static inline int kvm_s390_set_clock(uint8_t *tod_high, uint64_t *tod_low) | |
558 | { | |
559 | return -ENOSYS; | |
560 | } | |
6cb1e49d AY |
561 | static inline int kvm_s390_mem_op(S390CPU *cpu, vaddr addr, uint8_t ar, |
562 | void *hostbuf, int len, bool is_write) | |
a9bcd1b8 TH |
563 | { |
564 | return -ENOSYS; | |
565 | } | |
801cdd35 TH |
566 | static inline void kvm_s390_access_exception(S390CPU *cpu, uint16_t code, |
567 | uint64_t te_code) | |
568 | { | |
569 | } | |
1f206266 | 570 | #endif |
3f9e59bb JH |
571 | |
572 | static inline int s390_get_clock(uint8_t *tod_high, uint64_t *tod_low) | |
573 | { | |
574 | if (kvm_enabled()) { | |
575 | return kvm_s390_get_clock(tod_high, tod_low); | |
576 | } | |
577 | /* Fixme TCG */ | |
578 | *tod_high = 0; | |
579 | *tod_low = 0; | |
580 | return 0; | |
581 | } | |
582 | ||
583 | static inline int s390_set_clock(uint8_t *tod_high, uint64_t *tod_low) | |
584 | { | |
585 | if (kvm_enabled()) { | |
586 | return kvm_s390_set_clock(tod_high, tod_low); | |
587 | } | |
588 | /* Fixme TCG */ | |
589 | return 0; | |
590 | } | |
591 | ||
45fa769b | 592 | S390CPU *s390_cpu_addr2state(uint16_t cpu_addr); |
eb24f7c6 DH |
593 | unsigned int s390_cpu_halt(S390CPU *cpu); |
594 | void s390_cpu_unhalt(S390CPU *cpu); | |
595 | unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu); | |
18ff9494 DH |
596 | static inline uint8_t s390_cpu_get_state(S390CPU *cpu) |
597 | { | |
598 | return cpu->env.cpu_state; | |
599 | } | |
bcec36ea | 600 | |
3f9e59bb JH |
601 | void gtod_save(QEMUFile *f, void *opaque); |
602 | int gtod_load(QEMUFile *f, void *opaque, int version_id); | |
603 | ||
bd3f16ac PB |
604 | void cpu_inject_ext(S390CPU *cpu, uint32_t code, uint32_t param, |
605 | uint64_t param64); | |
606 | ||
607 | /* ioinst.c */ | |
608 | void ioinst_handle_xsch(S390CPU *cpu, uint64_t reg1); | |
609 | void ioinst_handle_csch(S390CPU *cpu, uint64_t reg1); | |
610 | void ioinst_handle_hsch(S390CPU *cpu, uint64_t reg1); | |
611 | void ioinst_handle_msch(S390CPU *cpu, uint64_t reg1, uint32_t ipb); | |
612 | void ioinst_handle_ssch(S390CPU *cpu, uint64_t reg1, uint32_t ipb); | |
613 | void ioinst_handle_stcrw(S390CPU *cpu, uint32_t ipb); | |
614 | void ioinst_handle_stsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb); | |
615 | int ioinst_handle_tsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb); | |
616 | void ioinst_handle_chsc(S390CPU *cpu, uint32_t ipb); | |
617 | int ioinst_handle_tpi(S390CPU *cpu, uint32_t ipb); | |
618 | void ioinst_handle_schm(S390CPU *cpu, uint64_t reg1, uint64_t reg2, | |
619 | uint32_t ipb); | |
620 | void ioinst_handle_rsch(S390CPU *cpu, uint64_t reg1); | |
621 | void ioinst_handle_rchp(S390CPU *cpu, uint64_t reg1); | |
622 | void ioinst_handle_sal(S390CPU *cpu, uint64_t reg1); | |
623 | ||
000a1a38 CB |
624 | /* service interrupts are floating therefore we must not pass an cpustate */ |
625 | void s390_sclp_extint(uint32_t parm); | |
626 | ||
ef81522b | 627 | #else |
eb24f7c6 DH |
628 | static inline unsigned int s390_cpu_halt(S390CPU *cpu) |
629 | { | |
630 | return 0; | |
631 | } | |
632 | ||
633 | static inline void s390_cpu_unhalt(S390CPU *cpu) | |
ef81522b AG |
634 | { |
635 | } | |
636 | ||
eb24f7c6 | 637 | static inline unsigned int s390_cpu_set_state(uint8_t cpu_state, S390CPU *cpu) |
ef81522b AG |
638 | { |
639 | return 0; | |
640 | } | |
10c339a0 AG |
641 | #endif |
642 | ||
d9f090ec | 643 | extern void subsystem_reset(void); |
7b18aad5 | 644 | |
2994fd96 | 645 | #define cpu_init(model) CPU(cpu_s390x_init(model)) |
bcec36ea | 646 | #define cpu_signal_handler cpu_s390x_signal_handler |
10ec5117 | 647 | |
904e5fd5 VM |
648 | void s390_cpu_list(FILE *f, fprintf_function cpu_fprintf); |
649 | #define cpu_list s390_cpu_list | |
0754f604 | 650 | void s390_cpu_model_register_props(Object *obj); |
6efadc90 | 651 | void s390_cpu_model_class_register_props(ObjectClass *oc); |
41868f84 DH |
652 | void s390_realize_cpu_model(CPUState *cs, Error **errp); |
653 | ObjectClass *s390_cpu_class_by_name(const char *name); | |
904e5fd5 | 654 | |
bcec36ea AG |
655 | #define EXCP_EXT 1 /* external interrupt */ |
656 | #define EXCP_SVC 2 /* supervisor call (syscall) */ | |
657 | #define EXCP_PGM 3 /* program interruption */ | |
5d69c547 CH |
658 | #define EXCP_IO 7 /* I/O interrupt */ |
659 | #define EXCP_MCHK 8 /* machine check */ | |
bcec36ea | 660 | |
bcec36ea AG |
661 | #define INTERRUPT_EXT (1 << 0) |
662 | #define INTERRUPT_TOD (1 << 1) | |
663 | #define INTERRUPT_CPUTIMER (1 << 2) | |
5d69c547 CH |
664 | #define INTERRUPT_IO (1 << 3) |
665 | #define INTERRUPT_MCHK (1 << 4) | |
10c339a0 AG |
666 | |
667 | /* Program Status Word. */ | |
668 | #define S390_PSWM_REGNUM 0 | |
669 | #define S390_PSWA_REGNUM 1 | |
670 | /* General Purpose Registers. */ | |
671 | #define S390_R0_REGNUM 2 | |
672 | #define S390_R1_REGNUM 3 | |
673 | #define S390_R2_REGNUM 4 | |
674 | #define S390_R3_REGNUM 5 | |
675 | #define S390_R4_REGNUM 6 | |
676 | #define S390_R5_REGNUM 7 | |
677 | #define S390_R6_REGNUM 8 | |
678 | #define S390_R7_REGNUM 9 | |
679 | #define S390_R8_REGNUM 10 | |
680 | #define S390_R9_REGNUM 11 | |
681 | #define S390_R10_REGNUM 12 | |
682 | #define S390_R11_REGNUM 13 | |
683 | #define S390_R12_REGNUM 14 | |
684 | #define S390_R13_REGNUM 15 | |
685 | #define S390_R14_REGNUM 16 | |
686 | #define S390_R15_REGNUM 17 | |
73d510c9 DH |
687 | /* Total Core Registers. */ |
688 | #define S390_NUM_CORE_REGS 18 | |
10c339a0 | 689 | |
bcec36ea AG |
690 | /* CC optimization */ |
691 | ||
c3ce5a23 PB |
692 | /* Instead of computing the condition codes after each x86 instruction, |
693 | * QEMU just stores the result (called CC_DST), the type of operation | |
694 | * (called CC_OP) and whatever operands are needed (CC_SRC and possibly | |
695 | * CC_VR). When the condition codes are needed, the condition codes can | |
696 | * be calculated using this information. Condition codes are not generated | |
697 | * if they are only needed for conditional branches. | |
698 | */ | |
bcec36ea AG |
699 | enum cc_op { |
700 | CC_OP_CONST0 = 0, /* CC is 0 */ | |
701 | CC_OP_CONST1, /* CC is 1 */ | |
702 | CC_OP_CONST2, /* CC is 2 */ | |
703 | CC_OP_CONST3, /* CC is 3 */ | |
704 | ||
705 | CC_OP_DYNAMIC, /* CC calculation defined by env->cc_op */ | |
706 | CC_OP_STATIC, /* CC value is env->cc_op */ | |
707 | ||
708 | CC_OP_NZ, /* env->cc_dst != 0 */ | |
709 | CC_OP_LTGT_32, /* signed less/greater than (32bit) */ | |
710 | CC_OP_LTGT_64, /* signed less/greater than (64bit) */ | |
711 | CC_OP_LTUGTU_32, /* unsigned less/greater than (32bit) */ | |
712 | CC_OP_LTUGTU_64, /* unsigned less/greater than (64bit) */ | |
713 | CC_OP_LTGT0_32, /* signed less/greater than 0 (32bit) */ | |
714 | CC_OP_LTGT0_64, /* signed less/greater than 0 (64bit) */ | |
715 | ||
716 | CC_OP_ADD_64, /* overflow on add (64bit) */ | |
717 | CC_OP_ADDU_64, /* overflow on unsigned add (64bit) */ | |
4e4bb438 | 718 | CC_OP_ADDC_64, /* overflow on unsigned add-carry (64bit) */ |
e7d81004 SW |
719 | CC_OP_SUB_64, /* overflow on subtraction (64bit) */ |
720 | CC_OP_SUBU_64, /* overflow on unsigned subtraction (64bit) */ | |
4e4bb438 | 721 | CC_OP_SUBB_64, /* overflow on unsigned sub-borrow (64bit) */ |
bcec36ea AG |
722 | CC_OP_ABS_64, /* sign eval on abs (64bit) */ |
723 | CC_OP_NABS_64, /* sign eval on nabs (64bit) */ | |
724 | ||
725 | CC_OP_ADD_32, /* overflow on add (32bit) */ | |
726 | CC_OP_ADDU_32, /* overflow on unsigned add (32bit) */ | |
4e4bb438 | 727 | CC_OP_ADDC_32, /* overflow on unsigned add-carry (32bit) */ |
e7d81004 SW |
728 | CC_OP_SUB_32, /* overflow on subtraction (32bit) */ |
729 | CC_OP_SUBU_32, /* overflow on unsigned subtraction (32bit) */ | |
4e4bb438 | 730 | CC_OP_SUBB_32, /* overflow on unsigned sub-borrow (32bit) */ |
bcec36ea AG |
731 | CC_OP_ABS_32, /* sign eval on abs (64bit) */ |
732 | CC_OP_NABS_32, /* sign eval on nabs (64bit) */ | |
733 | ||
734 | CC_OP_COMP_32, /* complement */ | |
735 | CC_OP_COMP_64, /* complement */ | |
736 | ||
737 | CC_OP_TM_32, /* test under mask (32bit) */ | |
738 | CC_OP_TM_64, /* test under mask (64bit) */ | |
739 | ||
bcec36ea AG |
740 | CC_OP_NZ_F32, /* FP dst != 0 (32bit) */ |
741 | CC_OP_NZ_F64, /* FP dst != 0 (64bit) */ | |
587626f8 | 742 | CC_OP_NZ_F128, /* FP dst != 0 (128bit) */ |
bcec36ea AG |
743 | |
744 | CC_OP_ICM, /* insert characters under mask */ | |
cbe24bfa RH |
745 | CC_OP_SLA_32, /* Calculate shift left signed (32bit) */ |
746 | CC_OP_SLA_64, /* Calculate shift left signed (64bit) */ | |
102bf2c6 | 747 | CC_OP_FLOGR, /* find leftmost one */ |
bcec36ea AG |
748 | CC_OP_MAX |
749 | }; | |
750 | ||
751 | static const char *cc_names[] = { | |
752 | [CC_OP_CONST0] = "CC_OP_CONST0", | |
753 | [CC_OP_CONST1] = "CC_OP_CONST1", | |
754 | [CC_OP_CONST2] = "CC_OP_CONST2", | |
755 | [CC_OP_CONST3] = "CC_OP_CONST3", | |
756 | [CC_OP_DYNAMIC] = "CC_OP_DYNAMIC", | |
757 | [CC_OP_STATIC] = "CC_OP_STATIC", | |
758 | [CC_OP_NZ] = "CC_OP_NZ", | |
759 | [CC_OP_LTGT_32] = "CC_OP_LTGT_32", | |
760 | [CC_OP_LTGT_64] = "CC_OP_LTGT_64", | |
761 | [CC_OP_LTUGTU_32] = "CC_OP_LTUGTU_32", | |
762 | [CC_OP_LTUGTU_64] = "CC_OP_LTUGTU_64", | |
763 | [CC_OP_LTGT0_32] = "CC_OP_LTGT0_32", | |
764 | [CC_OP_LTGT0_64] = "CC_OP_LTGT0_64", | |
765 | [CC_OP_ADD_64] = "CC_OP_ADD_64", | |
766 | [CC_OP_ADDU_64] = "CC_OP_ADDU_64", | |
4e4bb438 | 767 | [CC_OP_ADDC_64] = "CC_OP_ADDC_64", |
bcec36ea AG |
768 | [CC_OP_SUB_64] = "CC_OP_SUB_64", |
769 | [CC_OP_SUBU_64] = "CC_OP_SUBU_64", | |
4e4bb438 | 770 | [CC_OP_SUBB_64] = "CC_OP_SUBB_64", |
bcec36ea AG |
771 | [CC_OP_ABS_64] = "CC_OP_ABS_64", |
772 | [CC_OP_NABS_64] = "CC_OP_NABS_64", | |
773 | [CC_OP_ADD_32] = "CC_OP_ADD_32", | |
774 | [CC_OP_ADDU_32] = "CC_OP_ADDU_32", | |
4e4bb438 | 775 | [CC_OP_ADDC_32] = "CC_OP_ADDC_32", |
bcec36ea AG |
776 | [CC_OP_SUB_32] = "CC_OP_SUB_32", |
777 | [CC_OP_SUBU_32] = "CC_OP_SUBU_32", | |
4e4bb438 | 778 | [CC_OP_SUBB_32] = "CC_OP_SUBB_32", |
bcec36ea AG |
779 | [CC_OP_ABS_32] = "CC_OP_ABS_32", |
780 | [CC_OP_NABS_32] = "CC_OP_NABS_32", | |
781 | [CC_OP_COMP_32] = "CC_OP_COMP_32", | |
782 | [CC_OP_COMP_64] = "CC_OP_COMP_64", | |
783 | [CC_OP_TM_32] = "CC_OP_TM_32", | |
784 | [CC_OP_TM_64] = "CC_OP_TM_64", | |
bcec36ea AG |
785 | [CC_OP_NZ_F32] = "CC_OP_NZ_F32", |
786 | [CC_OP_NZ_F64] = "CC_OP_NZ_F64", | |
587626f8 | 787 | [CC_OP_NZ_F128] = "CC_OP_NZ_F128", |
bcec36ea | 788 | [CC_OP_ICM] = "CC_OP_ICM", |
cbe24bfa RH |
789 | [CC_OP_SLA_32] = "CC_OP_SLA_32", |
790 | [CC_OP_SLA_64] = "CC_OP_SLA_64", | |
102bf2c6 | 791 | [CC_OP_FLOGR] = "CC_OP_FLOGR", |
bcec36ea AG |
792 | }; |
793 | ||
794 | static inline const char *cc_name(int cc_op) | |
795 | { | |
796 | return cc_names[cc_op]; | |
797 | } | |
798 | ||
3d0a615f TH |
799 | static inline void setcc(S390CPU *cpu, uint64_t cc) |
800 | { | |
801 | CPUS390XState *env = &cpu->env; | |
802 | ||
803 | env->psw.mask &= ~(3ull << 44); | |
804 | env->psw.mask |= (cc & 3) << 44; | |
06e3c077 | 805 | env->cc_op = cc; |
3d0a615f TH |
806 | } |
807 | ||
bcec36ea AG |
808 | typedef struct LowCore |
809 | { | |
810 | /* prefix area: defined by architecture */ | |
811 | uint32_t ccw1[2]; /* 0x000 */ | |
812 | uint32_t ccw2[4]; /* 0x008 */ | |
813 | uint8_t pad1[0x80-0x18]; /* 0x018 */ | |
814 | uint32_t ext_params; /* 0x080 */ | |
815 | uint16_t cpu_addr; /* 0x084 */ | |
816 | uint16_t ext_int_code; /* 0x086 */ | |
d5a103cd | 817 | uint16_t svc_ilen; /* 0x088 */ |
bcec36ea | 818 | uint16_t svc_code; /* 0x08a */ |
d5a103cd | 819 | uint16_t pgm_ilen; /* 0x08c */ |
bcec36ea AG |
820 | uint16_t pgm_code; /* 0x08e */ |
821 | uint32_t data_exc_code; /* 0x090 */ | |
822 | uint16_t mon_class_num; /* 0x094 */ | |
823 | uint16_t per_perc_atmid; /* 0x096 */ | |
824 | uint64_t per_address; /* 0x098 */ | |
825 | uint8_t exc_access_id; /* 0x0a0 */ | |
826 | uint8_t per_access_id; /* 0x0a1 */ | |
827 | uint8_t op_access_id; /* 0x0a2 */ | |
828 | uint8_t ar_access_id; /* 0x0a3 */ | |
829 | uint8_t pad2[0xA8-0xA4]; /* 0x0a4 */ | |
830 | uint64_t trans_exc_code; /* 0x0a8 */ | |
831 | uint64_t monitor_code; /* 0x0b0 */ | |
832 | uint16_t subchannel_id; /* 0x0b8 */ | |
833 | uint16_t subchannel_nr; /* 0x0ba */ | |
834 | uint32_t io_int_parm; /* 0x0bc */ | |
835 | uint32_t io_int_word; /* 0x0c0 */ | |
836 | uint8_t pad3[0xc8-0xc4]; /* 0x0c4 */ | |
837 | uint32_t stfl_fac_list; /* 0x0c8 */ | |
838 | uint8_t pad4[0xe8-0xcc]; /* 0x0cc */ | |
839 | uint32_t mcck_interruption_code[2]; /* 0x0e8 */ | |
840 | uint8_t pad5[0xf4-0xf0]; /* 0x0f0 */ | |
841 | uint32_t external_damage_code; /* 0x0f4 */ | |
842 | uint64_t failing_storage_address; /* 0x0f8 */ | |
3da0ab35 AJ |
843 | uint8_t pad6[0x110-0x100]; /* 0x100 */ |
844 | uint64_t per_breaking_event_addr; /* 0x110 */ | |
845 | uint8_t pad7[0x120-0x118]; /* 0x118 */ | |
bcec36ea AG |
846 | PSW restart_old_psw; /* 0x120 */ |
847 | PSW external_old_psw; /* 0x130 */ | |
848 | PSW svc_old_psw; /* 0x140 */ | |
849 | PSW program_old_psw; /* 0x150 */ | |
850 | PSW mcck_old_psw; /* 0x160 */ | |
851 | PSW io_old_psw; /* 0x170 */ | |
3da0ab35 | 852 | uint8_t pad8[0x1a0-0x180]; /* 0x180 */ |
3f10341f | 853 | PSW restart_new_psw; /* 0x1a0 */ |
bcec36ea AG |
854 | PSW external_new_psw; /* 0x1b0 */ |
855 | PSW svc_new_psw; /* 0x1c0 */ | |
856 | PSW program_new_psw; /* 0x1d0 */ | |
857 | PSW mcck_new_psw; /* 0x1e0 */ | |
858 | PSW io_new_psw; /* 0x1f0 */ | |
859 | PSW return_psw; /* 0x200 */ | |
860 | uint8_t irb[64]; /* 0x210 */ | |
861 | uint64_t sync_enter_timer; /* 0x250 */ | |
862 | uint64_t async_enter_timer; /* 0x258 */ | |
863 | uint64_t exit_timer; /* 0x260 */ | |
864 | uint64_t last_update_timer; /* 0x268 */ | |
865 | uint64_t user_timer; /* 0x270 */ | |
866 | uint64_t system_timer; /* 0x278 */ | |
867 | uint64_t last_update_clock; /* 0x280 */ | |
868 | uint64_t steal_clock; /* 0x288 */ | |
869 | PSW return_mcck_psw; /* 0x290 */ | |
3da0ab35 | 870 | uint8_t pad9[0xc00-0x2a0]; /* 0x2a0 */ |
bcec36ea AG |
871 | /* System info area */ |
872 | uint64_t save_area[16]; /* 0xc00 */ | |
3da0ab35 | 873 | uint8_t pad10[0xd40-0xc80]; /* 0xc80 */ |
bcec36ea AG |
874 | uint64_t kernel_stack; /* 0xd40 */ |
875 | uint64_t thread_info; /* 0xd48 */ | |
876 | uint64_t async_stack; /* 0xd50 */ | |
877 | uint64_t kernel_asce; /* 0xd58 */ | |
878 | uint64_t user_asce; /* 0xd60 */ | |
879 | uint64_t panic_stack; /* 0xd68 */ | |
880 | uint64_t user_exec_asce; /* 0xd70 */ | |
3da0ab35 | 881 | uint8_t pad11[0xdc0-0xd78]; /* 0xd78 */ |
bcec36ea AG |
882 | |
883 | /* SMP info area: defined by DJB */ | |
884 | uint64_t clock_comparator; /* 0xdc0 */ | |
885 | uint64_t ext_call_fast; /* 0xdc8 */ | |
886 | uint64_t percpu_offset; /* 0xdd0 */ | |
887 | uint64_t current_task; /* 0xdd8 */ | |
888 | uint32_t softirq_pending; /* 0xde0 */ | |
889 | uint32_t pad_0x0de4; /* 0xde4 */ | |
890 | uint64_t int_clock; /* 0xde8 */ | |
891 | uint8_t pad12[0xe00-0xdf0]; /* 0xdf0 */ | |
892 | ||
893 | /* 0xe00 is used as indicator for dump tools */ | |
894 | /* whether the kernel died with panic() or not */ | |
895 | uint32_t panic_magic; /* 0xe00 */ | |
896 | ||
897 | uint8_t pad13[0x11b8-0xe04]; /* 0xe04 */ | |
898 | ||
899 | /* 64 bit extparam used for pfault, diag 250 etc */ | |
900 | uint64_t ext_params2; /* 0x11B8 */ | |
901 | ||
902 | uint8_t pad14[0x1200-0x11C0]; /* 0x11C0 */ | |
903 | ||
904 | /* System info area */ | |
905 | ||
906 | uint64_t floating_pt_save_area[16]; /* 0x1200 */ | |
907 | uint64_t gpregs_save_area[16]; /* 0x1280 */ | |
908 | uint32_t st_status_fixed_logout[4]; /* 0x1300 */ | |
909 | uint8_t pad15[0x1318-0x1310]; /* 0x1310 */ | |
910 | uint32_t prefixreg_save_area; /* 0x1318 */ | |
911 | uint32_t fpt_creg_save_area; /* 0x131c */ | |
912 | uint8_t pad16[0x1324-0x1320]; /* 0x1320 */ | |
913 | uint32_t tod_progreg_save_area; /* 0x1324 */ | |
914 | uint32_t cpu_timer_save_area[2]; /* 0x1328 */ | |
915 | uint32_t clock_comp_save_area[2]; /* 0x1330 */ | |
916 | uint8_t pad17[0x1340-0x1338]; /* 0x1338 */ | |
917 | uint32_t access_regs_save_area[16]; /* 0x1340 */ | |
918 | uint64_t cregs_save_area[16]; /* 0x1380 */ | |
919 | ||
920 | /* align to the top of the prefix area */ | |
921 | ||
922 | uint8_t pad18[0x2000-0x1400]; /* 0x1400 */ | |
541dc0d4 | 923 | } QEMU_PACKED LowCore; |
bcec36ea AG |
924 | |
925 | /* STSI */ | |
926 | #define STSI_LEVEL_MASK 0x00000000f0000000ULL | |
927 | #define STSI_LEVEL_CURRENT 0x0000000000000000ULL | |
928 | #define STSI_LEVEL_1 0x0000000010000000ULL | |
929 | #define STSI_LEVEL_2 0x0000000020000000ULL | |
930 | #define STSI_LEVEL_3 0x0000000030000000ULL | |
931 | #define STSI_R0_RESERVED_MASK 0x000000000fffff00ULL | |
932 | #define STSI_R0_SEL1_MASK 0x00000000000000ffULL | |
933 | #define STSI_R1_RESERVED_MASK 0x00000000ffff0000ULL | |
934 | #define STSI_R1_SEL2_MASK 0x000000000000ffffULL | |
935 | ||
936 | /* Basic Machine Configuration */ | |
937 | struct sysib_111 { | |
938 | uint32_t res1[8]; | |
939 | uint8_t manuf[16]; | |
940 | uint8_t type[4]; | |
941 | uint8_t res2[12]; | |
942 | uint8_t model[16]; | |
943 | uint8_t sequence[16]; | |
944 | uint8_t plant[4]; | |
945 | uint8_t res3[156]; | |
946 | }; | |
947 | ||
948 | /* Basic Machine CPU */ | |
949 | struct sysib_121 { | |
950 | uint32_t res1[80]; | |
951 | uint8_t sequence[16]; | |
952 | uint8_t plant[4]; | |
953 | uint8_t res2[2]; | |
954 | uint16_t cpu_addr; | |
955 | uint8_t res3[152]; | |
956 | }; | |
957 | ||
958 | /* Basic Machine CPUs */ | |
959 | struct sysib_122 { | |
960 | uint8_t res1[32]; | |
961 | uint32_t capability; | |
962 | uint16_t total_cpus; | |
963 | uint16_t active_cpus; | |
964 | uint16_t standby_cpus; | |
965 | uint16_t reserved_cpus; | |
966 | uint16_t adjustments[2026]; | |
967 | }; | |
968 | ||
969 | /* LPAR CPU */ | |
970 | struct sysib_221 { | |
971 | uint32_t res1[80]; | |
972 | uint8_t sequence[16]; | |
973 | uint8_t plant[4]; | |
974 | uint16_t cpu_id; | |
975 | uint16_t cpu_addr; | |
976 | uint8_t res3[152]; | |
977 | }; | |
978 | ||
979 | /* LPAR CPUs */ | |
980 | struct sysib_222 { | |
981 | uint32_t res1[32]; | |
982 | uint16_t lpar_num; | |
983 | uint8_t res2; | |
984 | uint8_t lcpuc; | |
985 | uint16_t total_cpus; | |
986 | uint16_t conf_cpus; | |
987 | uint16_t standby_cpus; | |
988 | uint16_t reserved_cpus; | |
989 | uint8_t name[8]; | |
990 | uint32_t caf; | |
991 | uint8_t res3[16]; | |
992 | uint16_t dedicated_cpus; | |
993 | uint16_t shared_cpus; | |
994 | uint8_t res4[180]; | |
995 | }; | |
996 | ||
997 | /* VM CPUs */ | |
998 | struct sysib_322 { | |
999 | uint8_t res1[31]; | |
1000 | uint8_t count; | |
1001 | struct { | |
1002 | uint8_t res2[4]; | |
1003 | uint16_t total_cpus; | |
1004 | uint16_t conf_cpus; | |
1005 | uint16_t standby_cpus; | |
1006 | uint16_t reserved_cpus; | |
1007 | uint8_t name[8]; | |
1008 | uint32_t caf; | |
1009 | uint8_t cpi[16]; | |
f07177a5 ET |
1010 | uint8_t res5[3]; |
1011 | uint8_t ext_name_encoding; | |
1012 | uint32_t res3; | |
1013 | uint8_t uuid[16]; | |
bcec36ea | 1014 | } vm[8]; |
f07177a5 ET |
1015 | uint8_t res4[1504]; |
1016 | uint8_t ext_names[8][256]; | |
bcec36ea AG |
1017 | }; |
1018 | ||
1019 | /* MMU defines */ | |
1020 | #define _ASCE_ORIGIN ~0xfffULL /* segment table origin */ | |
1021 | #define _ASCE_SUBSPACE 0x200 /* subspace group control */ | |
1022 | #define _ASCE_PRIVATE_SPACE 0x100 /* private space control */ | |
1023 | #define _ASCE_ALT_EVENT 0x80 /* storage alteration event control */ | |
1024 | #define _ASCE_SPACE_SWITCH 0x40 /* space switch event */ | |
1025 | #define _ASCE_REAL_SPACE 0x20 /* real space control */ | |
1026 | #define _ASCE_TYPE_MASK 0x0c /* asce table type mask */ | |
1027 | #define _ASCE_TYPE_REGION1 0x0c /* region first table type */ | |
1028 | #define _ASCE_TYPE_REGION2 0x08 /* region second table type */ | |
1029 | #define _ASCE_TYPE_REGION3 0x04 /* region third table type */ | |
1030 | #define _ASCE_TYPE_SEGMENT 0x00 /* segment table type */ | |
1031 | #define _ASCE_TABLE_LENGTH 0x03 /* region table length */ | |
1032 | ||
1033 | #define _REGION_ENTRY_ORIGIN ~0xfffULL /* region/segment table origin */ | |
43d49b01 | 1034 | #define _REGION_ENTRY_RO 0x200 /* region/segment protection bit */ |
5d180439 | 1035 | #define _REGION_ENTRY_TF 0xc0 /* region/segment table offset */ |
bcec36ea AG |
1036 | #define _REGION_ENTRY_INV 0x20 /* invalid region table entry */ |
1037 | #define _REGION_ENTRY_TYPE_MASK 0x0c /* region/segment table type mask */ | |
1038 | #define _REGION_ENTRY_TYPE_R1 0x0c /* region first table type */ | |
1039 | #define _REGION_ENTRY_TYPE_R2 0x08 /* region second table type */ | |
1040 | #define _REGION_ENTRY_TYPE_R3 0x04 /* region third table type */ | |
1041 | #define _REGION_ENTRY_LENGTH 0x03 /* region third length */ | |
1042 | ||
1043 | #define _SEGMENT_ENTRY_ORIGIN ~0x7ffULL /* segment table origin */ | |
c4400206 | 1044 | #define _SEGMENT_ENTRY_FC 0x400 /* format control */ |
bcec36ea AG |
1045 | #define _SEGMENT_ENTRY_RO 0x200 /* page protection bit */ |
1046 | #define _SEGMENT_ENTRY_INV 0x20 /* invalid segment table entry */ | |
1047 | ||
8a4719f5 AJ |
1048 | #define VADDR_PX 0xff000 /* page index bits */ |
1049 | ||
bcec36ea AG |
1050 | #define _PAGE_RO 0x200 /* HW read-only bit */ |
1051 | #define _PAGE_INVALID 0x400 /* HW invalid bit */ | |
b4ecbf80 | 1052 | #define _PAGE_RES0 0x800 /* bit must be zero */ |
bcec36ea | 1053 | |
b9959138 AG |
1054 | #define SK_C (0x1 << 1) |
1055 | #define SK_R (0x1 << 2) | |
1056 | #define SK_F (0x1 << 3) | |
1057 | #define SK_ACC_MASK (0xf << 4) | |
bcec36ea | 1058 | |
5172b780 | 1059 | /* SIGP order codes */ |
bcec36ea AG |
1060 | #define SIGP_SENSE 0x01 |
1061 | #define SIGP_EXTERNAL_CALL 0x02 | |
1062 | #define SIGP_EMERGENCY 0x03 | |
1063 | #define SIGP_START 0x04 | |
1064 | #define SIGP_STOP 0x05 | |
1065 | #define SIGP_RESTART 0x06 | |
1066 | #define SIGP_STOP_STORE_STATUS 0x09 | |
1067 | #define SIGP_INITIAL_CPU_RESET 0x0b | |
1068 | #define SIGP_CPU_RESET 0x0c | |
1069 | #define SIGP_SET_PREFIX 0x0d | |
1070 | #define SIGP_STORE_STATUS_ADDR 0x0e | |
1071 | #define SIGP_SET_ARCH 0x12 | |
abec5356 | 1072 | #define SIGP_STORE_ADTL_STATUS 0x17 |
bcec36ea | 1073 | |
5172b780 DH |
1074 | /* SIGP condition codes */ |
1075 | #define SIGP_CC_ORDER_CODE_ACCEPTED 0 | |
1076 | #define SIGP_CC_STATUS_STORED 1 | |
1077 | #define SIGP_CC_BUSY 2 | |
1078 | #define SIGP_CC_NOT_OPERATIONAL 3 | |
1079 | ||
1080 | /* SIGP status bits */ | |
bcec36ea AG |
1081 | #define SIGP_STAT_EQUIPMENT_CHECK 0x80000000UL |
1082 | #define SIGP_STAT_INCORRECT_STATE 0x00000200UL | |
1083 | #define SIGP_STAT_INVALID_PARAMETER 0x00000100UL | |
1084 | #define SIGP_STAT_EXT_CALL_PENDING 0x00000080UL | |
1085 | #define SIGP_STAT_STOPPED 0x00000040UL | |
1086 | #define SIGP_STAT_OPERATOR_INTERV 0x00000020UL | |
1087 | #define SIGP_STAT_CHECK_STOP 0x00000010UL | |
1088 | #define SIGP_STAT_INOPERATIVE 0x00000004UL | |
1089 | #define SIGP_STAT_INVALID_ORDER 0x00000002UL | |
1090 | #define SIGP_STAT_RECEIVER_CHECK 0x00000001UL | |
1091 | ||
18ff9494 DH |
1092 | /* SIGP SET ARCHITECTURE modes */ |
1093 | #define SIGP_MODE_ESA_S390 0 | |
1094 | #define SIGP_MODE_Z_ARCH_TRANS_ALL_PSW 1 | |
1095 | #define SIGP_MODE_Z_ARCH_TRANS_CUR_PSW 2 | |
1096 | ||
a7c1fadf AJ |
1097 | /* SIGP order code mask corresponding to bit positions 56-63 */ |
1098 | #define SIGP_ORDER_MASK 0x000000ff | |
1099 | ||
a4e3ad19 | 1100 | void load_psw(CPUS390XState *env, uint64_t mask, uint64_t addr); |
f79f1ca4 | 1101 | target_ulong mmu_real2abs(CPUS390XState *env, target_ulong raddr); |
a4e3ad19 | 1102 | int mmu_translate(CPUS390XState *env, target_ulong vaddr, int rw, uint64_t asc, |
e3e09d87 | 1103 | target_ulong *raddr, int *flags, bool exc); |
6e252802 | 1104 | int sclp_service_call(CPUS390XState *env, uint64_t sccb, uint32_t code); |
a4e3ad19 | 1105 | uint32_t calc_cc(CPUS390XState *env, uint32_t cc_op, uint64_t src, uint64_t dst, |
bcec36ea | 1106 | uint64_t vr); |
311918b9 | 1107 | void s390_cpu_recompute_watchpoints(CPUState *cs); |
bcec36ea | 1108 | |
6cb1e49d AY |
1109 | int s390_cpu_virt_mem_rw(S390CPU *cpu, vaddr laddr, uint8_t ar, void *hostbuf, |
1110 | int len, bool is_write); | |
c3edd628 | 1111 | |
6cb1e49d AY |
1112 | #define s390_cpu_virt_mem_read(cpu, laddr, ar, dest, len) \ |
1113 | s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, false) | |
1114 | #define s390_cpu_virt_mem_write(cpu, laddr, ar, dest, len) \ | |
1115 | s390_cpu_virt_mem_rw(cpu, laddr, ar, dest, len, true) | |
1116 | #define s390_cpu_virt_mem_check_write(cpu, laddr, ar, len) \ | |
1117 | s390_cpu_virt_mem_rw(cpu, laddr, ar, NULL, len, true) | |
c3edd628 | 1118 | |
bcec36ea AG |
1119 | /* The value of the TOD clock for 1.1.1970. */ |
1120 | #define TOD_UNIX_EPOCH 0x7d91048bca000000ULL | |
1121 | ||
1122 | /* Converts ns to s390's clock format */ | |
1123 | static inline uint64_t time2tod(uint64_t ns) { | |
1124 | return (ns << 9) / 125; | |
1125 | } | |
1126 | ||
9cb32c44 AJ |
1127 | /* Converts s390's clock format to ns */ |
1128 | static inline uint64_t tod2time(uint64_t t) { | |
1129 | return (t * 125) >> 9; | |
1130 | } | |
1131 | ||
b6fe0124 MR |
1132 | /* from s390-virtio-ccw */ |
1133 | #define MEM_SECTION_SIZE 0x10000000UL | |
1def6656 | 1134 | #define MAX_AVAIL_SLOTS 32 |
b6fe0124 | 1135 | |
e72ca652 | 1136 | /* fpu_helper.c */ |
e72ca652 BS |
1137 | uint32_t set_cc_nz_f32(float32 v); |
1138 | uint32_t set_cc_nz_f64(float64 v); | |
587626f8 | 1139 | uint32_t set_cc_nz_f128(float128 v); |
e72ca652 | 1140 | |
aea1e885 | 1141 | /* misc_helper.c */ |
268846ba | 1142 | #ifndef CONFIG_USER_ONLY |
8fc639af | 1143 | int handle_diag_288(CPUS390XState *env, uint64_t r1, uint64_t r3); |
268846ba ED |
1144 | void handle_diag_308(CPUS390XState *env, uint64_t r1, uint64_t r3); |
1145 | #endif | |
becf8217 DH |
1146 | /* automatically detect the instruction length */ |
1147 | #define ILEN_AUTO 0xff | |
d5a103cd | 1148 | void program_interrupt(CPUS390XState *env, uint32_t code, int ilen); |
b4e2bd35 RH |
1149 | void QEMU_NORETURN runtime_exception(CPUS390XState *env, int excp, |
1150 | uintptr_t retaddr); | |
a78b0504 | 1151 | |
09b99878 | 1152 | #ifdef CONFIG_KVM |
de13d216 | 1153 | void kvm_s390_io_interrupt(uint16_t subchannel_id, |
09b99878 CH |
1154 | uint16_t subchannel_nr, uint32_t io_int_parm, |
1155 | uint32_t io_int_word); | |
de13d216 | 1156 | void kvm_s390_crw_mchk(void); |
09b99878 | 1157 | void kvm_s390_enable_css_support(S390CPU *cpu); |
cc3ac9c4 CH |
1158 | int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, uint32_t sch, |
1159 | int vq, bool assign); | |
7f7f9752 | 1160 | int kvm_s390_cpu_restart(S390CPU *cpu); |
1def6656 | 1161 | int kvm_s390_get_memslot_count(KVMState *s); |
03f47ee4 | 1162 | int kvm_s390_cmma_active(void); |
1cd4e0f6 | 1163 | void kvm_s390_cmma_reset(void); |
c9e659c9 | 1164 | int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state); |
99607144 | 1165 | void kvm_s390_reset_vcpu(S390CPU *cpu); |
a310b283 | 1166 | int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit, uint64_t *hw_limit); |
3cda44f7 JF |
1167 | void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu); |
1168 | int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu); | |
9700230b | 1169 | int kvm_s390_get_ri(void); |
62deb62d | 1170 | int kvm_s390_get_gs(void); |
4ab72920 | 1171 | void kvm_s390_crypto_reset(void); |
09b99878 | 1172 | #else |
de13d216 | 1173 | static inline void kvm_s390_io_interrupt(uint16_t subchannel_id, |
df1fe5bb CH |
1174 | uint16_t subchannel_nr, |
1175 | uint32_t io_int_parm, | |
1176 | uint32_t io_int_word) | |
1177 | { | |
1178 | } | |
de13d216 | 1179 | static inline void kvm_s390_crw_mchk(void) |
df1fe5bb CH |
1180 | { |
1181 | } | |
09b99878 CH |
1182 | static inline void kvm_s390_enable_css_support(S390CPU *cpu) |
1183 | { | |
1184 | } | |
cc3ac9c4 CH |
1185 | static inline int kvm_s390_assign_subch_ioeventfd(EventNotifier *notifier, |
1186 | uint32_t sch, int vq, | |
b4436a0b CH |
1187 | bool assign) |
1188 | { | |
1189 | return -ENOSYS; | |
1190 | } | |
7f7f9752 ED |
1191 | static inline int kvm_s390_cpu_restart(S390CPU *cpu) |
1192 | { | |
1193 | return -ENOSYS; | |
1194 | } | |
1cd4e0f6 | 1195 | static inline void kvm_s390_cmma_reset(void) |
4cb88c3c DD |
1196 | { |
1197 | } | |
1def6656 MR |
1198 | static inline int kvm_s390_get_memslot_count(KVMState *s) |
1199 | { | |
1200 | return MAX_AVAIL_SLOTS; | |
1201 | } | |
c9e659c9 DH |
1202 | static inline int kvm_s390_set_cpu_state(S390CPU *cpu, uint8_t cpu_state) |
1203 | { | |
1204 | return -ENOSYS; | |
1205 | } | |
99607144 DH |
1206 | static inline void kvm_s390_reset_vcpu(S390CPU *cpu) |
1207 | { | |
1208 | } | |
a310b283 DD |
1209 | static inline int kvm_s390_set_mem_limit(KVMState *s, uint64_t new_limit, |
1210 | uint64_t *hw_limit) | |
1211 | { | |
1212 | return 0; | |
1213 | } | |
3cda44f7 JF |
1214 | static inline void kvm_s390_vcpu_interrupt_pre_save(S390CPU *cpu) |
1215 | { | |
1216 | } | |
1217 | static inline int kvm_s390_vcpu_interrupt_post_load(S390CPU *cpu) | |
1218 | { | |
1219 | return 0; | |
1220 | } | |
9700230b FZ |
1221 | static inline int kvm_s390_get_ri(void) |
1222 | { | |
1223 | return 0; | |
1224 | } | |
62deb62d FZ |
1225 | static inline int kvm_s390_get_gs(void) |
1226 | { | |
1227 | return 0; | |
1228 | } | |
4ab72920 DH |
1229 | static inline void kvm_s390_crypto_reset(void) |
1230 | { | |
1231 | } | |
09b99878 | 1232 | #endif |
df1fe5bb | 1233 | |
a310b283 DD |
1234 | static inline int s390_set_memory_limit(uint64_t new_limit, uint64_t *hw_limit) |
1235 | { | |
1236 | if (kvm_enabled()) { | |
1237 | return kvm_s390_set_mem_limit(kvm_state, new_limit, hw_limit); | |
1238 | } | |
1239 | return 0; | |
1240 | } | |
1241 | ||
1cd4e0f6 | 1242 | static inline void s390_cmma_reset(void) |
4cb88c3c DD |
1243 | { |
1244 | if (kvm_enabled()) { | |
1cd4e0f6 | 1245 | kvm_s390_cmma_reset(); |
4cb88c3c DD |
1246 | } |
1247 | } | |
1248 | ||
7f7f9752 ED |
1249 | static inline int s390_cpu_restart(S390CPU *cpu) |
1250 | { | |
1251 | if (kvm_enabled()) { | |
1252 | return kvm_s390_cpu_restart(cpu); | |
1253 | } | |
1254 | return -ENOSYS; | |
1255 | } | |
1256 | ||
1def6656 MR |
1257 | static inline int s390_get_memslot_count(KVMState *s) |
1258 | { | |
1259 | if (kvm_enabled()) { | |
1260 | return kvm_s390_get_memslot_count(s); | |
1261 | } else { | |
1262 | return MAX_AVAIL_SLOTS; | |
1263 | } | |
1264 | } | |
1265 | ||
de13d216 CH |
1266 | void s390_io_interrupt(uint16_t subchannel_id, uint16_t subchannel_nr, |
1267 | uint32_t io_int_parm, uint32_t io_int_word); | |
1268 | void s390_crw_mchk(void); | |
df1fe5bb | 1269 | |
cc3ac9c4 CH |
1270 | static inline int s390_assign_subch_ioeventfd(EventNotifier *notifier, |
1271 | uint32_t sch_id, int vq, | |
b4436a0b CH |
1272 | bool assign) |
1273 | { | |
cda3c19f QH |
1274 | if (kvm_enabled()) { |
1275 | return kvm_s390_assign_subch_ioeventfd(notifier, sch_id, vq, assign); | |
1276 | } else { | |
1277 | return 0; | |
1278 | } | |
b4436a0b CH |
1279 | } |
1280 | ||
4ab72920 DH |
1281 | static inline void s390_crypto_reset(void) |
1282 | { | |
1283 | if (kvm_enabled()) { | |
1284 | kvm_s390_crypto_reset(); | |
1285 | } | |
1286 | } | |
1287 | ||
274250c3 XFR |
1288 | static inline bool s390_get_squash_mcss(void) |
1289 | { | |
1290 | if (object_property_get_bool(OBJECT(qdev_get_machine()), "s390-squash-mcss", | |
1291 | NULL)) { | |
1292 | return true; | |
1293 | } | |
1294 | ||
1295 | return false; | |
1296 | } | |
1297 | ||
b080364a CH |
1298 | /* machine check interruption code */ |
1299 | ||
1300 | /* subclasses */ | |
1301 | #define MCIC_SC_SD 0x8000000000000000ULL | |
1302 | #define MCIC_SC_PD 0x4000000000000000ULL | |
1303 | #define MCIC_SC_SR 0x2000000000000000ULL | |
1304 | #define MCIC_SC_CD 0x0800000000000000ULL | |
1305 | #define MCIC_SC_ED 0x0400000000000000ULL | |
1306 | #define MCIC_SC_DG 0x0100000000000000ULL | |
1307 | #define MCIC_SC_W 0x0080000000000000ULL | |
1308 | #define MCIC_SC_CP 0x0040000000000000ULL | |
1309 | #define MCIC_SC_SP 0x0020000000000000ULL | |
1310 | #define MCIC_SC_CK 0x0010000000000000ULL | |
1311 | ||
1312 | /* subclass modifiers */ | |
1313 | #define MCIC_SCM_B 0x0002000000000000ULL | |
1314 | #define MCIC_SCM_DA 0x0000000020000000ULL | |
1315 | #define MCIC_SCM_AP 0x0000000000080000ULL | |
1316 | ||
1317 | /* storage errors */ | |
1318 | #define MCIC_SE_SE 0x0000800000000000ULL | |
1319 | #define MCIC_SE_SC 0x0000400000000000ULL | |
1320 | #define MCIC_SE_KE 0x0000200000000000ULL | |
1321 | #define MCIC_SE_DS 0x0000100000000000ULL | |
1322 | #define MCIC_SE_IE 0x0000000080000000ULL | |
1323 | ||
1324 | /* validity bits */ | |
1325 | #define MCIC_VB_WP 0x0000080000000000ULL | |
1326 | #define MCIC_VB_MS 0x0000040000000000ULL | |
1327 | #define MCIC_VB_PM 0x0000020000000000ULL | |
1328 | #define MCIC_VB_IA 0x0000010000000000ULL | |
1329 | #define MCIC_VB_FA 0x0000008000000000ULL | |
1330 | #define MCIC_VB_VR 0x0000004000000000ULL | |
1331 | #define MCIC_VB_EC 0x0000002000000000ULL | |
1332 | #define MCIC_VB_FP 0x0000001000000000ULL | |
1333 | #define MCIC_VB_GR 0x0000000800000000ULL | |
1334 | #define MCIC_VB_CR 0x0000000400000000ULL | |
1335 | #define MCIC_VB_ST 0x0000000100000000ULL | |
1336 | #define MCIC_VB_AR 0x0000000040000000ULL | |
62deb62d | 1337 | #define MCIC_VB_GS 0x0000000008000000ULL |
b080364a CH |
1338 | #define MCIC_VB_PR 0x0000000000200000ULL |
1339 | #define MCIC_VB_FC 0x0000000000100000ULL | |
1340 | #define MCIC_VB_CT 0x0000000000020000ULL | |
1341 | #define MCIC_VB_CC 0x0000000000010000ULL | |
1342 | ||
10ec5117 | 1343 | #endif |