]>
Commit | Line | Data |
---|---|---|
79aceca5 | 1 | /* |
3fc6c082 | 2 | * PowerPC emulation helpers for qemu. |
5fafdf24 | 3 | * |
76a66253 | 4 | * Copyright (c) 2003-2007 Jocelyn Mayer |
79aceca5 FB |
5 | * |
6 | * This library is free software; you can redistribute it and/or | |
7 | * modify it under the terms of the GNU Lesser General Public | |
8 | * License as published by the Free Software Foundation; either | |
9 | * version 2 of the License, or (at your option) any later version. | |
10 | * | |
11 | * This library is distributed in the hope that it will be useful, | |
12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
14 | * Lesser General Public License for more details. | |
15 | * | |
16 | * You should have received a copy of the GNU Lesser General Public | |
17 | * License along with this library; if not, write to the Free Software | |
fad6cb1a | 18 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston MA 02110-1301 USA |
79aceca5 | 19 | */ |
fdabc366 FB |
20 | #include <stdarg.h> |
21 | #include <stdlib.h> | |
22 | #include <stdio.h> | |
23 | #include <string.h> | |
24 | #include <inttypes.h> | |
25 | #include <signal.h> | |
26 | #include <assert.h> | |
27 | ||
28 | #include "cpu.h" | |
29 | #include "exec-all.h" | |
0411a972 | 30 | #include "helper_regs.h" |
ca10f867 | 31 | #include "qemu-common.h" |
d76d1650 | 32 | #include "kvm.h" |
9a64fbe4 FB |
33 | |
34 | //#define DEBUG_MMU | |
35 | //#define DEBUG_BATS | |
6b542af7 | 36 | //#define DEBUG_SLB |
76a66253 | 37 | //#define DEBUG_SOFTWARE_TLB |
0411a972 | 38 | //#define DUMP_PAGE_TABLES |
9a64fbe4 | 39 | //#define DEBUG_EXCEPTIONS |
fdabc366 | 40 | //#define FLUSH_ALL_TLBS |
9a64fbe4 | 41 | |
64adab3f | 42 | /*****************************************************************************/ |
3fc6c082 | 43 | /* PowerPC MMU emulation */ |
a541f297 | 44 | |
d9bce9d9 | 45 | #if defined(CONFIG_USER_ONLY) |
e96efcfc | 46 | int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw, |
6ebbf390 | 47 | int mmu_idx, int is_softmmu) |
24741ef3 FB |
48 | { |
49 | int exception, error_code; | |
d9bce9d9 | 50 | |
24741ef3 | 51 | if (rw == 2) { |
e1833e1f | 52 | exception = POWERPC_EXCP_ISI; |
8f793433 | 53 | error_code = 0x40000000; |
24741ef3 | 54 | } else { |
e1833e1f | 55 | exception = POWERPC_EXCP_DSI; |
8f793433 | 56 | error_code = 0x40000000; |
24741ef3 FB |
57 | if (rw) |
58 | error_code |= 0x02000000; | |
59 | env->spr[SPR_DAR] = address; | |
60 | env->spr[SPR_DSISR] = error_code; | |
61 | } | |
62 | env->exception_index = exception; | |
63 | env->error_code = error_code; | |
76a66253 | 64 | |
24741ef3 FB |
65 | return 1; |
66 | } | |
76a66253 | 67 | |
9b3c35e0 | 68 | target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr) |
24741ef3 FB |
69 | { |
70 | return addr; | |
71 | } | |
36081602 | 72 | |
24741ef3 | 73 | #else |
76a66253 | 74 | /* Common routines used by software and hardware TLBs emulation */ |
b068d6a7 | 75 | static always_inline int pte_is_valid (target_ulong pte0) |
76a66253 JM |
76 | { |
77 | return pte0 & 0x80000000 ? 1 : 0; | |
78 | } | |
79 | ||
b068d6a7 | 80 | static always_inline void pte_invalidate (target_ulong *pte0) |
76a66253 JM |
81 | { |
82 | *pte0 &= ~0x80000000; | |
83 | } | |
84 | ||
caa4039c | 85 | #if defined(TARGET_PPC64) |
b068d6a7 | 86 | static always_inline int pte64_is_valid (target_ulong pte0) |
caa4039c JM |
87 | { |
88 | return pte0 & 0x0000000000000001ULL ? 1 : 0; | |
89 | } | |
90 | ||
b068d6a7 | 91 | static always_inline void pte64_invalidate (target_ulong *pte0) |
caa4039c JM |
92 | { |
93 | *pte0 &= ~0x0000000000000001ULL; | |
94 | } | |
95 | #endif | |
96 | ||
76a66253 JM |
97 | #define PTE_PTEM_MASK 0x7FFFFFBF |
98 | #define PTE_CHECK_MASK (TARGET_PAGE_MASK | 0x7B) | |
caa4039c JM |
99 | #if defined(TARGET_PPC64) |
100 | #define PTE64_PTEM_MASK 0xFFFFFFFFFFFFFF80ULL | |
101 | #define PTE64_CHECK_MASK (TARGET_PAGE_MASK | 0x7F) | |
102 | #endif | |
76a66253 | 103 | |
b227a8e9 JM |
104 | static always_inline int pp_check (int key, int pp, int nx) |
105 | { | |
106 | int access; | |
107 | ||
108 | /* Compute access rights */ | |
109 | /* When pp is 3/7, the result is undefined. Set it to noaccess */ | |
110 | access = 0; | |
111 | if (key == 0) { | |
112 | switch (pp) { | |
113 | case 0x0: | |
114 | case 0x1: | |
115 | case 0x2: | |
116 | access |= PAGE_WRITE; | |
117 | /* No break here */ | |
118 | case 0x3: | |
119 | case 0x6: | |
120 | access |= PAGE_READ; | |
121 | break; | |
122 | } | |
123 | } else { | |
124 | switch (pp) { | |
125 | case 0x0: | |
126 | case 0x6: | |
127 | access = 0; | |
128 | break; | |
129 | case 0x1: | |
130 | case 0x3: | |
131 | access = PAGE_READ; | |
132 | break; | |
133 | case 0x2: | |
134 | access = PAGE_READ | PAGE_WRITE; | |
135 | break; | |
136 | } | |
137 | } | |
138 | if (nx == 0) | |
139 | access |= PAGE_EXEC; | |
140 | ||
141 | return access; | |
142 | } | |
143 | ||
144 | static always_inline int check_prot (int prot, int rw, int access_type) | |
145 | { | |
146 | int ret; | |
147 | ||
148 | if (access_type == ACCESS_CODE) { | |
149 | if (prot & PAGE_EXEC) | |
150 | ret = 0; | |
151 | else | |
152 | ret = -2; | |
153 | } else if (rw) { | |
154 | if (prot & PAGE_WRITE) | |
155 | ret = 0; | |
156 | else | |
157 | ret = -2; | |
158 | } else { | |
159 | if (prot & PAGE_READ) | |
160 | ret = 0; | |
161 | else | |
162 | ret = -2; | |
163 | } | |
164 | ||
165 | return ret; | |
166 | } | |
167 | ||
b068d6a7 JM |
168 | static always_inline int _pte_check (mmu_ctx_t *ctx, int is_64b, |
169 | target_ulong pte0, target_ulong pte1, | |
b227a8e9 | 170 | int h, int rw, int type) |
76a66253 | 171 | { |
caa4039c | 172 | target_ulong ptem, mmask; |
b227a8e9 | 173 | int access, ret, pteh, ptev, pp; |
76a66253 JM |
174 | |
175 | access = 0; | |
176 | ret = -1; | |
177 | /* Check validity and table match */ | |
caa4039c JM |
178 | #if defined(TARGET_PPC64) |
179 | if (is_64b) { | |
180 | ptev = pte64_is_valid(pte0); | |
181 | pteh = (pte0 >> 1) & 1; | |
182 | } else | |
183 | #endif | |
184 | { | |
185 | ptev = pte_is_valid(pte0); | |
186 | pteh = (pte0 >> 6) & 1; | |
187 | } | |
188 | if (ptev && h == pteh) { | |
76a66253 | 189 | /* Check vsid & api */ |
caa4039c JM |
190 | #if defined(TARGET_PPC64) |
191 | if (is_64b) { | |
192 | ptem = pte0 & PTE64_PTEM_MASK; | |
193 | mmask = PTE64_CHECK_MASK; | |
b227a8e9 JM |
194 | pp = (pte1 & 0x00000003) | ((pte1 >> 61) & 0x00000004); |
195 | ctx->nx |= (pte1 >> 2) & 1; /* No execute bit */ | |
196 | ctx->nx |= (pte1 >> 3) & 1; /* Guarded bit */ | |
caa4039c JM |
197 | } else |
198 | #endif | |
199 | { | |
200 | ptem = pte0 & PTE_PTEM_MASK; | |
201 | mmask = PTE_CHECK_MASK; | |
b227a8e9 | 202 | pp = pte1 & 0x00000003; |
caa4039c JM |
203 | } |
204 | if (ptem == ctx->ptem) { | |
6f2d8978 | 205 | if (ctx->raddr != (target_phys_addr_t)-1ULL) { |
76a66253 | 206 | /* all matches should have equal RPN, WIMG & PP */ |
caa4039c JM |
207 | if ((ctx->raddr & mmask) != (pte1 & mmask)) { |
208 | if (loglevel != 0) | |
76a66253 JM |
209 | fprintf(logfile, "Bad RPN/WIMG/PP\n"); |
210 | return -3; | |
211 | } | |
212 | } | |
213 | /* Compute access rights */ | |
b227a8e9 | 214 | access = pp_check(ctx->key, pp, ctx->nx); |
76a66253 JM |
215 | /* Keep the matching PTE informations */ |
216 | ctx->raddr = pte1; | |
217 | ctx->prot = access; | |
b227a8e9 JM |
218 | ret = check_prot(ctx->prot, rw, type); |
219 | if (ret == 0) { | |
76a66253 JM |
220 | /* Access granted */ |
221 | #if defined (DEBUG_MMU) | |
4a057712 | 222 | if (loglevel != 0) |
76a66253 JM |
223 | fprintf(logfile, "PTE access granted !\n"); |
224 | #endif | |
76a66253 JM |
225 | } else { |
226 | /* Access right violation */ | |
227 | #if defined (DEBUG_MMU) | |
4a057712 | 228 | if (loglevel != 0) |
76a66253 JM |
229 | fprintf(logfile, "PTE access rejected\n"); |
230 | #endif | |
76a66253 JM |
231 | } |
232 | } | |
233 | } | |
234 | ||
235 | return ret; | |
236 | } | |
237 | ||
a11b8151 JM |
238 | static always_inline int pte32_check (mmu_ctx_t *ctx, |
239 | target_ulong pte0, target_ulong pte1, | |
240 | int h, int rw, int type) | |
caa4039c | 241 | { |
b227a8e9 | 242 | return _pte_check(ctx, 0, pte0, pte1, h, rw, type); |
caa4039c JM |
243 | } |
244 | ||
245 | #if defined(TARGET_PPC64) | |
a11b8151 JM |
246 | static always_inline int pte64_check (mmu_ctx_t *ctx, |
247 | target_ulong pte0, target_ulong pte1, | |
248 | int h, int rw, int type) | |
caa4039c | 249 | { |
b227a8e9 | 250 | return _pte_check(ctx, 1, pte0, pte1, h, rw, type); |
caa4039c JM |
251 | } |
252 | #endif | |
253 | ||
a11b8151 JM |
254 | static always_inline int pte_update_flags (mmu_ctx_t *ctx, target_ulong *pte1p, |
255 | int ret, int rw) | |
76a66253 JM |
256 | { |
257 | int store = 0; | |
258 | ||
259 | /* Update page flags */ | |
260 | if (!(*pte1p & 0x00000100)) { | |
261 | /* Update accessed flag */ | |
262 | *pte1p |= 0x00000100; | |
263 | store = 1; | |
264 | } | |
265 | if (!(*pte1p & 0x00000080)) { | |
266 | if (rw == 1 && ret == 0) { | |
267 | /* Update changed flag */ | |
268 | *pte1p |= 0x00000080; | |
269 | store = 1; | |
270 | } else { | |
271 | /* Force page fault for first write access */ | |
272 | ctx->prot &= ~PAGE_WRITE; | |
273 | } | |
274 | } | |
275 | ||
276 | return store; | |
277 | } | |
278 | ||
279 | /* Software driven TLB helpers */ | |
a11b8151 JM |
280 | static always_inline int ppc6xx_tlb_getnum (CPUState *env, target_ulong eaddr, |
281 | int way, int is_code) | |
76a66253 JM |
282 | { |
283 | int nr; | |
284 | ||
285 | /* Select TLB num in a way from address */ | |
286 | nr = (eaddr >> TARGET_PAGE_BITS) & (env->tlb_per_way - 1); | |
287 | /* Select TLB way */ | |
288 | nr += env->tlb_per_way * way; | |
289 | /* 6xx have separate TLBs for instructions and data */ | |
290 | if (is_code && env->id_tlbs == 1) | |
291 | nr += env->nb_tlb; | |
292 | ||
293 | return nr; | |
294 | } | |
295 | ||
a11b8151 | 296 | static always_inline void ppc6xx_tlb_invalidate_all (CPUState *env) |
76a66253 | 297 | { |
1d0a48fb | 298 | ppc6xx_tlb_t *tlb; |
76a66253 JM |
299 | int nr, max; |
300 | ||
301 | #if defined (DEBUG_SOFTWARE_TLB) && 0 | |
302 | if (loglevel != 0) { | |
303 | fprintf(logfile, "Invalidate all TLBs\n"); | |
304 | } | |
305 | #endif | |
306 | /* Invalidate all defined software TLB */ | |
307 | max = env->nb_tlb; | |
308 | if (env->id_tlbs == 1) | |
309 | max *= 2; | |
310 | for (nr = 0; nr < max; nr++) { | |
1d0a48fb | 311 | tlb = &env->tlb[nr].tlb6; |
76a66253 JM |
312 | pte_invalidate(&tlb->pte0); |
313 | } | |
76a66253 | 314 | tlb_flush(env, 1); |
76a66253 JM |
315 | } |
316 | ||
b068d6a7 JM |
317 | static always_inline void __ppc6xx_tlb_invalidate_virt (CPUState *env, |
318 | target_ulong eaddr, | |
319 | int is_code, | |
320 | int match_epn) | |
76a66253 | 321 | { |
4a057712 | 322 | #if !defined(FLUSH_ALL_TLBS) |
1d0a48fb | 323 | ppc6xx_tlb_t *tlb; |
76a66253 JM |
324 | int way, nr; |
325 | ||
76a66253 JM |
326 | /* Invalidate ITLB + DTLB, all ways */ |
327 | for (way = 0; way < env->nb_ways; way++) { | |
328 | nr = ppc6xx_tlb_getnum(env, eaddr, way, is_code); | |
1d0a48fb | 329 | tlb = &env->tlb[nr].tlb6; |
76a66253 JM |
330 | if (pte_is_valid(tlb->pte0) && (match_epn == 0 || eaddr == tlb->EPN)) { |
331 | #if defined (DEBUG_SOFTWARE_TLB) | |
332 | if (loglevel != 0) { | |
1b9eb036 | 333 | fprintf(logfile, "TLB invalidate %d/%d " ADDRX "\n", |
76a66253 JM |
334 | nr, env->nb_tlb, eaddr); |
335 | } | |
336 | #endif | |
337 | pte_invalidate(&tlb->pte0); | |
338 | tlb_flush_page(env, tlb->EPN); | |
339 | } | |
340 | } | |
341 | #else | |
342 | /* XXX: PowerPC specification say this is valid as well */ | |
343 | ppc6xx_tlb_invalidate_all(env); | |
344 | #endif | |
345 | } | |
346 | ||
a11b8151 JM |
347 | static always_inline void ppc6xx_tlb_invalidate_virt (CPUState *env, |
348 | target_ulong eaddr, | |
349 | int is_code) | |
76a66253 JM |
350 | { |
351 | __ppc6xx_tlb_invalidate_virt(env, eaddr, is_code, 0); | |
352 | } | |
353 | ||
354 | void ppc6xx_tlb_store (CPUState *env, target_ulong EPN, int way, int is_code, | |
355 | target_ulong pte0, target_ulong pte1) | |
356 | { | |
1d0a48fb | 357 | ppc6xx_tlb_t *tlb; |
76a66253 JM |
358 | int nr; |
359 | ||
360 | nr = ppc6xx_tlb_getnum(env, EPN, way, is_code); | |
1d0a48fb | 361 | tlb = &env->tlb[nr].tlb6; |
76a66253 JM |
362 | #if defined (DEBUG_SOFTWARE_TLB) |
363 | if (loglevel != 0) { | |
5fafdf24 | 364 | fprintf(logfile, "Set TLB %d/%d EPN " ADDRX " PTE0 " ADDRX |
1b9eb036 | 365 | " PTE1 " ADDRX "\n", nr, env->nb_tlb, EPN, pte0, pte1); |
76a66253 JM |
366 | } |
367 | #endif | |
368 | /* Invalidate any pending reference in Qemu for this virtual address */ | |
369 | __ppc6xx_tlb_invalidate_virt(env, EPN, is_code, 1); | |
370 | tlb->pte0 = pte0; | |
371 | tlb->pte1 = pte1; | |
372 | tlb->EPN = EPN; | |
76a66253 JM |
373 | /* Store last way for LRU mechanism */ |
374 | env->last_way = way; | |
375 | } | |
376 | ||
a11b8151 JM |
377 | static always_inline int ppc6xx_tlb_check (CPUState *env, mmu_ctx_t *ctx, |
378 | target_ulong eaddr, int rw, | |
379 | int access_type) | |
76a66253 | 380 | { |
1d0a48fb | 381 | ppc6xx_tlb_t *tlb; |
76a66253 JM |
382 | int nr, best, way; |
383 | int ret; | |
d9bce9d9 | 384 | |
76a66253 JM |
385 | best = -1; |
386 | ret = -1; /* No TLB found */ | |
387 | for (way = 0; way < env->nb_ways; way++) { | |
388 | nr = ppc6xx_tlb_getnum(env, eaddr, way, | |
389 | access_type == ACCESS_CODE ? 1 : 0); | |
1d0a48fb | 390 | tlb = &env->tlb[nr].tlb6; |
76a66253 JM |
391 | /* This test "emulates" the PTE index match for hardware TLBs */ |
392 | if ((eaddr & TARGET_PAGE_MASK) != tlb->EPN) { | |
393 | #if defined (DEBUG_SOFTWARE_TLB) | |
394 | if (loglevel != 0) { | |
1b9eb036 JM |
395 | fprintf(logfile, "TLB %d/%d %s [" ADDRX " " ADDRX |
396 | "] <> " ADDRX "\n", | |
76a66253 JM |
397 | nr, env->nb_tlb, |
398 | pte_is_valid(tlb->pte0) ? "valid" : "inval", | |
399 | tlb->EPN, tlb->EPN + TARGET_PAGE_SIZE, eaddr); | |
400 | } | |
401 | #endif | |
402 | continue; | |
403 | } | |
404 | #if defined (DEBUG_SOFTWARE_TLB) | |
405 | if (loglevel != 0) { | |
1b9eb036 JM |
406 | fprintf(logfile, "TLB %d/%d %s " ADDRX " <> " ADDRX " " ADDRX |
407 | " %c %c\n", | |
76a66253 JM |
408 | nr, env->nb_tlb, |
409 | pte_is_valid(tlb->pte0) ? "valid" : "inval", | |
410 | tlb->EPN, eaddr, tlb->pte1, | |
411 | rw ? 'S' : 'L', access_type == ACCESS_CODE ? 'I' : 'D'); | |
412 | } | |
413 | #endif | |
b227a8e9 | 414 | switch (pte32_check(ctx, tlb->pte0, tlb->pte1, 0, rw, access_type)) { |
76a66253 JM |
415 | case -3: |
416 | /* TLB inconsistency */ | |
417 | return -1; | |
418 | case -2: | |
419 | /* Access violation */ | |
420 | ret = -2; | |
421 | best = nr; | |
422 | break; | |
423 | case -1: | |
424 | default: | |
425 | /* No match */ | |
426 | break; | |
427 | case 0: | |
428 | /* access granted */ | |
429 | /* XXX: we should go on looping to check all TLBs consistency | |
430 | * but we can speed-up the whole thing as the | |
431 | * result would be undefined if TLBs are not consistent. | |
432 | */ | |
433 | ret = 0; | |
434 | best = nr; | |
435 | goto done; | |
436 | } | |
437 | } | |
438 | if (best != -1) { | |
439 | done: | |
440 | #if defined (DEBUG_SOFTWARE_TLB) | |
4a057712 | 441 | if (loglevel != 0) { |
6b542af7 | 442 | fprintf(logfile, "found TLB at addr " PADDRX " prot=%01x ret=%d\n", |
76a66253 JM |
443 | ctx->raddr & TARGET_PAGE_MASK, ctx->prot, ret); |
444 | } | |
445 | #endif | |
446 | /* Update page flags */ | |
1d0a48fb | 447 | pte_update_flags(ctx, &env->tlb[best].tlb6.pte1, ret, rw); |
76a66253 JM |
448 | } |
449 | ||
450 | return ret; | |
451 | } | |
452 | ||
9a64fbe4 | 453 | /* Perform BAT hit & translation */ |
faadf50e JM |
454 | static always_inline void bat_size_prot (CPUState *env, target_ulong *blp, |
455 | int *validp, int *protp, | |
456 | target_ulong *BATu, target_ulong *BATl) | |
457 | { | |
458 | target_ulong bl; | |
459 | int pp, valid, prot; | |
460 | ||
461 | bl = (*BATu & 0x00001FFC) << 15; | |
462 | valid = 0; | |
463 | prot = 0; | |
464 | if (((msr_pr == 0) && (*BATu & 0x00000002)) || | |
465 | ((msr_pr != 0) && (*BATu & 0x00000001))) { | |
466 | valid = 1; | |
467 | pp = *BATl & 0x00000003; | |
468 | if (pp != 0) { | |
469 | prot = PAGE_READ | PAGE_EXEC; | |
470 | if (pp == 0x2) | |
471 | prot |= PAGE_WRITE; | |
472 | } | |
473 | } | |
474 | *blp = bl; | |
475 | *validp = valid; | |
476 | *protp = prot; | |
477 | } | |
478 | ||
479 | static always_inline void bat_601_size_prot (CPUState *env,target_ulong *blp, | |
480 | int *validp, int *protp, | |
481 | target_ulong *BATu, | |
482 | target_ulong *BATl) | |
483 | { | |
484 | target_ulong bl; | |
485 | int key, pp, valid, prot; | |
486 | ||
487 | bl = (*BATl & 0x0000003F) << 17; | |
056401ea | 488 | #if defined (DEBUG_BATS) |
faadf50e | 489 | if (loglevel != 0) { |
6b542af7 JM |
490 | fprintf(logfile, "b %02x ==> bl " ADDRX " msk " ADDRX "\n", |
491 | (uint8_t)(*BATl & 0x0000003F), bl, ~bl); | |
faadf50e | 492 | } |
056401ea | 493 | #endif |
faadf50e JM |
494 | prot = 0; |
495 | valid = (*BATl >> 6) & 1; | |
496 | if (valid) { | |
497 | pp = *BATu & 0x00000003; | |
498 | if (msr_pr == 0) | |
499 | key = (*BATu >> 3) & 1; | |
500 | else | |
501 | key = (*BATu >> 2) & 1; | |
502 | prot = pp_check(key, pp, 0); | |
503 | } | |
504 | *blp = bl; | |
505 | *validp = valid; | |
506 | *protp = prot; | |
507 | } | |
508 | ||
a11b8151 JM |
509 | static always_inline int get_bat (CPUState *env, mmu_ctx_t *ctx, |
510 | target_ulong virtual, int rw, int type) | |
9a64fbe4 | 511 | { |
76a66253 JM |
512 | target_ulong *BATlt, *BATut, *BATu, *BATl; |
513 | target_ulong base, BEPIl, BEPIu, bl; | |
faadf50e | 514 | int i, valid, prot; |
9a64fbe4 FB |
515 | int ret = -1; |
516 | ||
517 | #if defined (DEBUG_BATS) | |
4a057712 | 518 | if (loglevel != 0) { |
6b542af7 | 519 | fprintf(logfile, "%s: %cBAT v " ADDRX "\n", __func__, |
76a66253 | 520 | type == ACCESS_CODE ? 'I' : 'D', virtual); |
9a64fbe4 | 521 | } |
9a64fbe4 FB |
522 | #endif |
523 | switch (type) { | |
524 | case ACCESS_CODE: | |
525 | BATlt = env->IBAT[1]; | |
526 | BATut = env->IBAT[0]; | |
527 | break; | |
528 | default: | |
529 | BATlt = env->DBAT[1]; | |
530 | BATut = env->DBAT[0]; | |
531 | break; | |
532 | } | |
9a64fbe4 | 533 | base = virtual & 0xFFFC0000; |
faadf50e | 534 | for (i = 0; i < env->nb_BATs; i++) { |
9a64fbe4 FB |
535 | BATu = &BATut[i]; |
536 | BATl = &BATlt[i]; | |
537 | BEPIu = *BATu & 0xF0000000; | |
538 | BEPIl = *BATu & 0x0FFE0000; | |
faadf50e JM |
539 | if (unlikely(env->mmu_model == POWERPC_MMU_601)) { |
540 | bat_601_size_prot(env, &bl, &valid, &prot, BATu, BATl); | |
541 | } else { | |
542 | bat_size_prot(env, &bl, &valid, &prot, BATu, BATl); | |
543 | } | |
9a64fbe4 | 544 | #if defined (DEBUG_BATS) |
4a057712 | 545 | if (loglevel != 0) { |
6b542af7 JM |
546 | fprintf(logfile, "%s: %cBAT%d v " ADDRX " BATu " ADDRX |
547 | " BATl " ADDRX "\n", __func__, | |
548 | type == ACCESS_CODE ? 'I' : 'D', i, virtual, *BATu, *BATl); | |
9a64fbe4 FB |
549 | } |
550 | #endif | |
551 | if ((virtual & 0xF0000000) == BEPIu && | |
552 | ((virtual & 0x0FFE0000) & ~bl) == BEPIl) { | |
553 | /* BAT matches */ | |
faadf50e | 554 | if (valid != 0) { |
9a64fbe4 | 555 | /* Get physical address */ |
76a66253 | 556 | ctx->raddr = (*BATl & 0xF0000000) | |
9a64fbe4 | 557 | ((virtual & 0x0FFE0000 & bl) | (*BATl & 0x0FFE0000)) | |
a541f297 | 558 | (virtual & 0x0001F000); |
b227a8e9 | 559 | /* Compute access rights */ |
faadf50e | 560 | ctx->prot = prot; |
b227a8e9 | 561 | ret = check_prot(ctx->prot, rw, type); |
9a64fbe4 | 562 | #if defined (DEBUG_BATS) |
b227a8e9 | 563 | if (ret == 0 && loglevel != 0) { |
6b542af7 | 564 | fprintf(logfile, "BAT %d match: r " PADDRX " prot=%c%c\n", |
76a66253 JM |
565 | i, ctx->raddr, ctx->prot & PAGE_READ ? 'R' : '-', |
566 | ctx->prot & PAGE_WRITE ? 'W' : '-'); | |
9a64fbe4 FB |
567 | } |
568 | #endif | |
9a64fbe4 FB |
569 | break; |
570 | } | |
571 | } | |
572 | } | |
573 | if (ret < 0) { | |
574 | #if defined (DEBUG_BATS) | |
4a057712 | 575 | if (loglevel != 0) { |
6b542af7 | 576 | fprintf(logfile, "no BAT match for " ADDRX ":\n", virtual); |
4a057712 JM |
577 | for (i = 0; i < 4; i++) { |
578 | BATu = &BATut[i]; | |
579 | BATl = &BATlt[i]; | |
580 | BEPIu = *BATu & 0xF0000000; | |
581 | BEPIl = *BATu & 0x0FFE0000; | |
582 | bl = (*BATu & 0x00001FFC) << 15; | |
6b542af7 JM |
583 | fprintf(logfile, "%s: %cBAT%d v " ADDRX " BATu " ADDRX |
584 | " BATl " ADDRX " \n\t" ADDRX " " ADDRX " " ADDRX "\n", | |
4a057712 JM |
585 | __func__, type == ACCESS_CODE ? 'I' : 'D', i, virtual, |
586 | *BATu, *BATl, BEPIu, BEPIl, bl); | |
587 | } | |
9a64fbe4 FB |
588 | } |
589 | #endif | |
9a64fbe4 | 590 | } |
b227a8e9 | 591 | |
9a64fbe4 FB |
592 | /* No hit */ |
593 | return ret; | |
594 | } | |
595 | ||
596 | /* PTE table lookup */ | |
b227a8e9 JM |
597 | static always_inline int _find_pte (mmu_ctx_t *ctx, int is_64b, int h, |
598 | int rw, int type) | |
9a64fbe4 | 599 | { |
76a66253 JM |
600 | target_ulong base, pte0, pte1; |
601 | int i, good = -1; | |
caa4039c | 602 | int ret, r; |
9a64fbe4 | 603 | |
76a66253 JM |
604 | ret = -1; /* No entry found */ |
605 | base = ctx->pg_addr[h]; | |
9a64fbe4 | 606 | for (i = 0; i < 8; i++) { |
caa4039c JM |
607 | #if defined(TARGET_PPC64) |
608 | if (is_64b) { | |
609 | pte0 = ldq_phys(base + (i * 16)); | |
610 | pte1 = ldq_phys(base + (i * 16) + 8); | |
b227a8e9 | 611 | r = pte64_check(ctx, pte0, pte1, h, rw, type); |
12de9a39 JM |
612 | #if defined (DEBUG_MMU) |
613 | if (loglevel != 0) { | |
6b542af7 JM |
614 | fprintf(logfile, "Load pte from " ADDRX " => " ADDRX " " ADDRX |
615 | " %d %d %d " ADDRX "\n", | |
12de9a39 JM |
616 | base + (i * 16), pte0, pte1, |
617 | (int)(pte0 & 1), h, (int)((pte0 >> 1) & 1), | |
618 | ctx->ptem); | |
619 | } | |
620 | #endif | |
caa4039c JM |
621 | } else |
622 | #endif | |
623 | { | |
624 | pte0 = ldl_phys(base + (i * 8)); | |
625 | pte1 = ldl_phys(base + (i * 8) + 4); | |
b227a8e9 | 626 | r = pte32_check(ctx, pte0, pte1, h, rw, type); |
9a64fbe4 | 627 | #if defined (DEBUG_MMU) |
12de9a39 | 628 | if (loglevel != 0) { |
6b542af7 JM |
629 | fprintf(logfile, "Load pte from " ADDRX " => " ADDRX " " ADDRX |
630 | " %d %d %d " ADDRX "\n", | |
12de9a39 JM |
631 | base + (i * 8), pte0, pte1, |
632 | (int)(pte0 >> 31), h, (int)((pte0 >> 6) & 1), | |
633 | ctx->ptem); | |
634 | } | |
9a64fbe4 | 635 | #endif |
12de9a39 | 636 | } |
caa4039c | 637 | switch (r) { |
76a66253 JM |
638 | case -3: |
639 | /* PTE inconsistency */ | |
640 | return -1; | |
641 | case -2: | |
642 | /* Access violation */ | |
643 | ret = -2; | |
644 | good = i; | |
645 | break; | |
646 | case -1: | |
647 | default: | |
648 | /* No PTE match */ | |
649 | break; | |
650 | case 0: | |
651 | /* access granted */ | |
652 | /* XXX: we should go on looping to check all PTEs consistency | |
653 | * but if we can speed-up the whole thing as the | |
654 | * result would be undefined if PTEs are not consistent. | |
655 | */ | |
656 | ret = 0; | |
657 | good = i; | |
658 | goto done; | |
9a64fbe4 FB |
659 | } |
660 | } | |
661 | if (good != -1) { | |
76a66253 | 662 | done: |
9a64fbe4 | 663 | #if defined (DEBUG_MMU) |
4a057712 | 664 | if (loglevel != 0) { |
6b542af7 | 665 | fprintf(logfile, "found PTE at addr " PADDRX " prot=%01x ret=%d\n", |
76a66253 JM |
666 | ctx->raddr, ctx->prot, ret); |
667 | } | |
9a64fbe4 FB |
668 | #endif |
669 | /* Update page flags */ | |
76a66253 | 670 | pte1 = ctx->raddr; |
caa4039c JM |
671 | if (pte_update_flags(ctx, &pte1, ret, rw) == 1) { |
672 | #if defined(TARGET_PPC64) | |
673 | if (is_64b) { | |
674 | stq_phys_notdirty(base + (good * 16) + 8, pte1); | |
675 | } else | |
676 | #endif | |
677 | { | |
678 | stl_phys_notdirty(base + (good * 8) + 4, pte1); | |
679 | } | |
680 | } | |
9a64fbe4 FB |
681 | } |
682 | ||
683 | return ret; | |
79aceca5 FB |
684 | } |
685 | ||
a11b8151 | 686 | static always_inline int find_pte32 (mmu_ctx_t *ctx, int h, int rw, int type) |
caa4039c | 687 | { |
b227a8e9 | 688 | return _find_pte(ctx, 0, h, rw, type); |
caa4039c JM |
689 | } |
690 | ||
691 | #if defined(TARGET_PPC64) | |
a11b8151 | 692 | static always_inline int find_pte64 (mmu_ctx_t *ctx, int h, int rw, int type) |
caa4039c | 693 | { |
b227a8e9 | 694 | return _find_pte(ctx, 1, h, rw, type); |
caa4039c JM |
695 | } |
696 | #endif | |
697 | ||
b068d6a7 | 698 | static always_inline int find_pte (CPUState *env, mmu_ctx_t *ctx, |
b227a8e9 | 699 | int h, int rw, int type) |
caa4039c JM |
700 | { |
701 | #if defined(TARGET_PPC64) | |
add78955 | 702 | if (env->mmu_model & POWERPC_MMU_64) |
b227a8e9 | 703 | return find_pte64(ctx, h, rw, type); |
caa4039c JM |
704 | #endif |
705 | ||
b227a8e9 | 706 | return find_pte32(ctx, h, rw, type); |
caa4039c JM |
707 | } |
708 | ||
caa4039c | 709 | #if defined(TARGET_PPC64) |
a11b8151 | 710 | static always_inline int slb_is_valid (uint64_t slb64) |
eacc3249 JM |
711 | { |
712 | return slb64 & 0x0000000008000000ULL ? 1 : 0; | |
713 | } | |
714 | ||
a11b8151 | 715 | static always_inline void slb_invalidate (uint64_t *slb64) |
eacc3249 JM |
716 | { |
717 | *slb64 &= ~0x0000000008000000ULL; | |
718 | } | |
719 | ||
a11b8151 JM |
720 | static always_inline int slb_lookup (CPUPPCState *env, target_ulong eaddr, |
721 | target_ulong *vsid, | |
722 | target_ulong *page_mask, int *attr) | |
caa4039c JM |
723 | { |
724 | target_phys_addr_t sr_base; | |
725 | target_ulong mask; | |
726 | uint64_t tmp64; | |
727 | uint32_t tmp; | |
728 | int n, ret; | |
caa4039c JM |
729 | |
730 | ret = -5; | |
731 | sr_base = env->spr[SPR_ASR]; | |
12de9a39 JM |
732 | #if defined(DEBUG_SLB) |
733 | if (loglevel != 0) { | |
734 | fprintf(logfile, "%s: eaddr " ADDRX " base " PADDRX "\n", | |
735 | __func__, eaddr, sr_base); | |
736 | } | |
737 | #endif | |
caa4039c | 738 | mask = 0x0000000000000000ULL; /* Avoid gcc warning */ |
eacc3249 | 739 | for (n = 0; n < env->slb_nr; n++) { |
caa4039c | 740 | tmp64 = ldq_phys(sr_base); |
12de9a39 JM |
741 | tmp = ldl_phys(sr_base + 8); |
742 | #if defined(DEBUG_SLB) | |
743 | if (loglevel != 0) { | |
b33c17e1 JM |
744 | fprintf(logfile, "%s: seg %d " PADDRX " %016" PRIx64 " %08" |
745 | PRIx32 "\n", __func__, n, sr_base, tmp64, tmp); | |
12de9a39 JM |
746 | } |
747 | #endif | |
eacc3249 | 748 | if (slb_is_valid(tmp64)) { |
caa4039c JM |
749 | /* SLB entry is valid */ |
750 | switch (tmp64 & 0x0000000006000000ULL) { | |
751 | case 0x0000000000000000ULL: | |
752 | /* 256 MB segment */ | |
753 | mask = 0xFFFFFFFFF0000000ULL; | |
754 | break; | |
755 | case 0x0000000002000000ULL: | |
756 | /* 1 TB segment */ | |
757 | mask = 0xFFFF000000000000ULL; | |
758 | break; | |
759 | case 0x0000000004000000ULL: | |
760 | case 0x0000000006000000ULL: | |
761 | /* Reserved => segment is invalid */ | |
762 | continue; | |
763 | } | |
764 | if ((eaddr & mask) == (tmp64 & mask)) { | |
765 | /* SLB match */ | |
caa4039c JM |
766 | *vsid = ((tmp64 << 24) | (tmp >> 8)) & 0x0003FFFFFFFFFFFFULL; |
767 | *page_mask = ~mask; | |
768 | *attr = tmp & 0xFF; | |
eacc3249 | 769 | ret = n; |
caa4039c JM |
770 | break; |
771 | } | |
772 | } | |
773 | sr_base += 12; | |
774 | } | |
775 | ||
776 | return ret; | |
79aceca5 | 777 | } |
12de9a39 | 778 | |
eacc3249 JM |
779 | void ppc_slb_invalidate_all (CPUPPCState *env) |
780 | { | |
781 | target_phys_addr_t sr_base; | |
782 | uint64_t tmp64; | |
783 | int n, do_invalidate; | |
784 | ||
785 | do_invalidate = 0; | |
786 | sr_base = env->spr[SPR_ASR]; | |
2c1ee068 JM |
787 | /* XXX: Warning: slbia never invalidates the first segment */ |
788 | for (n = 1; n < env->slb_nr; n++) { | |
eacc3249 JM |
789 | tmp64 = ldq_phys(sr_base); |
790 | if (slb_is_valid(tmp64)) { | |
791 | slb_invalidate(&tmp64); | |
792 | stq_phys(sr_base, tmp64); | |
793 | /* XXX: given the fact that segment size is 256 MB or 1TB, | |
794 | * and we still don't have a tlb_flush_mask(env, n, mask) | |
795 | * in Qemu, we just invalidate all TLBs | |
796 | */ | |
797 | do_invalidate = 1; | |
798 | } | |
799 | sr_base += 12; | |
800 | } | |
801 | if (do_invalidate) | |
802 | tlb_flush(env, 1); | |
803 | } | |
804 | ||
805 | void ppc_slb_invalidate_one (CPUPPCState *env, uint64_t T0) | |
806 | { | |
807 | target_phys_addr_t sr_base; | |
808 | target_ulong vsid, page_mask; | |
809 | uint64_t tmp64; | |
810 | int attr; | |
811 | int n; | |
812 | ||
813 | n = slb_lookup(env, T0, &vsid, &page_mask, &attr); | |
814 | if (n >= 0) { | |
815 | sr_base = env->spr[SPR_ASR]; | |
816 | sr_base += 12 * n; | |
817 | tmp64 = ldq_phys(sr_base); | |
818 | if (slb_is_valid(tmp64)) { | |
819 | slb_invalidate(&tmp64); | |
820 | stq_phys(sr_base, tmp64); | |
821 | /* XXX: given the fact that segment size is 256 MB or 1TB, | |
822 | * and we still don't have a tlb_flush_mask(env, n, mask) | |
823 | * in Qemu, we just invalidate all TLBs | |
824 | */ | |
825 | tlb_flush(env, 1); | |
826 | } | |
827 | } | |
828 | } | |
829 | ||
12de9a39 JM |
830 | target_ulong ppc_load_slb (CPUPPCState *env, int slb_nr) |
831 | { | |
832 | target_phys_addr_t sr_base; | |
833 | target_ulong rt; | |
834 | uint64_t tmp64; | |
835 | uint32_t tmp; | |
836 | ||
837 | sr_base = env->spr[SPR_ASR]; | |
838 | sr_base += 12 * slb_nr; | |
839 | tmp64 = ldq_phys(sr_base); | |
840 | tmp = ldl_phys(sr_base + 8); | |
841 | if (tmp64 & 0x0000000008000000ULL) { | |
842 | /* SLB entry is valid */ | |
843 | /* Copy SLB bits 62:88 to Rt 37:63 (VSID 23:49) */ | |
844 | rt = tmp >> 8; /* 65:88 => 40:63 */ | |
845 | rt |= (tmp64 & 0x7) << 24; /* 62:64 => 37:39 */ | |
846 | /* Copy SLB bits 89:92 to Rt 33:36 (KsKpNL) */ | |
847 | rt |= ((tmp >> 4) & 0xF) << 27; | |
848 | } else { | |
849 | rt = 0; | |
850 | } | |
851 | #if defined(DEBUG_SLB) | |
852 | if (loglevel != 0) { | |
853 | fprintf(logfile, "%s: " PADDRX " %016" PRIx64 " %08" PRIx32 " => %d " | |
854 | ADDRX "\n", __func__, sr_base, tmp64, tmp, slb_nr, rt); | |
855 | } | |
856 | #endif | |
857 | ||
858 | return rt; | |
859 | } | |
860 | ||
861 | void ppc_store_slb (CPUPPCState *env, int slb_nr, target_ulong rs) | |
862 | { | |
863 | target_phys_addr_t sr_base; | |
864 | uint64_t tmp64; | |
865 | uint32_t tmp; | |
866 | ||
867 | sr_base = env->spr[SPR_ASR]; | |
868 | sr_base += 12 * slb_nr; | |
869 | /* Copy Rs bits 37:63 to SLB 62:88 */ | |
870 | tmp = rs << 8; | |
871 | tmp64 = (rs >> 24) & 0x7; | |
872 | /* Copy Rs bits 33:36 to SLB 89:92 */ | |
873 | tmp |= ((rs >> 27) & 0xF) << 4; | |
874 | /* Set the valid bit */ | |
875 | tmp64 |= 1 << 27; | |
876 | /* Set ESID */ | |
877 | tmp64 |= (uint32_t)slb_nr << 28; | |
878 | #if defined(DEBUG_SLB) | |
879 | if (loglevel != 0) { | |
6b542af7 JM |
880 | fprintf(logfile, "%s: %d " ADDRX " => " PADDRX " %016" PRIx64 |
881 | " %08" PRIx32 "\n", __func__, | |
882 | slb_nr, rs, sr_base, tmp64, tmp); | |
12de9a39 JM |
883 | } |
884 | #endif | |
885 | /* Write SLB entry to memory */ | |
886 | stq_phys(sr_base, tmp64); | |
887 | stl_phys(sr_base + 8, tmp); | |
888 | } | |
caa4039c | 889 | #endif /* defined(TARGET_PPC64) */ |
79aceca5 | 890 | |
9a64fbe4 | 891 | /* Perform segment based translation */ |
b068d6a7 JM |
892 | static always_inline target_phys_addr_t get_pgaddr (target_phys_addr_t sdr1, |
893 | int sdr_sh, | |
894 | target_phys_addr_t hash, | |
895 | target_phys_addr_t mask) | |
12de9a39 | 896 | { |
6f2d8978 | 897 | return (sdr1 & ((target_phys_addr_t)(-1ULL) << sdr_sh)) | (hash & mask); |
12de9a39 JM |
898 | } |
899 | ||
a11b8151 JM |
900 | static always_inline int get_segment (CPUState *env, mmu_ctx_t *ctx, |
901 | target_ulong eaddr, int rw, int type) | |
79aceca5 | 902 | { |
12de9a39 | 903 | target_phys_addr_t sdr, hash, mask, sdr_mask, htab_mask; |
caa4039c JM |
904 | target_ulong sr, vsid, vsid_mask, pgidx, page_mask; |
905 | #if defined(TARGET_PPC64) | |
906 | int attr; | |
9a64fbe4 | 907 | #endif |
0411a972 | 908 | int ds, vsid_sh, sdr_sh, pr; |
caa4039c JM |
909 | int ret, ret2; |
910 | ||
0411a972 | 911 | pr = msr_pr; |
caa4039c | 912 | #if defined(TARGET_PPC64) |
add78955 | 913 | if (env->mmu_model & POWERPC_MMU_64) { |
12de9a39 JM |
914 | #if defined (DEBUG_MMU) |
915 | if (loglevel != 0) { | |
916 | fprintf(logfile, "Check SLBs\n"); | |
917 | } | |
918 | #endif | |
caa4039c JM |
919 | ret = slb_lookup(env, eaddr, &vsid, &page_mask, &attr); |
920 | if (ret < 0) | |
921 | return ret; | |
0411a972 JM |
922 | ctx->key = ((attr & 0x40) && (pr != 0)) || |
923 | ((attr & 0x80) && (pr == 0)) ? 1 : 0; | |
caa4039c | 924 | ds = 0; |
b227a8e9 | 925 | ctx->nx = attr & 0x20 ? 1 : 0; |
caa4039c JM |
926 | vsid_mask = 0x00003FFFFFFFFF80ULL; |
927 | vsid_sh = 7; | |
928 | sdr_sh = 18; | |
929 | sdr_mask = 0x3FF80; | |
930 | } else | |
931 | #endif /* defined(TARGET_PPC64) */ | |
932 | { | |
933 | sr = env->sr[eaddr >> 28]; | |
934 | page_mask = 0x0FFFFFFF; | |
0411a972 JM |
935 | ctx->key = (((sr & 0x20000000) && (pr != 0)) || |
936 | ((sr & 0x40000000) && (pr == 0))) ? 1 : 0; | |
caa4039c | 937 | ds = sr & 0x80000000 ? 1 : 0; |
b227a8e9 | 938 | ctx->nx = sr & 0x10000000 ? 1 : 0; |
caa4039c JM |
939 | vsid = sr & 0x00FFFFFF; |
940 | vsid_mask = 0x01FFFFC0; | |
941 | vsid_sh = 6; | |
942 | sdr_sh = 16; | |
943 | sdr_mask = 0xFFC0; | |
9a64fbe4 | 944 | #if defined (DEBUG_MMU) |
caa4039c | 945 | if (loglevel != 0) { |
6b542af7 JM |
946 | fprintf(logfile, "Check segment v=" ADDRX " %d " ADDRX |
947 | " nip=" ADDRX " lr=" ADDRX " ir=%d dr=%d pr=%d %d t=%d\n", | |
caa4039c | 948 | eaddr, (int)(eaddr >> 28), sr, env->nip, |
0411a972 JM |
949 | env->lr, (int)msr_ir, (int)msr_dr, pr != 0 ? 1 : 0, |
950 | rw, type); | |
caa4039c | 951 | } |
9a64fbe4 | 952 | #endif |
caa4039c | 953 | } |
12de9a39 JM |
954 | #if defined (DEBUG_MMU) |
955 | if (loglevel != 0) { | |
956 | fprintf(logfile, "pte segment: key=%d ds %d nx %d vsid " ADDRX "\n", | |
b227a8e9 | 957 | ctx->key, ds, ctx->nx, vsid); |
12de9a39 JM |
958 | } |
959 | #endif | |
caa4039c JM |
960 | ret = -1; |
961 | if (!ds) { | |
9a64fbe4 | 962 | /* Check if instruction fetch is allowed, if needed */ |
b227a8e9 | 963 | if (type != ACCESS_CODE || ctx->nx == 0) { |
9a64fbe4 | 964 | /* Page address translation */ |
76a66253 JM |
965 | /* Primary table address */ |
966 | sdr = env->sdr1; | |
12de9a39 JM |
967 | pgidx = (eaddr & page_mask) >> TARGET_PAGE_BITS; |
968 | #if defined(TARGET_PPC64) | |
add78955 | 969 | if (env->mmu_model & POWERPC_MMU_64) { |
12de9a39 JM |
970 | htab_mask = 0x0FFFFFFF >> (28 - (sdr & 0x1F)); |
971 | /* XXX: this is false for 1 TB segments */ | |
972 | hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask; | |
973 | } else | |
974 | #endif | |
975 | { | |
976 | htab_mask = sdr & 0x000001FF; | |
977 | hash = ((vsid ^ pgidx) << vsid_sh) & vsid_mask; | |
978 | } | |
979 | mask = (htab_mask << sdr_sh) | sdr_mask; | |
980 | #if defined (DEBUG_MMU) | |
981 | if (loglevel != 0) { | |
6b542af7 JM |
982 | fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX |
983 | " mask " PADDRX " " ADDRX "\n", | |
984 | sdr, sdr_sh, hash, mask, page_mask); | |
12de9a39 JM |
985 | } |
986 | #endif | |
caa4039c | 987 | ctx->pg_addr[0] = get_pgaddr(sdr, sdr_sh, hash, mask); |
76a66253 | 988 | /* Secondary table address */ |
caa4039c | 989 | hash = (~hash) & vsid_mask; |
12de9a39 JM |
990 | #if defined (DEBUG_MMU) |
991 | if (loglevel != 0) { | |
6b542af7 JM |
992 | fprintf(logfile, "sdr " PADDRX " sh %d hash " PADDRX |
993 | " mask " PADDRX "\n", | |
994 | sdr, sdr_sh, hash, mask); | |
12de9a39 JM |
995 | } |
996 | #endif | |
caa4039c JM |
997 | ctx->pg_addr[1] = get_pgaddr(sdr, sdr_sh, hash, mask); |
998 | #if defined(TARGET_PPC64) | |
add78955 | 999 | if (env->mmu_model & POWERPC_MMU_64) { |
caa4039c JM |
1000 | /* Only 5 bits of the page index are used in the AVPN */ |
1001 | ctx->ptem = (vsid << 12) | ((pgidx >> 4) & 0x0F80); | |
1002 | } else | |
1003 | #endif | |
1004 | { | |
1005 | ctx->ptem = (vsid << 7) | (pgidx >> 10); | |
1006 | } | |
76a66253 | 1007 | /* Initialize real address with an invalid value */ |
6f2d8978 | 1008 | ctx->raddr = (target_phys_addr_t)-1ULL; |
7dbe11ac JM |
1009 | if (unlikely(env->mmu_model == POWERPC_MMU_SOFT_6xx || |
1010 | env->mmu_model == POWERPC_MMU_SOFT_74xx)) { | |
76a66253 JM |
1011 | /* Software TLB search */ |
1012 | ret = ppc6xx_tlb_check(env, ctx, eaddr, rw, type); | |
76a66253 | 1013 | } else { |
9a64fbe4 | 1014 | #if defined (DEBUG_MMU) |
4a057712 | 1015 | if (loglevel != 0) { |
6b542af7 JM |
1016 | fprintf(logfile, "0 sdr1=" PADDRX " vsid=" ADDRX " " |
1017 | "api=" ADDRX " hash=" PADDRX | |
1018 | " pg_addr=" PADDRX "\n", | |
1019 | sdr, vsid, pgidx, hash, ctx->pg_addr[0]); | |
76a66253 | 1020 | } |
9a64fbe4 | 1021 | #endif |
76a66253 | 1022 | /* Primary table lookup */ |
b227a8e9 | 1023 | ret = find_pte(env, ctx, 0, rw, type); |
76a66253 JM |
1024 | if (ret < 0) { |
1025 | /* Secondary table lookup */ | |
9a64fbe4 | 1026 | #if defined (DEBUG_MMU) |
4a057712 | 1027 | if (eaddr != 0xEFFFFFFF && loglevel != 0) { |
6b542af7 JM |
1028 | fprintf(logfile, "1 sdr1=" PADDRX " vsid=" ADDRX " " |
1029 | "api=" ADDRX " hash=" PADDRX | |
1030 | " pg_addr=" PADDRX "\n", | |
1031 | sdr, vsid, pgidx, hash, ctx->pg_addr[1]); | |
76a66253 | 1032 | } |
9a64fbe4 | 1033 | #endif |
b227a8e9 | 1034 | ret2 = find_pte(env, ctx, 1, rw, type); |
76a66253 JM |
1035 | if (ret2 != -1) |
1036 | ret = ret2; | |
1037 | } | |
9a64fbe4 | 1038 | } |
0411a972 | 1039 | #if defined (DUMP_PAGE_TABLES) |
b33c17e1 JM |
1040 | if (loglevel != 0) { |
1041 | target_phys_addr_t curaddr; | |
1042 | uint32_t a0, a1, a2, a3; | |
6b542af7 | 1043 | fprintf(logfile, "Page table: " PADDRX " len " PADDRX "\n", |
b33c17e1 JM |
1044 | sdr, mask + 0x80); |
1045 | for (curaddr = sdr; curaddr < (sdr + mask + 0x80); | |
1046 | curaddr += 16) { | |
1047 | a0 = ldl_phys(curaddr); | |
1048 | a1 = ldl_phys(curaddr + 4); | |
1049 | a2 = ldl_phys(curaddr + 8); | |
1050 | a3 = ldl_phys(curaddr + 12); | |
1051 | if (a0 != 0 || a1 != 0 || a2 != 0 || a3 != 0) { | |
6b542af7 | 1052 | fprintf(logfile, PADDRX ": %08x %08x %08x %08x\n", |
b33c17e1 | 1053 | curaddr, a0, a1, a2, a3); |
12de9a39 | 1054 | } |
b33c17e1 JM |
1055 | } |
1056 | } | |
12de9a39 | 1057 | #endif |
9a64fbe4 FB |
1058 | } else { |
1059 | #if defined (DEBUG_MMU) | |
4a057712 | 1060 | if (loglevel != 0) |
76a66253 | 1061 | fprintf(logfile, "No access allowed\n"); |
9a64fbe4 | 1062 | #endif |
76a66253 | 1063 | ret = -3; |
9a64fbe4 FB |
1064 | } |
1065 | } else { | |
1066 | #if defined (DEBUG_MMU) | |
4a057712 | 1067 | if (loglevel != 0) |
76a66253 | 1068 | fprintf(logfile, "direct store...\n"); |
9a64fbe4 FB |
1069 | #endif |
1070 | /* Direct-store segment : absolutely *BUGGY* for now */ | |
1071 | switch (type) { | |
1072 | case ACCESS_INT: | |
1073 | /* Integer load/store : only access allowed */ | |
1074 | break; | |
1075 | case ACCESS_CODE: | |
1076 | /* No code fetch is allowed in direct-store areas */ | |
1077 | return -4; | |
1078 | case ACCESS_FLOAT: | |
1079 | /* Floating point load/store */ | |
1080 | return -4; | |
1081 | case ACCESS_RES: | |
1082 | /* lwarx, ldarx or srwcx. */ | |
1083 | return -4; | |
1084 | case ACCESS_CACHE: | |
1085 | /* dcba, dcbt, dcbtst, dcbf, dcbi, dcbst, dcbz, or icbi */ | |
1086 | /* Should make the instruction do no-op. | |
1087 | * As it already do no-op, it's quite easy :-) | |
1088 | */ | |
76a66253 | 1089 | ctx->raddr = eaddr; |
9a64fbe4 FB |
1090 | return 0; |
1091 | case ACCESS_EXT: | |
1092 | /* eciwx or ecowx */ | |
1093 | return -4; | |
1094 | default: | |
1095 | if (logfile) { | |
1096 | fprintf(logfile, "ERROR: instruction should not need " | |
1097 | "address translation\n"); | |
1098 | } | |
9a64fbe4 FB |
1099 | return -4; |
1100 | } | |
76a66253 JM |
1101 | if ((rw == 1 || ctx->key != 1) && (rw == 0 || ctx->key != 0)) { |
1102 | ctx->raddr = eaddr; | |
9a64fbe4 FB |
1103 | ret = 2; |
1104 | } else { | |
1105 | ret = -2; | |
1106 | } | |
79aceca5 | 1107 | } |
9a64fbe4 FB |
1108 | |
1109 | return ret; | |
79aceca5 FB |
1110 | } |
1111 | ||
c294fc58 | 1112 | /* Generic TLB check function for embedded PowerPC implementations */ |
a11b8151 JM |
1113 | static always_inline int ppcemb_tlb_check (CPUState *env, ppcemb_tlb_t *tlb, |
1114 | target_phys_addr_t *raddrp, | |
1115 | target_ulong address, | |
1116 | uint32_t pid, int ext, int i) | |
c294fc58 JM |
1117 | { |
1118 | target_ulong mask; | |
1119 | ||
1120 | /* Check valid flag */ | |
1121 | if (!(tlb->prot & PAGE_VALID)) { | |
1122 | if (loglevel != 0) | |
1123 | fprintf(logfile, "%s: TLB %d not valid\n", __func__, i); | |
1124 | return -1; | |
1125 | } | |
1126 | mask = ~(tlb->size - 1); | |
daf4f96e | 1127 | #if defined (DEBUG_SOFTWARE_TLB) |
c294fc58 | 1128 | if (loglevel != 0) { |
6b542af7 JM |
1129 | fprintf(logfile, "%s: TLB %d address " ADDRX " PID %u <=> " ADDRX |
1130 | " " ADDRX " %u\n", | |
1131 | __func__, i, address, pid, tlb->EPN, mask, (uint32_t)tlb->PID); | |
c294fc58 | 1132 | } |
daf4f96e | 1133 | #endif |
c294fc58 | 1134 | /* Check PID */ |
36081602 | 1135 | if (tlb->PID != 0 && tlb->PID != pid) |
c294fc58 JM |
1136 | return -1; |
1137 | /* Check effective address */ | |
1138 | if ((address & mask) != tlb->EPN) | |
1139 | return -1; | |
1140 | *raddrp = (tlb->RPN & mask) | (address & ~mask); | |
9706285b | 1141 | #if (TARGET_PHYS_ADDR_BITS >= 36) |
36081602 JM |
1142 | if (ext) { |
1143 | /* Extend the physical address to 36 bits */ | |
1144 | *raddrp |= (target_phys_addr_t)(tlb->RPN & 0xF) << 32; | |
1145 | } | |
9706285b | 1146 | #endif |
c294fc58 JM |
1147 | |
1148 | return 0; | |
1149 | } | |
1150 | ||
1151 | /* Generic TLB search function for PowerPC embedded implementations */ | |
36081602 | 1152 | int ppcemb_tlb_search (CPUPPCState *env, target_ulong address, uint32_t pid) |
c294fc58 JM |
1153 | { |
1154 | ppcemb_tlb_t *tlb; | |
1155 | target_phys_addr_t raddr; | |
1156 | int i, ret; | |
1157 | ||
1158 | /* Default return value is no match */ | |
1159 | ret = -1; | |
a750fc0b | 1160 | for (i = 0; i < env->nb_tlb; i++) { |
c294fc58 | 1161 | tlb = &env->tlb[i].tlbe; |
36081602 | 1162 | if (ppcemb_tlb_check(env, tlb, &raddr, address, pid, 0, i) == 0) { |
c294fc58 JM |
1163 | ret = i; |
1164 | break; | |
1165 | } | |
1166 | } | |
1167 | ||
1168 | return ret; | |
1169 | } | |
1170 | ||
daf4f96e | 1171 | /* Helpers specific to PowerPC 40x implementations */ |
a11b8151 | 1172 | static always_inline void ppc4xx_tlb_invalidate_all (CPUState *env) |
a750fc0b JM |
1173 | { |
1174 | ppcemb_tlb_t *tlb; | |
a750fc0b JM |
1175 | int i; |
1176 | ||
1177 | for (i = 0; i < env->nb_tlb; i++) { | |
1178 | tlb = &env->tlb[i].tlbe; | |
daf4f96e | 1179 | tlb->prot &= ~PAGE_VALID; |
a750fc0b | 1180 | } |
daf4f96e | 1181 | tlb_flush(env, 1); |
a750fc0b JM |
1182 | } |
1183 | ||
a11b8151 JM |
1184 | static always_inline void ppc4xx_tlb_invalidate_virt (CPUState *env, |
1185 | target_ulong eaddr, | |
1186 | uint32_t pid) | |
0a032cbe | 1187 | { |
daf4f96e | 1188 | #if !defined(FLUSH_ALL_TLBS) |
0a032cbe | 1189 | ppcemb_tlb_t *tlb; |
daf4f96e JM |
1190 | target_phys_addr_t raddr; |
1191 | target_ulong page, end; | |
0a032cbe JM |
1192 | int i; |
1193 | ||
1194 | for (i = 0; i < env->nb_tlb; i++) { | |
1195 | tlb = &env->tlb[i].tlbe; | |
daf4f96e | 1196 | if (ppcemb_tlb_check(env, tlb, &raddr, eaddr, pid, 0, i) == 0) { |
0a032cbe JM |
1197 | end = tlb->EPN + tlb->size; |
1198 | for (page = tlb->EPN; page < end; page += TARGET_PAGE_SIZE) | |
1199 | tlb_flush_page(env, page); | |
0a032cbe | 1200 | tlb->prot &= ~PAGE_VALID; |
daf4f96e | 1201 | break; |
0a032cbe JM |
1202 | } |
1203 | } | |
daf4f96e JM |
1204 | #else |
1205 | ppc4xx_tlb_invalidate_all(env); | |
1206 | #endif | |
0a032cbe JM |
1207 | } |
1208 | ||
93220573 | 1209 | static int mmu40x_get_physical_address (CPUState *env, mmu_ctx_t *ctx, |
e96efcfc | 1210 | target_ulong address, int rw, int access_type) |
a8dea12f JM |
1211 | { |
1212 | ppcemb_tlb_t *tlb; | |
1213 | target_phys_addr_t raddr; | |
0411a972 | 1214 | int i, ret, zsel, zpr, pr; |
3b46e624 | 1215 | |
c55e9aef | 1216 | ret = -1; |
6f2d8978 | 1217 | raddr = (target_phys_addr_t)-1ULL; |
0411a972 | 1218 | pr = msr_pr; |
a8dea12f JM |
1219 | for (i = 0; i < env->nb_tlb; i++) { |
1220 | tlb = &env->tlb[i].tlbe; | |
36081602 JM |
1221 | if (ppcemb_tlb_check(env, tlb, &raddr, address, |
1222 | env->spr[SPR_40x_PID], 0, i) < 0) | |
a8dea12f | 1223 | continue; |
a8dea12f JM |
1224 | zsel = (tlb->attr >> 4) & 0xF; |
1225 | zpr = (env->spr[SPR_40x_ZPR] >> (28 - (2 * zsel))) & 0x3; | |
daf4f96e | 1226 | #if defined (DEBUG_SOFTWARE_TLB) |
4a057712 | 1227 | if (loglevel != 0) { |
a8dea12f JM |
1228 | fprintf(logfile, "%s: TLB %d zsel %d zpr %d rw %d attr %08x\n", |
1229 | __func__, i, zsel, zpr, rw, tlb->attr); | |
1230 | } | |
daf4f96e | 1231 | #endif |
b227a8e9 JM |
1232 | /* Check execute enable bit */ |
1233 | switch (zpr) { | |
1234 | case 0x2: | |
0411a972 | 1235 | if (pr != 0) |
b227a8e9 JM |
1236 | goto check_perms; |
1237 | /* No break here */ | |
1238 | case 0x3: | |
1239 | /* All accesses granted */ | |
1240 | ctx->prot = PAGE_READ | PAGE_WRITE | PAGE_EXEC; | |
1241 | ret = 0; | |
1242 | break; | |
1243 | case 0x0: | |
0411a972 | 1244 | if (pr != 0) { |
b227a8e9 JM |
1245 | ctx->prot = 0; |
1246 | ret = -2; | |
a8dea12f JM |
1247 | break; |
1248 | } | |
b227a8e9 JM |
1249 | /* No break here */ |
1250 | case 0x1: | |
1251 | check_perms: | |
1252 | /* Check from TLB entry */ | |
1253 | /* XXX: there is a problem here or in the TLB fill code... */ | |
1254 | ctx->prot = tlb->prot; | |
1255 | ctx->prot |= PAGE_EXEC; | |
1256 | ret = check_prot(ctx->prot, rw, access_type); | |
1257 | break; | |
a8dea12f JM |
1258 | } |
1259 | if (ret >= 0) { | |
1260 | ctx->raddr = raddr; | |
daf4f96e | 1261 | #if defined (DEBUG_SOFTWARE_TLB) |
4a057712 | 1262 | if (loglevel != 0) { |
6b542af7 | 1263 | fprintf(logfile, "%s: access granted " ADDRX " => " PADDRX |
c55e9aef JM |
1264 | " %d %d\n", __func__, address, ctx->raddr, ctx->prot, |
1265 | ret); | |
a8dea12f | 1266 | } |
daf4f96e | 1267 | #endif |
c55e9aef | 1268 | return 0; |
a8dea12f JM |
1269 | } |
1270 | } | |
daf4f96e | 1271 | #if defined (DEBUG_SOFTWARE_TLB) |
4a057712 | 1272 | if (loglevel != 0) { |
6b542af7 | 1273 | fprintf(logfile, "%s: access refused " ADDRX " => " PADDRX |
c55e9aef JM |
1274 | " %d %d\n", __func__, address, raddr, ctx->prot, |
1275 | ret); | |
1276 | } | |
daf4f96e | 1277 | #endif |
3b46e624 | 1278 | |
a8dea12f JM |
1279 | return ret; |
1280 | } | |
1281 | ||
c294fc58 JM |
1282 | void store_40x_sler (CPUPPCState *env, uint32_t val) |
1283 | { | |
1284 | /* XXX: TO BE FIXED */ | |
1285 | if (val != 0x00000000) { | |
1286 | cpu_abort(env, "Little-endian regions are not supported by now\n"); | |
1287 | } | |
1288 | env->spr[SPR_405_SLER] = val; | |
1289 | } | |
1290 | ||
93220573 AJ |
1291 | static int mmubooke_get_physical_address (CPUState *env, mmu_ctx_t *ctx, |
1292 | target_ulong address, int rw, | |
1293 | int access_type) | |
5eb7995e JM |
1294 | { |
1295 | ppcemb_tlb_t *tlb; | |
1296 | target_phys_addr_t raddr; | |
1297 | int i, prot, ret; | |
1298 | ||
1299 | ret = -1; | |
6f2d8978 | 1300 | raddr = (target_phys_addr_t)-1ULL; |
5eb7995e JM |
1301 | for (i = 0; i < env->nb_tlb; i++) { |
1302 | tlb = &env->tlb[i].tlbe; | |
1303 | if (ppcemb_tlb_check(env, tlb, &raddr, address, | |
1304 | env->spr[SPR_BOOKE_PID], 1, i) < 0) | |
1305 | continue; | |
0411a972 | 1306 | if (msr_pr != 0) |
5eb7995e JM |
1307 | prot = tlb->prot & 0xF; |
1308 | else | |
1309 | prot = (tlb->prot >> 4) & 0xF; | |
1310 | /* Check the address space */ | |
1311 | if (access_type == ACCESS_CODE) { | |
d26bfc9a | 1312 | if (msr_ir != (tlb->attr & 1)) |
5eb7995e JM |
1313 | continue; |
1314 | ctx->prot = prot; | |
1315 | if (prot & PAGE_EXEC) { | |
1316 | ret = 0; | |
1317 | break; | |
1318 | } | |
1319 | ret = -3; | |
1320 | } else { | |
d26bfc9a | 1321 | if (msr_dr != (tlb->attr & 1)) |
5eb7995e JM |
1322 | continue; |
1323 | ctx->prot = prot; | |
1324 | if ((!rw && prot & PAGE_READ) || (rw && (prot & PAGE_WRITE))) { | |
1325 | ret = 0; | |
1326 | break; | |
1327 | } | |
1328 | ret = -2; | |
1329 | } | |
1330 | } | |
1331 | if (ret >= 0) | |
1332 | ctx->raddr = raddr; | |
1333 | ||
1334 | return ret; | |
1335 | } | |
1336 | ||
a11b8151 JM |
1337 | static always_inline int check_physical (CPUState *env, mmu_ctx_t *ctx, |
1338 | target_ulong eaddr, int rw) | |
76a66253 JM |
1339 | { |
1340 | int in_plb, ret; | |
3b46e624 | 1341 | |
76a66253 | 1342 | ctx->raddr = eaddr; |
b227a8e9 | 1343 | ctx->prot = PAGE_READ | PAGE_EXEC; |
76a66253 | 1344 | ret = 0; |
a750fc0b JM |
1345 | switch (env->mmu_model) { |
1346 | case POWERPC_MMU_32B: | |
faadf50e | 1347 | case POWERPC_MMU_601: |
a750fc0b | 1348 | case POWERPC_MMU_SOFT_6xx: |
7dbe11ac | 1349 | case POWERPC_MMU_SOFT_74xx: |
a750fc0b | 1350 | case POWERPC_MMU_SOFT_4xx: |
b4095fed | 1351 | case POWERPC_MMU_REAL: |
7dbe11ac | 1352 | case POWERPC_MMU_BOOKE: |
caa4039c JM |
1353 | ctx->prot |= PAGE_WRITE; |
1354 | break; | |
1355 | #if defined(TARGET_PPC64) | |
add78955 | 1356 | case POWERPC_MMU_620: |
a750fc0b | 1357 | case POWERPC_MMU_64B: |
caa4039c | 1358 | /* Real address are 60 bits long */ |
a750fc0b | 1359 | ctx->raddr &= 0x0FFFFFFFFFFFFFFFULL; |
caa4039c JM |
1360 | ctx->prot |= PAGE_WRITE; |
1361 | break; | |
9706285b | 1362 | #endif |
a750fc0b | 1363 | case POWERPC_MMU_SOFT_4xx_Z: |
caa4039c JM |
1364 | if (unlikely(msr_pe != 0)) { |
1365 | /* 403 family add some particular protections, | |
1366 | * using PBL/PBU registers for accesses with no translation. | |
1367 | */ | |
1368 | in_plb = | |
1369 | /* Check PLB validity */ | |
1370 | (env->pb[0] < env->pb[1] && | |
1371 | /* and address in plb area */ | |
1372 | eaddr >= env->pb[0] && eaddr < env->pb[1]) || | |
1373 | (env->pb[2] < env->pb[3] && | |
1374 | eaddr >= env->pb[2] && eaddr < env->pb[3]) ? 1 : 0; | |
1375 | if (in_plb ^ msr_px) { | |
1376 | /* Access in protected area */ | |
1377 | if (rw == 1) { | |
1378 | /* Access is not allowed */ | |
1379 | ret = -2; | |
1380 | } | |
1381 | } else { | |
1382 | /* Read-write access is allowed */ | |
1383 | ctx->prot |= PAGE_WRITE; | |
76a66253 | 1384 | } |
76a66253 | 1385 | } |
e1833e1f | 1386 | break; |
b4095fed JM |
1387 | case POWERPC_MMU_MPC8xx: |
1388 | /* XXX: TODO */ | |
1389 | cpu_abort(env, "MPC8xx MMU model is not implemented\n"); | |
1390 | break; | |
a750fc0b | 1391 | case POWERPC_MMU_BOOKE_FSL: |
caa4039c JM |
1392 | /* XXX: TODO */ |
1393 | cpu_abort(env, "BookE FSL MMU model not implemented\n"); | |
1394 | break; | |
1395 | default: | |
1396 | cpu_abort(env, "Unknown or invalid MMU model\n"); | |
1397 | return -1; | |
76a66253 JM |
1398 | } |
1399 | ||
1400 | return ret; | |
1401 | } | |
1402 | ||
1403 | int get_physical_address (CPUState *env, mmu_ctx_t *ctx, target_ulong eaddr, | |
faadf50e | 1404 | int rw, int access_type) |
9a64fbe4 FB |
1405 | { |
1406 | int ret; | |
0411a972 | 1407 | |
514fb8c1 | 1408 | #if 0 |
4a057712 | 1409 | if (loglevel != 0) { |
9a64fbe4 FB |
1410 | fprintf(logfile, "%s\n", __func__); |
1411 | } | |
d9bce9d9 | 1412 | #endif |
4b3686fa FB |
1413 | if ((access_type == ACCESS_CODE && msr_ir == 0) || |
1414 | (access_type != ACCESS_CODE && msr_dr == 0)) { | |
9a64fbe4 | 1415 | /* No address translation */ |
76a66253 | 1416 | ret = check_physical(env, ctx, eaddr, rw); |
9a64fbe4 | 1417 | } else { |
c55e9aef | 1418 | ret = -1; |
a750fc0b JM |
1419 | switch (env->mmu_model) { |
1420 | case POWERPC_MMU_32B: | |
faadf50e | 1421 | case POWERPC_MMU_601: |
a750fc0b | 1422 | case POWERPC_MMU_SOFT_6xx: |
7dbe11ac | 1423 | case POWERPC_MMU_SOFT_74xx: |
c55e9aef | 1424 | #if defined(TARGET_PPC64) |
add78955 | 1425 | case POWERPC_MMU_620: |
a750fc0b | 1426 | case POWERPC_MMU_64B: |
c55e9aef | 1427 | #endif |
faadf50e JM |
1428 | /* Try to find a BAT */ |
1429 | if (env->nb_BATs != 0) | |
1430 | ret = get_bat(env, ctx, eaddr, rw, access_type); | |
a8dea12f | 1431 | if (ret < 0) { |
c55e9aef | 1432 | /* We didn't match any BAT entry or don't have BATs */ |
a8dea12f JM |
1433 | ret = get_segment(env, ctx, eaddr, rw, access_type); |
1434 | } | |
1435 | break; | |
a750fc0b JM |
1436 | case POWERPC_MMU_SOFT_4xx: |
1437 | case POWERPC_MMU_SOFT_4xx_Z: | |
36081602 | 1438 | ret = mmu40x_get_physical_address(env, ctx, eaddr, |
a8dea12f JM |
1439 | rw, access_type); |
1440 | break; | |
a750fc0b | 1441 | case POWERPC_MMU_BOOKE: |
5eb7995e JM |
1442 | ret = mmubooke_get_physical_address(env, ctx, eaddr, |
1443 | rw, access_type); | |
1444 | break; | |
b4095fed JM |
1445 | case POWERPC_MMU_MPC8xx: |
1446 | /* XXX: TODO */ | |
1447 | cpu_abort(env, "MPC8xx MMU model is not implemented\n"); | |
1448 | break; | |
a750fc0b | 1449 | case POWERPC_MMU_BOOKE_FSL: |
c55e9aef JM |
1450 | /* XXX: TODO */ |
1451 | cpu_abort(env, "BookE FSL MMU model not implemented\n"); | |
1452 | return -1; | |
b4095fed JM |
1453 | case POWERPC_MMU_REAL: |
1454 | cpu_abort(env, "PowerPC in real mode do not do any translation\n"); | |
2662a059 | 1455 | return -1; |
c55e9aef JM |
1456 | default: |
1457 | cpu_abort(env, "Unknown or invalid MMU model\n"); | |
a8dea12f | 1458 | return -1; |
9a64fbe4 FB |
1459 | } |
1460 | } | |
514fb8c1 | 1461 | #if 0 |
4a057712 JM |
1462 | if (loglevel != 0) { |
1463 | fprintf(logfile, "%s address " ADDRX " => %d " PADDRX "\n", | |
c55e9aef | 1464 | __func__, eaddr, ret, ctx->raddr); |
a541f297 | 1465 | } |
76a66253 | 1466 | #endif |
d9bce9d9 | 1467 | |
9a64fbe4 FB |
1468 | return ret; |
1469 | } | |
1470 | ||
9b3c35e0 | 1471 | target_phys_addr_t cpu_get_phys_page_debug (CPUState *env, target_ulong addr) |
a6b025d3 | 1472 | { |
76a66253 | 1473 | mmu_ctx_t ctx; |
a6b025d3 | 1474 | |
faadf50e | 1475 | if (unlikely(get_physical_address(env, &ctx, addr, 0, ACCESS_INT) != 0)) |
a6b025d3 | 1476 | return -1; |
76a66253 JM |
1477 | |
1478 | return ctx.raddr & TARGET_PAGE_MASK; | |
a6b025d3 | 1479 | } |
9a64fbe4 | 1480 | |
9a64fbe4 | 1481 | /* Perform address translation */ |
e96efcfc | 1482 | int cpu_ppc_handle_mmu_fault (CPUState *env, target_ulong address, int rw, |
6ebbf390 | 1483 | int mmu_idx, int is_softmmu) |
9a64fbe4 | 1484 | { |
76a66253 | 1485 | mmu_ctx_t ctx; |
a541f297 | 1486 | int access_type; |
9a64fbe4 | 1487 | int ret = 0; |
d9bce9d9 | 1488 | |
b769d8fe FB |
1489 | if (rw == 2) { |
1490 | /* code access */ | |
1491 | rw = 0; | |
1492 | access_type = ACCESS_CODE; | |
1493 | } else { | |
1494 | /* data access */ | |
b4cec7b4 | 1495 | access_type = env->access_type; |
b769d8fe | 1496 | } |
faadf50e | 1497 | ret = get_physical_address(env, &ctx, address, rw, access_type); |
9a64fbe4 | 1498 | if (ret == 0) { |
b227a8e9 JM |
1499 | ret = tlb_set_page_exec(env, address & TARGET_PAGE_MASK, |
1500 | ctx.raddr & TARGET_PAGE_MASK, ctx.prot, | |
1501 | mmu_idx, is_softmmu); | |
9a64fbe4 | 1502 | } else if (ret < 0) { |
9a64fbe4 | 1503 | #if defined (DEBUG_MMU) |
4a057712 | 1504 | if (loglevel != 0) |
76a66253 | 1505 | cpu_dump_state(env, logfile, fprintf, 0); |
9a64fbe4 FB |
1506 | #endif |
1507 | if (access_type == ACCESS_CODE) { | |
9a64fbe4 FB |
1508 | switch (ret) { |
1509 | case -1: | |
76a66253 | 1510 | /* No matches in page tables or TLB */ |
a750fc0b JM |
1511 | switch (env->mmu_model) { |
1512 | case POWERPC_MMU_SOFT_6xx: | |
8f793433 JM |
1513 | env->exception_index = POWERPC_EXCP_IFTLB; |
1514 | env->error_code = 1 << 18; | |
76a66253 JM |
1515 | env->spr[SPR_IMISS] = address; |
1516 | env->spr[SPR_ICMP] = 0x80000000 | ctx.ptem; | |
76a66253 | 1517 | goto tlb_miss; |
7dbe11ac | 1518 | case POWERPC_MMU_SOFT_74xx: |
8f793433 | 1519 | env->exception_index = POWERPC_EXCP_IFTLB; |
7dbe11ac | 1520 | goto tlb_miss_74xx; |
a750fc0b JM |
1521 | case POWERPC_MMU_SOFT_4xx: |
1522 | case POWERPC_MMU_SOFT_4xx_Z: | |
8f793433 JM |
1523 | env->exception_index = POWERPC_EXCP_ITLB; |
1524 | env->error_code = 0; | |
a8dea12f JM |
1525 | env->spr[SPR_40x_DEAR] = address; |
1526 | env->spr[SPR_40x_ESR] = 0x00000000; | |
c55e9aef | 1527 | break; |
a750fc0b | 1528 | case POWERPC_MMU_32B: |
faadf50e | 1529 | case POWERPC_MMU_601: |
c55e9aef | 1530 | #if defined(TARGET_PPC64) |
add78955 | 1531 | case POWERPC_MMU_620: |
a750fc0b | 1532 | case POWERPC_MMU_64B: |
c55e9aef | 1533 | #endif |
8f793433 JM |
1534 | env->exception_index = POWERPC_EXCP_ISI; |
1535 | env->error_code = 0x40000000; | |
1536 | break; | |
a750fc0b | 1537 | case POWERPC_MMU_BOOKE: |
c55e9aef | 1538 | /* XXX: TODO */ |
b4095fed | 1539 | cpu_abort(env, "BookE MMU model is not implemented\n"); |
c55e9aef | 1540 | return -1; |
a750fc0b | 1541 | case POWERPC_MMU_BOOKE_FSL: |
c55e9aef | 1542 | /* XXX: TODO */ |
b4095fed | 1543 | cpu_abort(env, "BookE FSL MMU model is not implemented\n"); |
c55e9aef | 1544 | return -1; |
b4095fed JM |
1545 | case POWERPC_MMU_MPC8xx: |
1546 | /* XXX: TODO */ | |
1547 | cpu_abort(env, "MPC8xx MMU model is not implemented\n"); | |
1548 | break; | |
1549 | case POWERPC_MMU_REAL: | |
1550 | cpu_abort(env, "PowerPC in real mode should never raise " | |
1551 | "any MMU exceptions\n"); | |
2662a059 | 1552 | return -1; |
c55e9aef JM |
1553 | default: |
1554 | cpu_abort(env, "Unknown or invalid MMU model\n"); | |
1555 | return -1; | |
76a66253 | 1556 | } |
9a64fbe4 FB |
1557 | break; |
1558 | case -2: | |
1559 | /* Access rights violation */ | |
8f793433 JM |
1560 | env->exception_index = POWERPC_EXCP_ISI; |
1561 | env->error_code = 0x08000000; | |
9a64fbe4 FB |
1562 | break; |
1563 | case -3: | |
76a66253 | 1564 | /* No execute protection violation */ |
8f793433 JM |
1565 | env->exception_index = POWERPC_EXCP_ISI; |
1566 | env->error_code = 0x10000000; | |
9a64fbe4 FB |
1567 | break; |
1568 | case -4: | |
1569 | /* Direct store exception */ | |
1570 | /* No code fetch is allowed in direct-store areas */ | |
8f793433 JM |
1571 | env->exception_index = POWERPC_EXCP_ISI; |
1572 | env->error_code = 0x10000000; | |
2be0071f | 1573 | break; |
e1833e1f | 1574 | #if defined(TARGET_PPC64) |
2be0071f FB |
1575 | case -5: |
1576 | /* No match in segment table */ | |
add78955 JM |
1577 | if (env->mmu_model == POWERPC_MMU_620) { |
1578 | env->exception_index = POWERPC_EXCP_ISI; | |
1579 | /* XXX: this might be incorrect */ | |
1580 | env->error_code = 0x40000000; | |
1581 | } else { | |
1582 | env->exception_index = POWERPC_EXCP_ISEG; | |
1583 | env->error_code = 0; | |
1584 | } | |
9a64fbe4 | 1585 | break; |
e1833e1f | 1586 | #endif |
9a64fbe4 FB |
1587 | } |
1588 | } else { | |
9a64fbe4 FB |
1589 | switch (ret) { |
1590 | case -1: | |
76a66253 | 1591 | /* No matches in page tables or TLB */ |
a750fc0b JM |
1592 | switch (env->mmu_model) { |
1593 | case POWERPC_MMU_SOFT_6xx: | |
76a66253 | 1594 | if (rw == 1) { |
8f793433 JM |
1595 | env->exception_index = POWERPC_EXCP_DSTLB; |
1596 | env->error_code = 1 << 16; | |
76a66253 | 1597 | } else { |
8f793433 JM |
1598 | env->exception_index = POWERPC_EXCP_DLTLB; |
1599 | env->error_code = 0; | |
76a66253 JM |
1600 | } |
1601 | env->spr[SPR_DMISS] = address; | |
1602 | env->spr[SPR_DCMP] = 0x80000000 | ctx.ptem; | |
1603 | tlb_miss: | |
8f793433 | 1604 | env->error_code |= ctx.key << 19; |
76a66253 JM |
1605 | env->spr[SPR_HASH1] = ctx.pg_addr[0]; |
1606 | env->spr[SPR_HASH2] = ctx.pg_addr[1]; | |
8f793433 | 1607 | break; |
7dbe11ac JM |
1608 | case POWERPC_MMU_SOFT_74xx: |
1609 | if (rw == 1) { | |
8f793433 | 1610 | env->exception_index = POWERPC_EXCP_DSTLB; |
7dbe11ac | 1611 | } else { |
8f793433 | 1612 | env->exception_index = POWERPC_EXCP_DLTLB; |
7dbe11ac JM |
1613 | } |
1614 | tlb_miss_74xx: | |
1615 | /* Implement LRU algorithm */ | |
8f793433 | 1616 | env->error_code = ctx.key << 19; |
7dbe11ac JM |
1617 | env->spr[SPR_TLBMISS] = (address & ~((target_ulong)0x3)) | |
1618 | ((env->last_way + 1) & (env->nb_ways - 1)); | |
1619 | env->spr[SPR_PTEHI] = 0x80000000 | ctx.ptem; | |
7dbe11ac | 1620 | break; |
a750fc0b JM |
1621 | case POWERPC_MMU_SOFT_4xx: |
1622 | case POWERPC_MMU_SOFT_4xx_Z: | |
8f793433 JM |
1623 | env->exception_index = POWERPC_EXCP_DTLB; |
1624 | env->error_code = 0; | |
a8dea12f JM |
1625 | env->spr[SPR_40x_DEAR] = address; |
1626 | if (rw) | |
1627 | env->spr[SPR_40x_ESR] = 0x00800000; | |
1628 | else | |
1629 | env->spr[SPR_40x_ESR] = 0x00000000; | |
c55e9aef | 1630 | break; |
a750fc0b | 1631 | case POWERPC_MMU_32B: |
faadf50e | 1632 | case POWERPC_MMU_601: |
c55e9aef | 1633 | #if defined(TARGET_PPC64) |
add78955 | 1634 | case POWERPC_MMU_620: |
a750fc0b | 1635 | case POWERPC_MMU_64B: |
c55e9aef | 1636 | #endif |
8f793433 JM |
1637 | env->exception_index = POWERPC_EXCP_DSI; |
1638 | env->error_code = 0; | |
1639 | env->spr[SPR_DAR] = address; | |
1640 | if (rw == 1) | |
1641 | env->spr[SPR_DSISR] = 0x42000000; | |
1642 | else | |
1643 | env->spr[SPR_DSISR] = 0x40000000; | |
1644 | break; | |
b4095fed JM |
1645 | case POWERPC_MMU_MPC8xx: |
1646 | /* XXX: TODO */ | |
1647 | cpu_abort(env, "MPC8xx MMU model is not implemented\n"); | |
1648 | break; | |
a750fc0b | 1649 | case POWERPC_MMU_BOOKE: |
c55e9aef | 1650 | /* XXX: TODO */ |
b4095fed | 1651 | cpu_abort(env, "BookE MMU model is not implemented\n"); |
c55e9aef | 1652 | return -1; |
a750fc0b | 1653 | case POWERPC_MMU_BOOKE_FSL: |
c55e9aef | 1654 | /* XXX: TODO */ |
b4095fed | 1655 | cpu_abort(env, "BookE FSL MMU model is not implemented\n"); |
c55e9aef | 1656 | return -1; |
b4095fed JM |
1657 | case POWERPC_MMU_REAL: |
1658 | cpu_abort(env, "PowerPC in real mode should never raise " | |
1659 | "any MMU exceptions\n"); | |
2662a059 | 1660 | return -1; |
c55e9aef JM |
1661 | default: |
1662 | cpu_abort(env, "Unknown or invalid MMU model\n"); | |
1663 | return -1; | |
76a66253 | 1664 | } |
9a64fbe4 FB |
1665 | break; |
1666 | case -2: | |
1667 | /* Access rights violation */ | |
8f793433 JM |
1668 | env->exception_index = POWERPC_EXCP_DSI; |
1669 | env->error_code = 0; | |
1670 | env->spr[SPR_DAR] = address; | |
1671 | if (rw == 1) | |
1672 | env->spr[SPR_DSISR] = 0x0A000000; | |
1673 | else | |
1674 | env->spr[SPR_DSISR] = 0x08000000; | |
9a64fbe4 FB |
1675 | break; |
1676 | case -4: | |
1677 | /* Direct store exception */ | |
1678 | switch (access_type) { | |
1679 | case ACCESS_FLOAT: | |
1680 | /* Floating point load/store */ | |
8f793433 JM |
1681 | env->exception_index = POWERPC_EXCP_ALIGN; |
1682 | env->error_code = POWERPC_EXCP_ALIGN_FP; | |
1683 | env->spr[SPR_DAR] = address; | |
9a64fbe4 FB |
1684 | break; |
1685 | case ACCESS_RES: | |
8f793433 JM |
1686 | /* lwarx, ldarx or stwcx. */ |
1687 | env->exception_index = POWERPC_EXCP_DSI; | |
1688 | env->error_code = 0; | |
1689 | env->spr[SPR_DAR] = address; | |
1690 | if (rw == 1) | |
1691 | env->spr[SPR_DSISR] = 0x06000000; | |
1692 | else | |
1693 | env->spr[SPR_DSISR] = 0x04000000; | |
9a64fbe4 FB |
1694 | break; |
1695 | case ACCESS_EXT: | |
1696 | /* eciwx or ecowx */ | |
8f793433 JM |
1697 | env->exception_index = POWERPC_EXCP_DSI; |
1698 | env->error_code = 0; | |
1699 | env->spr[SPR_DAR] = address; | |
1700 | if (rw == 1) | |
1701 | env->spr[SPR_DSISR] = 0x06100000; | |
1702 | else | |
1703 | env->spr[SPR_DSISR] = 0x04100000; | |
9a64fbe4 FB |
1704 | break; |
1705 | default: | |
76a66253 | 1706 | printf("DSI: invalid exception (%d)\n", ret); |
8f793433 JM |
1707 | env->exception_index = POWERPC_EXCP_PROGRAM; |
1708 | env->error_code = | |
1709 | POWERPC_EXCP_INVAL | POWERPC_EXCP_INVAL_INVAL; | |
1710 | env->spr[SPR_DAR] = address; | |
9a64fbe4 FB |
1711 | break; |
1712 | } | |
fdabc366 | 1713 | break; |
e1833e1f | 1714 | #if defined(TARGET_PPC64) |
2be0071f FB |
1715 | case -5: |
1716 | /* No match in segment table */ | |
add78955 JM |
1717 | if (env->mmu_model == POWERPC_MMU_620) { |
1718 | env->exception_index = POWERPC_EXCP_DSI; | |
1719 | env->error_code = 0; | |
1720 | env->spr[SPR_DAR] = address; | |
1721 | /* XXX: this might be incorrect */ | |
1722 | if (rw == 1) | |
1723 | env->spr[SPR_DSISR] = 0x42000000; | |
1724 | else | |
1725 | env->spr[SPR_DSISR] = 0x40000000; | |
1726 | } else { | |
1727 | env->exception_index = POWERPC_EXCP_DSEG; | |
1728 | env->error_code = 0; | |
1729 | env->spr[SPR_DAR] = address; | |
1730 | } | |
2be0071f | 1731 | break; |
e1833e1f | 1732 | #endif |
9a64fbe4 | 1733 | } |
9a64fbe4 FB |
1734 | } |
1735 | #if 0 | |
8f793433 JM |
1736 | printf("%s: set exception to %d %02x\n", __func__, |
1737 | env->exception, env->error_code); | |
9a64fbe4 | 1738 | #endif |
9a64fbe4 FB |
1739 | ret = 1; |
1740 | } | |
76a66253 | 1741 | |
9a64fbe4 FB |
1742 | return ret; |
1743 | } | |
1744 | ||
3fc6c082 FB |
1745 | /*****************************************************************************/ |
1746 | /* BATs management */ | |
1747 | #if !defined(FLUSH_ALL_TLBS) | |
b068d6a7 JM |
1748 | static always_inline void do_invalidate_BAT (CPUPPCState *env, |
1749 | target_ulong BATu, | |
1750 | target_ulong mask) | |
3fc6c082 FB |
1751 | { |
1752 | target_ulong base, end, page; | |
76a66253 | 1753 | |
3fc6c082 FB |
1754 | base = BATu & ~0x0001FFFF; |
1755 | end = base + mask + 0x00020000; | |
1756 | #if defined (DEBUG_BATS) | |
76a66253 | 1757 | if (loglevel != 0) { |
1b9eb036 | 1758 | fprintf(logfile, "Flush BAT from " ADDRX " to " ADDRX " (" ADDRX ")\n", |
76a66253 JM |
1759 | base, end, mask); |
1760 | } | |
3fc6c082 FB |
1761 | #endif |
1762 | for (page = base; page != end; page += TARGET_PAGE_SIZE) | |
1763 | tlb_flush_page(env, page); | |
1764 | #if defined (DEBUG_BATS) | |
1765 | if (loglevel != 0) | |
1766 | fprintf(logfile, "Flush done\n"); | |
1767 | #endif | |
1768 | } | |
1769 | #endif | |
1770 | ||
b068d6a7 JM |
1771 | static always_inline void dump_store_bat (CPUPPCState *env, char ID, |
1772 | int ul, int nr, target_ulong value) | |
3fc6c082 FB |
1773 | { |
1774 | #if defined (DEBUG_BATS) | |
1775 | if (loglevel != 0) { | |
6b542af7 | 1776 | fprintf(logfile, "Set %cBAT%d%c to " ADDRX " (" ADDRX ")\n", |
1b9eb036 | 1777 | ID, nr, ul == 0 ? 'u' : 'l', value, env->nip); |
3fc6c082 FB |
1778 | } |
1779 | #endif | |
1780 | } | |
1781 | ||
45d827d2 | 1782 | void ppc_store_ibatu (CPUPPCState *env, int nr, target_ulong value) |
3fc6c082 FB |
1783 | { |
1784 | target_ulong mask; | |
1785 | ||
1786 | dump_store_bat(env, 'I', 0, nr, value); | |
1787 | if (env->IBAT[0][nr] != value) { | |
1788 | mask = (value << 15) & 0x0FFE0000UL; | |
1789 | #if !defined(FLUSH_ALL_TLBS) | |
1790 | do_invalidate_BAT(env, env->IBAT[0][nr], mask); | |
1791 | #endif | |
1792 | /* When storing valid upper BAT, mask BEPI and BRPN | |
1793 | * and invalidate all TLBs covered by this BAT | |
1794 | */ | |
1795 | mask = (value << 15) & 0x0FFE0000UL; | |
1796 | env->IBAT[0][nr] = (value & 0x00001FFFUL) | | |
1797 | (value & ~0x0001FFFFUL & ~mask); | |
1798 | env->IBAT[1][nr] = (env->IBAT[1][nr] & 0x0000007B) | | |
1799 | (env->IBAT[1][nr] & ~0x0001FFFF & ~mask); | |
1800 | #if !defined(FLUSH_ALL_TLBS) | |
1801 | do_invalidate_BAT(env, env->IBAT[0][nr], mask); | |
76a66253 | 1802 | #else |
3fc6c082 FB |
1803 | tlb_flush(env, 1); |
1804 | #endif | |
1805 | } | |
1806 | } | |
1807 | ||
45d827d2 | 1808 | void ppc_store_ibatl (CPUPPCState *env, int nr, target_ulong value) |
3fc6c082 FB |
1809 | { |
1810 | dump_store_bat(env, 'I', 1, nr, value); | |
1811 | env->IBAT[1][nr] = value; | |
1812 | } | |
1813 | ||
45d827d2 | 1814 | void ppc_store_dbatu (CPUPPCState *env, int nr, target_ulong value) |
3fc6c082 FB |
1815 | { |
1816 | target_ulong mask; | |
1817 | ||
1818 | dump_store_bat(env, 'D', 0, nr, value); | |
1819 | if (env->DBAT[0][nr] != value) { | |
1820 | /* When storing valid upper BAT, mask BEPI and BRPN | |
1821 | * and invalidate all TLBs covered by this BAT | |
1822 | */ | |
1823 | mask = (value << 15) & 0x0FFE0000UL; | |
1824 | #if !defined(FLUSH_ALL_TLBS) | |
1825 | do_invalidate_BAT(env, env->DBAT[0][nr], mask); | |
1826 | #endif | |
1827 | mask = (value << 15) & 0x0FFE0000UL; | |
1828 | env->DBAT[0][nr] = (value & 0x00001FFFUL) | | |
1829 | (value & ~0x0001FFFFUL & ~mask); | |
1830 | env->DBAT[1][nr] = (env->DBAT[1][nr] & 0x0000007B) | | |
1831 | (env->DBAT[1][nr] & ~0x0001FFFF & ~mask); | |
1832 | #if !defined(FLUSH_ALL_TLBS) | |
1833 | do_invalidate_BAT(env, env->DBAT[0][nr], mask); | |
1834 | #else | |
1835 | tlb_flush(env, 1); | |
1836 | #endif | |
1837 | } | |
1838 | } | |
1839 | ||
45d827d2 | 1840 | void ppc_store_dbatl (CPUPPCState *env, int nr, target_ulong value) |
3fc6c082 FB |
1841 | { |
1842 | dump_store_bat(env, 'D', 1, nr, value); | |
1843 | env->DBAT[1][nr] = value; | |
1844 | } | |
1845 | ||
45d827d2 | 1846 | void ppc_store_ibatu_601 (CPUPPCState *env, int nr, target_ulong value) |
056401ea JM |
1847 | { |
1848 | target_ulong mask; | |
1849 | int do_inval; | |
1850 | ||
1851 | dump_store_bat(env, 'I', 0, nr, value); | |
1852 | if (env->IBAT[0][nr] != value) { | |
1853 | do_inval = 0; | |
1854 | mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL; | |
1855 | if (env->IBAT[1][nr] & 0x40) { | |
1856 | /* Invalidate BAT only if it is valid */ | |
1857 | #if !defined(FLUSH_ALL_TLBS) | |
1858 | do_invalidate_BAT(env, env->IBAT[0][nr], mask); | |
1859 | #else | |
1860 | do_inval = 1; | |
1861 | #endif | |
1862 | } | |
1863 | /* When storing valid upper BAT, mask BEPI and BRPN | |
1864 | * and invalidate all TLBs covered by this BAT | |
1865 | */ | |
1866 | env->IBAT[0][nr] = (value & 0x00001FFFUL) | | |
1867 | (value & ~0x0001FFFFUL & ~mask); | |
1868 | env->DBAT[0][nr] = env->IBAT[0][nr]; | |
1869 | if (env->IBAT[1][nr] & 0x40) { | |
1870 | #if !defined(FLUSH_ALL_TLBS) | |
1871 | do_invalidate_BAT(env, env->IBAT[0][nr], mask); | |
1872 | #else | |
1873 | do_inval = 1; | |
1874 | #endif | |
1875 | } | |
1876 | #if defined(FLUSH_ALL_TLBS) | |
1877 | if (do_inval) | |
1878 | tlb_flush(env, 1); | |
1879 | #endif | |
1880 | } | |
1881 | } | |
1882 | ||
45d827d2 | 1883 | void ppc_store_ibatl_601 (CPUPPCState *env, int nr, target_ulong value) |
056401ea JM |
1884 | { |
1885 | target_ulong mask; | |
1886 | int do_inval; | |
1887 | ||
1888 | dump_store_bat(env, 'I', 1, nr, value); | |
1889 | if (env->IBAT[1][nr] != value) { | |
1890 | do_inval = 0; | |
1891 | if (env->IBAT[1][nr] & 0x40) { | |
1892 | #if !defined(FLUSH_ALL_TLBS) | |
1893 | mask = (env->IBAT[1][nr] << 17) & 0x0FFE0000UL; | |
1894 | do_invalidate_BAT(env, env->IBAT[0][nr], mask); | |
1895 | #else | |
1896 | do_inval = 1; | |
1897 | #endif | |
1898 | } | |
1899 | if (value & 0x40) { | |
1900 | #if !defined(FLUSH_ALL_TLBS) | |
1901 | mask = (value << 17) & 0x0FFE0000UL; | |
1902 | do_invalidate_BAT(env, env->IBAT[0][nr], mask); | |
1903 | #else | |
1904 | do_inval = 1; | |
1905 | #endif | |
1906 | } | |
1907 | env->IBAT[1][nr] = value; | |
1908 | env->DBAT[1][nr] = value; | |
1909 | #if defined(FLUSH_ALL_TLBS) | |
1910 | if (do_inval) | |
1911 | tlb_flush(env, 1); | |
1912 | #endif | |
1913 | } | |
1914 | } | |
1915 | ||
0a032cbe JM |
1916 | /*****************************************************************************/ |
1917 | /* TLB management */ | |
1918 | void ppc_tlb_invalidate_all (CPUPPCState *env) | |
1919 | { | |
daf4f96e JM |
1920 | switch (env->mmu_model) { |
1921 | case POWERPC_MMU_SOFT_6xx: | |
7dbe11ac | 1922 | case POWERPC_MMU_SOFT_74xx: |
0a032cbe | 1923 | ppc6xx_tlb_invalidate_all(env); |
daf4f96e JM |
1924 | break; |
1925 | case POWERPC_MMU_SOFT_4xx: | |
1926 | case POWERPC_MMU_SOFT_4xx_Z: | |
0a032cbe | 1927 | ppc4xx_tlb_invalidate_all(env); |
daf4f96e | 1928 | break; |
b4095fed | 1929 | case POWERPC_MMU_REAL: |
7dbe11ac JM |
1930 | cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n"); |
1931 | break; | |
b4095fed JM |
1932 | case POWERPC_MMU_MPC8xx: |
1933 | /* XXX: TODO */ | |
1934 | cpu_abort(env, "MPC8xx MMU model is not implemented\n"); | |
1935 | break; | |
7dbe11ac JM |
1936 | case POWERPC_MMU_BOOKE: |
1937 | /* XXX: TODO */ | |
b4095fed | 1938 | cpu_abort(env, "BookE MMU model is not implemented\n"); |
7dbe11ac JM |
1939 | break; |
1940 | case POWERPC_MMU_BOOKE_FSL: | |
1941 | /* XXX: TODO */ | |
da07cf59 AL |
1942 | if (!kvm_enabled()) |
1943 | cpu_abort(env, "BookE MMU model is not implemented\n"); | |
7dbe11ac | 1944 | break; |
7dbe11ac | 1945 | case POWERPC_MMU_32B: |
faadf50e | 1946 | case POWERPC_MMU_601: |
00af685f | 1947 | #if defined(TARGET_PPC64) |
add78955 | 1948 | case POWERPC_MMU_620: |
7dbe11ac | 1949 | case POWERPC_MMU_64B: |
00af685f | 1950 | #endif /* defined(TARGET_PPC64) */ |
0a032cbe | 1951 | tlb_flush(env, 1); |
daf4f96e | 1952 | break; |
00af685f JM |
1953 | default: |
1954 | /* XXX: TODO */ | |
12de9a39 | 1955 | cpu_abort(env, "Unknown MMU model\n"); |
00af685f | 1956 | break; |
0a032cbe JM |
1957 | } |
1958 | } | |
1959 | ||
daf4f96e JM |
1960 | void ppc_tlb_invalidate_one (CPUPPCState *env, target_ulong addr) |
1961 | { | |
1962 | #if !defined(FLUSH_ALL_TLBS) | |
1963 | addr &= TARGET_PAGE_MASK; | |
1964 | switch (env->mmu_model) { | |
1965 | case POWERPC_MMU_SOFT_6xx: | |
7dbe11ac | 1966 | case POWERPC_MMU_SOFT_74xx: |
daf4f96e JM |
1967 | ppc6xx_tlb_invalidate_virt(env, addr, 0); |
1968 | if (env->id_tlbs == 1) | |
1969 | ppc6xx_tlb_invalidate_virt(env, addr, 1); | |
1970 | break; | |
1971 | case POWERPC_MMU_SOFT_4xx: | |
1972 | case POWERPC_MMU_SOFT_4xx_Z: | |
1973 | ppc4xx_tlb_invalidate_virt(env, addr, env->spr[SPR_40x_PID]); | |
1974 | break; | |
b4095fed | 1975 | case POWERPC_MMU_REAL: |
7dbe11ac JM |
1976 | cpu_abort(env, "No TLB for PowerPC 4xx in real mode\n"); |
1977 | break; | |
b4095fed JM |
1978 | case POWERPC_MMU_MPC8xx: |
1979 | /* XXX: TODO */ | |
1980 | cpu_abort(env, "MPC8xx MMU model is not implemented\n"); | |
1981 | break; | |
7dbe11ac JM |
1982 | case POWERPC_MMU_BOOKE: |
1983 | /* XXX: TODO */ | |
b4095fed | 1984 | cpu_abort(env, "BookE MMU model is not implemented\n"); |
7dbe11ac JM |
1985 | break; |
1986 | case POWERPC_MMU_BOOKE_FSL: | |
1987 | /* XXX: TODO */ | |
b4095fed | 1988 | cpu_abort(env, "BookE FSL MMU model is not implemented\n"); |
7dbe11ac JM |
1989 | break; |
1990 | case POWERPC_MMU_32B: | |
faadf50e | 1991 | case POWERPC_MMU_601: |
daf4f96e | 1992 | /* tlbie invalidate TLBs for all segments */ |
6f2d8978 | 1993 | addr &= ~((target_ulong)-1ULL << 28); |
daf4f96e JM |
1994 | /* XXX: this case should be optimized, |
1995 | * giving a mask to tlb_flush_page | |
1996 | */ | |
1997 | tlb_flush_page(env, addr | (0x0 << 28)); | |
1998 | tlb_flush_page(env, addr | (0x1 << 28)); | |
1999 | tlb_flush_page(env, addr | (0x2 << 28)); | |
2000 | tlb_flush_page(env, addr | (0x3 << 28)); | |
2001 | tlb_flush_page(env, addr | (0x4 << 28)); | |
2002 | tlb_flush_page(env, addr | (0x5 << 28)); | |
2003 | tlb_flush_page(env, addr | (0x6 << 28)); | |
2004 | tlb_flush_page(env, addr | (0x7 << 28)); | |
2005 | tlb_flush_page(env, addr | (0x8 << 28)); | |
2006 | tlb_flush_page(env, addr | (0x9 << 28)); | |
2007 | tlb_flush_page(env, addr | (0xA << 28)); | |
2008 | tlb_flush_page(env, addr | (0xB << 28)); | |
2009 | tlb_flush_page(env, addr | (0xC << 28)); | |
2010 | tlb_flush_page(env, addr | (0xD << 28)); | |
2011 | tlb_flush_page(env, addr | (0xE << 28)); | |
2012 | tlb_flush_page(env, addr | (0xF << 28)); | |
7dbe11ac | 2013 | break; |
00af685f | 2014 | #if defined(TARGET_PPC64) |
add78955 | 2015 | case POWERPC_MMU_620: |
7dbe11ac | 2016 | case POWERPC_MMU_64B: |
7dbe11ac JM |
2017 | /* tlbie invalidate TLBs for all segments */ |
2018 | /* XXX: given the fact that there are too many segments to invalidate, | |
00af685f | 2019 | * and we still don't have a tlb_flush_mask(env, n, mask) in Qemu, |
7dbe11ac JM |
2020 | * we just invalidate all TLBs |
2021 | */ | |
2022 | tlb_flush(env, 1); | |
2023 | break; | |
00af685f JM |
2024 | #endif /* defined(TARGET_PPC64) */ |
2025 | default: | |
2026 | /* XXX: TODO */ | |
12de9a39 | 2027 | cpu_abort(env, "Unknown MMU model\n"); |
00af685f | 2028 | break; |
daf4f96e JM |
2029 | } |
2030 | #else | |
2031 | ppc_tlb_invalidate_all(env); | |
2032 | #endif | |
2033 | } | |
2034 | ||
3fc6c082 FB |
2035 | /*****************************************************************************/ |
2036 | /* Special registers manipulation */ | |
d9bce9d9 | 2037 | #if defined(TARGET_PPC64) |
d9bce9d9 JM |
2038 | void ppc_store_asr (CPUPPCState *env, target_ulong value) |
2039 | { | |
2040 | if (env->asr != value) { | |
2041 | env->asr = value; | |
2042 | tlb_flush(env, 1); | |
2043 | } | |
2044 | } | |
2045 | #endif | |
2046 | ||
45d827d2 | 2047 | void ppc_store_sdr1 (CPUPPCState *env, target_ulong value) |
3fc6c082 FB |
2048 | { |
2049 | #if defined (DEBUG_MMU) | |
2050 | if (loglevel != 0) { | |
6b542af7 | 2051 | fprintf(logfile, "%s: " ADDRX "\n", __func__, value); |
3fc6c082 FB |
2052 | } |
2053 | #endif | |
2054 | if (env->sdr1 != value) { | |
12de9a39 JM |
2055 | /* XXX: for PowerPC 64, should check that the HTABSIZE value |
2056 | * is <= 28 | |
2057 | */ | |
3fc6c082 | 2058 | env->sdr1 = value; |
76a66253 | 2059 | tlb_flush(env, 1); |
3fc6c082 FB |
2060 | } |
2061 | } | |
2062 | ||
45d827d2 | 2063 | void ppc_store_sr (CPUPPCState *env, int srnum, target_ulong value) |
3fc6c082 FB |
2064 | { |
2065 | #if defined (DEBUG_MMU) | |
2066 | if (loglevel != 0) { | |
6b542af7 | 2067 | fprintf(logfile, "%s: reg=%d " ADDRX " " ADDRX "\n", |
1b9eb036 | 2068 | __func__, srnum, value, env->sr[srnum]); |
3fc6c082 FB |
2069 | } |
2070 | #endif | |
2071 | if (env->sr[srnum] != value) { | |
2072 | env->sr[srnum] = value; | |
2073 | #if !defined(FLUSH_ALL_TLBS) && 0 | |
2074 | { | |
2075 | target_ulong page, end; | |
2076 | /* Invalidate 256 MB of virtual memory */ | |
2077 | page = (16 << 20) * srnum; | |
2078 | end = page + (16 << 20); | |
2079 | for (; page != end; page += TARGET_PAGE_SIZE) | |
2080 | tlb_flush_page(env, page); | |
2081 | } | |
2082 | #else | |
76a66253 | 2083 | tlb_flush(env, 1); |
3fc6c082 FB |
2084 | #endif |
2085 | } | |
2086 | } | |
76a66253 | 2087 | #endif /* !defined (CONFIG_USER_ONLY) */ |
3fc6c082 | 2088 | |
76a66253 | 2089 | /* GDBstub can read and write MSR... */ |
0411a972 | 2090 | void ppc_store_msr (CPUPPCState *env, target_ulong value) |
3fc6c082 | 2091 | { |
a4f30719 | 2092 | hreg_store_msr(env, value, 0); |
3fc6c082 FB |
2093 | } |
2094 | ||
2095 | /*****************************************************************************/ | |
2096 | /* Exception processing */ | |
18fba28c | 2097 | #if defined (CONFIG_USER_ONLY) |
9a64fbe4 | 2098 | void do_interrupt (CPUState *env) |
79aceca5 | 2099 | { |
e1833e1f JM |
2100 | env->exception_index = POWERPC_EXCP_NONE; |
2101 | env->error_code = 0; | |
18fba28c | 2102 | } |
47103572 | 2103 | |
e9df014c | 2104 | void ppc_hw_interrupt (CPUState *env) |
47103572 | 2105 | { |
e1833e1f JM |
2106 | env->exception_index = POWERPC_EXCP_NONE; |
2107 | env->error_code = 0; | |
47103572 | 2108 | } |
76a66253 | 2109 | #else /* defined (CONFIG_USER_ONLY) */ |
a11b8151 | 2110 | static always_inline void dump_syscall (CPUState *env) |
d094807b | 2111 | { |
6b542af7 JM |
2112 | fprintf(logfile, "syscall r0=" REGX " r3=" REGX " r4=" REGX |
2113 | " r5=" REGX " r6=" REGX " nip=" ADDRX "\n", | |
2114 | ppc_dump_gpr(env, 0), ppc_dump_gpr(env, 3), ppc_dump_gpr(env, 4), | |
2115 | ppc_dump_gpr(env, 5), ppc_dump_gpr(env, 6), env->nip); | |
d094807b FB |
2116 | } |
2117 | ||
e1833e1f JM |
2118 | /* Note that this function should be greatly optimized |
2119 | * when called with a constant excp, from ppc_hw_interrupt | |
2120 | */ | |
2121 | static always_inline void powerpc_excp (CPUState *env, | |
2122 | int excp_model, int excp) | |
18fba28c | 2123 | { |
0411a972 | 2124 | target_ulong msr, new_msr, vector; |
e1833e1f | 2125 | int srr0, srr1, asrr0, asrr1; |
a4f30719 | 2126 | int lpes0, lpes1, lev; |
79aceca5 | 2127 | |
b172c56a JM |
2128 | if (0) { |
2129 | /* XXX: find a suitable condition to enable the hypervisor mode */ | |
2130 | lpes0 = (env->spr[SPR_LPCR] >> 1) & 1; | |
2131 | lpes1 = (env->spr[SPR_LPCR] >> 2) & 1; | |
2132 | } else { | |
2133 | /* Those values ensure we won't enter the hypervisor mode */ | |
2134 | lpes0 = 0; | |
2135 | lpes1 = 1; | |
2136 | } | |
2137 | ||
b769d8fe | 2138 | if (loglevel & CPU_LOG_INT) { |
6b542af7 | 2139 | fprintf(logfile, "Raise exception at " ADDRX " => %08x (%02x)\n", |
1b9eb036 | 2140 | env->nip, excp, env->error_code); |
b769d8fe | 2141 | } |
0411a972 JM |
2142 | msr = env->msr; |
2143 | new_msr = msr; | |
e1833e1f JM |
2144 | srr0 = SPR_SRR0; |
2145 | srr1 = SPR_SRR1; | |
2146 | asrr0 = -1; | |
2147 | asrr1 = -1; | |
2148 | msr &= ~((target_ulong)0x783F0000); | |
9a64fbe4 | 2149 | switch (excp) { |
e1833e1f JM |
2150 | case POWERPC_EXCP_NONE: |
2151 | /* Should never happen */ | |
2152 | return; | |
2153 | case POWERPC_EXCP_CRITICAL: /* Critical input */ | |
0411a972 | 2154 | new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */ |
e1833e1f | 2155 | switch (excp_model) { |
a750fc0b | 2156 | case POWERPC_EXCP_40x: |
e1833e1f JM |
2157 | srr0 = SPR_40x_SRR2; |
2158 | srr1 = SPR_40x_SRR3; | |
c62db105 | 2159 | break; |
a750fc0b | 2160 | case POWERPC_EXCP_BOOKE: |
e1833e1f JM |
2161 | srr0 = SPR_BOOKE_CSRR0; |
2162 | srr1 = SPR_BOOKE_CSRR1; | |
c62db105 | 2163 | break; |
e1833e1f | 2164 | case POWERPC_EXCP_G2: |
c62db105 | 2165 | break; |
e1833e1f JM |
2166 | default: |
2167 | goto excp_invalid; | |
2be0071f | 2168 | } |
9a64fbe4 | 2169 | goto store_next; |
e1833e1f JM |
2170 | case POWERPC_EXCP_MCHECK: /* Machine check exception */ |
2171 | if (msr_me == 0) { | |
e63ecc6f JM |
2172 | /* Machine check exception is not enabled. |
2173 | * Enter checkstop state. | |
2174 | */ | |
2175 | if (loglevel != 0) { | |
2176 | fprintf(logfile, "Machine check while not allowed. " | |
2177 | "Entering checkstop state\n"); | |
2178 | } else { | |
2179 | fprintf(stderr, "Machine check while not allowed. " | |
2180 | "Entering checkstop state\n"); | |
2181 | } | |
2182 | env->halted = 1; | |
2183 | env->interrupt_request |= CPU_INTERRUPT_EXITTB; | |
e1833e1f | 2184 | } |
0411a972 JM |
2185 | new_msr &= ~((target_ulong)1 << MSR_RI); |
2186 | new_msr &= ~((target_ulong)1 << MSR_ME); | |
b172c56a JM |
2187 | if (0) { |
2188 | /* XXX: find a suitable condition to enable the hypervisor mode */ | |
a4f30719 | 2189 | new_msr |= (target_ulong)MSR_HVB; |
b172c56a | 2190 | } |
e1833e1f JM |
2191 | /* XXX: should also have something loaded in DAR / DSISR */ |
2192 | switch (excp_model) { | |
a750fc0b | 2193 | case POWERPC_EXCP_40x: |
e1833e1f JM |
2194 | srr0 = SPR_40x_SRR2; |
2195 | srr1 = SPR_40x_SRR3; | |
c62db105 | 2196 | break; |
a750fc0b | 2197 | case POWERPC_EXCP_BOOKE: |
e1833e1f JM |
2198 | srr0 = SPR_BOOKE_MCSRR0; |
2199 | srr1 = SPR_BOOKE_MCSRR1; | |
2200 | asrr0 = SPR_BOOKE_CSRR0; | |
2201 | asrr1 = SPR_BOOKE_CSRR1; | |
c62db105 JM |
2202 | break; |
2203 | default: | |
2204 | break; | |
2be0071f | 2205 | } |
e1833e1f JM |
2206 | goto store_next; |
2207 | case POWERPC_EXCP_DSI: /* Data storage exception */ | |
a541f297 | 2208 | #if defined (DEBUG_EXCEPTIONS) |
4a057712 | 2209 | if (loglevel != 0) { |
6b542af7 JM |
2210 | fprintf(logfile, "DSI exception: DSISR=" ADDRX" DAR=" ADDRX "\n", |
2211 | env->spr[SPR_DSISR], env->spr[SPR_DAR]); | |
76a66253 | 2212 | } |
e1833e1f | 2213 | #endif |
0411a972 | 2214 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2215 | if (lpes1 == 0) |
a4f30719 | 2216 | new_msr |= (target_ulong)MSR_HVB; |
a541f297 | 2217 | goto store_next; |
e1833e1f | 2218 | case POWERPC_EXCP_ISI: /* Instruction storage exception */ |
a541f297 | 2219 | #if defined (DEBUG_EXCEPTIONS) |
76a66253 | 2220 | if (loglevel != 0) { |
6b542af7 JM |
2221 | fprintf(logfile, "ISI exception: msr=" ADDRX ", nip=" ADDRX "\n", |
2222 | msr, env->nip); | |
76a66253 | 2223 | } |
a541f297 | 2224 | #endif |
0411a972 | 2225 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2226 | if (lpes1 == 0) |
a4f30719 | 2227 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f | 2228 | msr |= env->error_code; |
9a64fbe4 | 2229 | goto store_next; |
e1833e1f | 2230 | case POWERPC_EXCP_EXTERNAL: /* External input */ |
0411a972 | 2231 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2232 | if (lpes0 == 1) |
a4f30719 | 2233 | new_msr |= (target_ulong)MSR_HVB; |
9a64fbe4 | 2234 | goto store_next; |
e1833e1f | 2235 | case POWERPC_EXCP_ALIGN: /* Alignment exception */ |
0411a972 | 2236 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2237 | if (lpes1 == 0) |
a4f30719 | 2238 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f JM |
2239 | /* XXX: this is false */ |
2240 | /* Get rS/rD and rA from faulting opcode */ | |
2241 | env->spr[SPR_DSISR] |= (ldl_code((env->nip - 4)) & 0x03FF0000) >> 16; | |
9a64fbe4 | 2242 | goto store_current; |
e1833e1f | 2243 | case POWERPC_EXCP_PROGRAM: /* Program exception */ |
9a64fbe4 | 2244 | switch (env->error_code & ~0xF) { |
e1833e1f JM |
2245 | case POWERPC_EXCP_FP: |
2246 | if ((msr_fe0 == 0 && msr_fe1 == 0) || msr_fp == 0) { | |
9a64fbe4 | 2247 | #if defined (DEBUG_EXCEPTIONS) |
4a057712 | 2248 | if (loglevel != 0) { |
a496775f JM |
2249 | fprintf(logfile, "Ignore floating point exception\n"); |
2250 | } | |
9a64fbe4 | 2251 | #endif |
7c58044c JM |
2252 | env->exception_index = POWERPC_EXCP_NONE; |
2253 | env->error_code = 0; | |
9a64fbe4 | 2254 | return; |
76a66253 | 2255 | } |
0411a972 | 2256 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2257 | if (lpes1 == 0) |
a4f30719 | 2258 | new_msr |= (target_ulong)MSR_HVB; |
9a64fbe4 | 2259 | msr |= 0x00100000; |
5b52b991 JM |
2260 | if (msr_fe0 == msr_fe1) |
2261 | goto store_next; | |
2262 | msr |= 0x00010000; | |
76a66253 | 2263 | break; |
e1833e1f | 2264 | case POWERPC_EXCP_INVAL: |
a496775f | 2265 | #if defined (DEBUG_EXCEPTIONS) |
4a057712 | 2266 | if (loglevel != 0) { |
6b542af7 | 2267 | fprintf(logfile, "Invalid instruction at " ADDRX "\n", |
a496775f JM |
2268 | env->nip); |
2269 | } | |
e1833e1f | 2270 | #endif |
0411a972 | 2271 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2272 | if (lpes1 == 0) |
a4f30719 | 2273 | new_msr |= (target_ulong)MSR_HVB; |
9a64fbe4 | 2274 | msr |= 0x00080000; |
76a66253 | 2275 | break; |
e1833e1f | 2276 | case POWERPC_EXCP_PRIV: |
0411a972 | 2277 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2278 | if (lpes1 == 0) |
a4f30719 | 2279 | new_msr |= (target_ulong)MSR_HVB; |
9a64fbe4 | 2280 | msr |= 0x00040000; |
76a66253 | 2281 | break; |
e1833e1f | 2282 | case POWERPC_EXCP_TRAP: |
0411a972 | 2283 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2284 | if (lpes1 == 0) |
a4f30719 | 2285 | new_msr |= (target_ulong)MSR_HVB; |
9a64fbe4 FB |
2286 | msr |= 0x00020000; |
2287 | break; | |
2288 | default: | |
2289 | /* Should never occur */ | |
e1833e1f JM |
2290 | cpu_abort(env, "Invalid program exception %d. Aborting\n", |
2291 | env->error_code); | |
76a66253 JM |
2292 | break; |
2293 | } | |
5b52b991 | 2294 | goto store_current; |
e1833e1f | 2295 | case POWERPC_EXCP_FPU: /* Floating-point unavailable exception */ |
0411a972 | 2296 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2297 | if (lpes1 == 0) |
a4f30719 | 2298 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f JM |
2299 | goto store_current; |
2300 | case POWERPC_EXCP_SYSCALL: /* System call exception */ | |
d094807b FB |
2301 | /* NOTE: this is a temporary hack to support graphics OSI |
2302 | calls from the MOL driver */ | |
e1833e1f | 2303 | /* XXX: To be removed */ |
d094807b FB |
2304 | if (env->gpr[3] == 0x113724fa && env->gpr[4] == 0x77810f9b && |
2305 | env->osi_call) { | |
7c58044c JM |
2306 | if (env->osi_call(env) != 0) { |
2307 | env->exception_index = POWERPC_EXCP_NONE; | |
2308 | env->error_code = 0; | |
d094807b | 2309 | return; |
7c58044c | 2310 | } |
d094807b | 2311 | } |
b769d8fe | 2312 | if (loglevel & CPU_LOG_INT) { |
d094807b | 2313 | dump_syscall(env); |
b769d8fe | 2314 | } |
0411a972 | 2315 | new_msr &= ~((target_ulong)1 << MSR_RI); |
f9fdea6b | 2316 | lev = env->error_code; |
e1833e1f | 2317 | if (lev == 1 || (lpes0 == 0 && lpes1 == 0)) |
a4f30719 | 2318 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f JM |
2319 | goto store_next; |
2320 | case POWERPC_EXCP_APU: /* Auxiliary processor unavailable */ | |
0411a972 | 2321 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f JM |
2322 | goto store_current; |
2323 | case POWERPC_EXCP_DECR: /* Decrementer exception */ | |
0411a972 | 2324 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2325 | if (lpes1 == 0) |
a4f30719 | 2326 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f JM |
2327 | goto store_next; |
2328 | case POWERPC_EXCP_FIT: /* Fixed-interval timer interrupt */ | |
2329 | /* FIT on 4xx */ | |
2330 | #if defined (DEBUG_EXCEPTIONS) | |
2331 | if (loglevel != 0) | |
2332 | fprintf(logfile, "FIT exception\n"); | |
2333 | #endif | |
0411a972 | 2334 | new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */ |
9a64fbe4 | 2335 | goto store_next; |
e1833e1f JM |
2336 | case POWERPC_EXCP_WDT: /* Watchdog timer interrupt */ |
2337 | #if defined (DEBUG_EXCEPTIONS) | |
2338 | if (loglevel != 0) | |
2339 | fprintf(logfile, "WDT exception\n"); | |
2340 | #endif | |
2341 | switch (excp_model) { | |
2342 | case POWERPC_EXCP_BOOKE: | |
2343 | srr0 = SPR_BOOKE_CSRR0; | |
2344 | srr1 = SPR_BOOKE_CSRR1; | |
2345 | break; | |
2346 | default: | |
2347 | break; | |
2348 | } | |
0411a972 | 2349 | new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */ |
2be0071f | 2350 | goto store_next; |
e1833e1f | 2351 | case POWERPC_EXCP_DTLB: /* Data TLB error */ |
0411a972 | 2352 | new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */ |
e1833e1f JM |
2353 | goto store_next; |
2354 | case POWERPC_EXCP_ITLB: /* Instruction TLB error */ | |
0411a972 | 2355 | new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */ |
e1833e1f JM |
2356 | goto store_next; |
2357 | case POWERPC_EXCP_DEBUG: /* Debug interrupt */ | |
2358 | switch (excp_model) { | |
2359 | case POWERPC_EXCP_BOOKE: | |
2360 | srr0 = SPR_BOOKE_DSRR0; | |
2361 | srr1 = SPR_BOOKE_DSRR1; | |
2362 | asrr0 = SPR_BOOKE_CSRR0; | |
2363 | asrr1 = SPR_BOOKE_CSRR1; | |
2364 | break; | |
2365 | default: | |
2366 | break; | |
2367 | } | |
2be0071f | 2368 | /* XXX: TODO */ |
e1833e1f | 2369 | cpu_abort(env, "Debug exception is not implemented yet !\n"); |
2be0071f | 2370 | goto store_next; |
e1833e1f | 2371 | case POWERPC_EXCP_SPEU: /* SPE/embedded floating-point unavailable */ |
0411a972 | 2372 | new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */ |
e1833e1f JM |
2373 | goto store_current; |
2374 | case POWERPC_EXCP_EFPDI: /* Embedded floating-point data interrupt */ | |
2be0071f | 2375 | /* XXX: TODO */ |
e1833e1f | 2376 | cpu_abort(env, "Embedded floating point data exception " |
2be0071f FB |
2377 | "is not implemented yet !\n"); |
2378 | goto store_next; | |
e1833e1f | 2379 | case POWERPC_EXCP_EFPRI: /* Embedded floating-point round interrupt */ |
2be0071f | 2380 | /* XXX: TODO */ |
e1833e1f JM |
2381 | cpu_abort(env, "Embedded floating point round exception " |
2382 | "is not implemented yet !\n"); | |
9a64fbe4 | 2383 | goto store_next; |
e1833e1f | 2384 | case POWERPC_EXCP_EPERFM: /* Embedded performance monitor interrupt */ |
0411a972 | 2385 | new_msr &= ~((target_ulong)1 << MSR_RI); |
2be0071f FB |
2386 | /* XXX: TODO */ |
2387 | cpu_abort(env, | |
e1833e1f | 2388 | "Performance counter exception is not implemented yet !\n"); |
9a64fbe4 | 2389 | goto store_next; |
e1833e1f | 2390 | case POWERPC_EXCP_DOORI: /* Embedded doorbell interrupt */ |
76a66253 | 2391 | /* XXX: TODO */ |
e1833e1f JM |
2392 | cpu_abort(env, |
2393 | "Embedded doorbell interrupt is not implemented yet !\n"); | |
2be0071f | 2394 | goto store_next; |
e1833e1f JM |
2395 | case POWERPC_EXCP_DOORCI: /* Embedded doorbell critical interrupt */ |
2396 | switch (excp_model) { | |
2397 | case POWERPC_EXCP_BOOKE: | |
2398 | srr0 = SPR_BOOKE_CSRR0; | |
2399 | srr1 = SPR_BOOKE_CSRR1; | |
a750fc0b | 2400 | break; |
2be0071f | 2401 | default: |
2be0071f FB |
2402 | break; |
2403 | } | |
e1833e1f JM |
2404 | /* XXX: TODO */ |
2405 | cpu_abort(env, "Embedded doorbell critical interrupt " | |
2406 | "is not implemented yet !\n"); | |
2407 | goto store_next; | |
e1833e1f | 2408 | case POWERPC_EXCP_RESET: /* System reset exception */ |
0411a972 | 2409 | new_msr &= ~((target_ulong)1 << MSR_RI); |
a4f30719 JM |
2410 | if (0) { |
2411 | /* XXX: find a suitable condition to enable the hypervisor mode */ | |
2412 | new_msr |= (target_ulong)MSR_HVB; | |
2413 | } | |
e1833e1f | 2414 | goto store_next; |
e1833e1f | 2415 | case POWERPC_EXCP_DSEG: /* Data segment exception */ |
0411a972 | 2416 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2417 | if (lpes1 == 0) |
a4f30719 | 2418 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f JM |
2419 | goto store_next; |
2420 | case POWERPC_EXCP_ISEG: /* Instruction segment exception */ | |
0411a972 | 2421 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2422 | if (lpes1 == 0) |
a4f30719 | 2423 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f | 2424 | goto store_next; |
e1833e1f JM |
2425 | case POWERPC_EXCP_HDECR: /* Hypervisor decrementer exception */ |
2426 | srr0 = SPR_HSRR0; | |
f9fdea6b | 2427 | srr1 = SPR_HSRR1; |
a4f30719 | 2428 | new_msr |= (target_ulong)MSR_HVB; |
b172c56a | 2429 | goto store_next; |
e1833e1f | 2430 | case POWERPC_EXCP_TRACE: /* Trace exception */ |
0411a972 | 2431 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2432 | if (lpes1 == 0) |
a4f30719 | 2433 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f | 2434 | goto store_next; |
e1833e1f JM |
2435 | case POWERPC_EXCP_HDSI: /* Hypervisor data storage exception */ |
2436 | srr0 = SPR_HSRR0; | |
f9fdea6b | 2437 | srr1 = SPR_HSRR1; |
a4f30719 | 2438 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f JM |
2439 | goto store_next; |
2440 | case POWERPC_EXCP_HISI: /* Hypervisor instruction storage exception */ | |
2441 | srr0 = SPR_HSRR0; | |
f9fdea6b | 2442 | srr1 = SPR_HSRR1; |
a4f30719 | 2443 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f JM |
2444 | goto store_next; |
2445 | case POWERPC_EXCP_HDSEG: /* Hypervisor data segment exception */ | |
2446 | srr0 = SPR_HSRR0; | |
f9fdea6b | 2447 | srr1 = SPR_HSRR1; |
a4f30719 | 2448 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f JM |
2449 | goto store_next; |
2450 | case POWERPC_EXCP_HISEG: /* Hypervisor instruction segment exception */ | |
2451 | srr0 = SPR_HSRR0; | |
f9fdea6b | 2452 | srr1 = SPR_HSRR1; |
a4f30719 | 2453 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f | 2454 | goto store_next; |
e1833e1f | 2455 | case POWERPC_EXCP_VPU: /* Vector unavailable exception */ |
0411a972 | 2456 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2457 | if (lpes1 == 0) |
a4f30719 | 2458 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f JM |
2459 | goto store_current; |
2460 | case POWERPC_EXCP_PIT: /* Programmable interval timer interrupt */ | |
a496775f | 2461 | #if defined (DEBUG_EXCEPTIONS) |
e1833e1f JM |
2462 | if (loglevel != 0) |
2463 | fprintf(logfile, "PIT exception\n"); | |
2464 | #endif | |
0411a972 | 2465 | new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */ |
e1833e1f JM |
2466 | goto store_next; |
2467 | case POWERPC_EXCP_IO: /* IO error exception */ | |
2468 | /* XXX: TODO */ | |
2469 | cpu_abort(env, "601 IO error exception is not implemented yet !\n"); | |
2470 | goto store_next; | |
2471 | case POWERPC_EXCP_RUNM: /* Run mode exception */ | |
2472 | /* XXX: TODO */ | |
2473 | cpu_abort(env, "601 run mode exception is not implemented yet !\n"); | |
2474 | goto store_next; | |
2475 | case POWERPC_EXCP_EMUL: /* Emulation trap exception */ | |
2476 | /* XXX: TODO */ | |
2477 | cpu_abort(env, "602 emulation trap exception " | |
2478 | "is not implemented yet !\n"); | |
2479 | goto store_next; | |
2480 | case POWERPC_EXCP_IFTLB: /* Instruction fetch TLB error */ | |
0411a972 | 2481 | new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */ |
a4f30719 JM |
2482 | if (lpes1 == 0) /* XXX: check this */ |
2483 | new_msr |= (target_ulong)MSR_HVB; | |
e1833e1f | 2484 | switch (excp_model) { |
a750fc0b JM |
2485 | case POWERPC_EXCP_602: |
2486 | case POWERPC_EXCP_603: | |
2487 | case POWERPC_EXCP_603E: | |
2488 | case POWERPC_EXCP_G2: | |
e1833e1f | 2489 | goto tlb_miss_tgpr; |
a750fc0b | 2490 | case POWERPC_EXCP_7x5: |
76a66253 | 2491 | goto tlb_miss; |
7dbe11ac JM |
2492 | case POWERPC_EXCP_74xx: |
2493 | goto tlb_miss_74xx; | |
2be0071f | 2494 | default: |
e1833e1f | 2495 | cpu_abort(env, "Invalid instruction TLB miss exception\n"); |
2be0071f FB |
2496 | break; |
2497 | } | |
e1833e1f JM |
2498 | break; |
2499 | case POWERPC_EXCP_DLTLB: /* Data load TLB miss */ | |
0411a972 | 2500 | new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */ |
a4f30719 JM |
2501 | if (lpes1 == 0) /* XXX: check this */ |
2502 | new_msr |= (target_ulong)MSR_HVB; | |
e1833e1f | 2503 | switch (excp_model) { |
a750fc0b JM |
2504 | case POWERPC_EXCP_602: |
2505 | case POWERPC_EXCP_603: | |
2506 | case POWERPC_EXCP_603E: | |
2507 | case POWERPC_EXCP_G2: | |
e1833e1f | 2508 | goto tlb_miss_tgpr; |
a750fc0b | 2509 | case POWERPC_EXCP_7x5: |
76a66253 | 2510 | goto tlb_miss; |
7dbe11ac JM |
2511 | case POWERPC_EXCP_74xx: |
2512 | goto tlb_miss_74xx; | |
2be0071f | 2513 | default: |
e1833e1f | 2514 | cpu_abort(env, "Invalid data load TLB miss exception\n"); |
2be0071f FB |
2515 | break; |
2516 | } | |
e1833e1f JM |
2517 | break; |
2518 | case POWERPC_EXCP_DSTLB: /* Data store TLB miss */ | |
0411a972 | 2519 | new_msr &= ~((target_ulong)1 << MSR_RI); /* XXX: check this */ |
a4f30719 JM |
2520 | if (lpes1 == 0) /* XXX: check this */ |
2521 | new_msr |= (target_ulong)MSR_HVB; | |
e1833e1f | 2522 | switch (excp_model) { |
a750fc0b JM |
2523 | case POWERPC_EXCP_602: |
2524 | case POWERPC_EXCP_603: | |
2525 | case POWERPC_EXCP_603E: | |
2526 | case POWERPC_EXCP_G2: | |
e1833e1f | 2527 | tlb_miss_tgpr: |
76a66253 | 2528 | /* Swap temporary saved registers with GPRs */ |
0411a972 JM |
2529 | if (!(new_msr & ((target_ulong)1 << MSR_TGPR))) { |
2530 | new_msr |= (target_ulong)1 << MSR_TGPR; | |
2531 | hreg_swap_gpr_tgpr(env); | |
2532 | } | |
e1833e1f JM |
2533 | goto tlb_miss; |
2534 | case POWERPC_EXCP_7x5: | |
2535 | tlb_miss: | |
2be0071f FB |
2536 | #if defined (DEBUG_SOFTWARE_TLB) |
2537 | if (loglevel != 0) { | |
76a66253 JM |
2538 | const unsigned char *es; |
2539 | target_ulong *miss, *cmp; | |
2540 | int en; | |
1e6784f9 | 2541 | if (excp == POWERPC_EXCP_IFTLB) { |
76a66253 JM |
2542 | es = "I"; |
2543 | en = 'I'; | |
2544 | miss = &env->spr[SPR_IMISS]; | |
2545 | cmp = &env->spr[SPR_ICMP]; | |
2546 | } else { | |
1e6784f9 | 2547 | if (excp == POWERPC_EXCP_DLTLB) |
76a66253 JM |
2548 | es = "DL"; |
2549 | else | |
2550 | es = "DS"; | |
2551 | en = 'D'; | |
2552 | miss = &env->spr[SPR_DMISS]; | |
2553 | cmp = &env->spr[SPR_DCMP]; | |
2554 | } | |
1b9eb036 | 2555 | fprintf(logfile, "6xx %sTLB miss: %cM " ADDRX " %cC " ADDRX |
4a057712 | 2556 | " H1 " ADDRX " H2 " ADDRX " %08x\n", |
1b9eb036 | 2557 | es, en, *miss, en, *cmp, |
76a66253 | 2558 | env->spr[SPR_HASH1], env->spr[SPR_HASH2], |
2be0071f FB |
2559 | env->error_code); |
2560 | } | |
9a64fbe4 | 2561 | #endif |
2be0071f FB |
2562 | msr |= env->crf[0] << 28; |
2563 | msr |= env->error_code; /* key, D/I, S/L bits */ | |
2564 | /* Set way using a LRU mechanism */ | |
76a66253 | 2565 | msr |= ((env->last_way + 1) & (env->nb_ways - 1)) << 17; |
c62db105 | 2566 | break; |
7dbe11ac JM |
2567 | case POWERPC_EXCP_74xx: |
2568 | tlb_miss_74xx: | |
2569 | #if defined (DEBUG_SOFTWARE_TLB) | |
2570 | if (loglevel != 0) { | |
2571 | const unsigned char *es; | |
2572 | target_ulong *miss, *cmp; | |
2573 | int en; | |
2574 | if (excp == POWERPC_EXCP_IFTLB) { | |
2575 | es = "I"; | |
2576 | en = 'I'; | |
0411a972 JM |
2577 | miss = &env->spr[SPR_TLBMISS]; |
2578 | cmp = &env->spr[SPR_PTEHI]; | |
7dbe11ac JM |
2579 | } else { |
2580 | if (excp == POWERPC_EXCP_DLTLB) | |
2581 | es = "DL"; | |
2582 | else | |
2583 | es = "DS"; | |
2584 | en = 'D'; | |
2585 | miss = &env->spr[SPR_TLBMISS]; | |
2586 | cmp = &env->spr[SPR_PTEHI]; | |
2587 | } | |
2588 | fprintf(logfile, "74xx %sTLB miss: %cM " ADDRX " %cC " ADDRX | |
2589 | " %08x\n", | |
2590 | es, en, *miss, en, *cmp, env->error_code); | |
2591 | } | |
2592 | #endif | |
2593 | msr |= env->error_code; /* key bit */ | |
2594 | break; | |
2be0071f | 2595 | default: |
e1833e1f | 2596 | cpu_abort(env, "Invalid data store TLB miss exception\n"); |
2be0071f FB |
2597 | break; |
2598 | } | |
e1833e1f JM |
2599 | goto store_next; |
2600 | case POWERPC_EXCP_FPA: /* Floating-point assist exception */ | |
2601 | /* XXX: TODO */ | |
2602 | cpu_abort(env, "Floating point assist exception " | |
2603 | "is not implemented yet !\n"); | |
2604 | goto store_next; | |
b4095fed JM |
2605 | case POWERPC_EXCP_DABR: /* Data address breakpoint */ |
2606 | /* XXX: TODO */ | |
2607 | cpu_abort(env, "DABR exception is not implemented yet !\n"); | |
2608 | goto store_next; | |
e1833e1f JM |
2609 | case POWERPC_EXCP_IABR: /* Instruction address breakpoint */ |
2610 | /* XXX: TODO */ | |
2611 | cpu_abort(env, "IABR exception is not implemented yet !\n"); | |
2612 | goto store_next; | |
2613 | case POWERPC_EXCP_SMI: /* System management interrupt */ | |
2614 | /* XXX: TODO */ | |
2615 | cpu_abort(env, "SMI exception is not implemented yet !\n"); | |
2616 | goto store_next; | |
2617 | case POWERPC_EXCP_THERM: /* Thermal interrupt */ | |
2618 | /* XXX: TODO */ | |
2619 | cpu_abort(env, "Thermal management exception " | |
2620 | "is not implemented yet !\n"); | |
2621 | goto store_next; | |
2622 | case POWERPC_EXCP_PERFM: /* Embedded performance monitor interrupt */ | |
0411a972 | 2623 | new_msr &= ~((target_ulong)1 << MSR_RI); |
e1833e1f | 2624 | if (lpes1 == 0) |
a4f30719 | 2625 | new_msr |= (target_ulong)MSR_HVB; |
e1833e1f JM |
2626 | /* XXX: TODO */ |
2627 | cpu_abort(env, | |
2628 | "Performance counter exception is not implemented yet !\n"); | |
2629 | goto store_next; | |
2630 | case POWERPC_EXCP_VPUA: /* Vector assist exception */ | |
2631 | /* XXX: TODO */ | |
2632 | cpu_abort(env, "VPU assist exception is not implemented yet !\n"); | |
2633 | goto store_next; | |
2634 | case POWERPC_EXCP_SOFTP: /* Soft patch exception */ | |
2635 | /* XXX: TODO */ | |
2636 | cpu_abort(env, | |
2637 | "970 soft-patch exception is not implemented yet !\n"); | |
2638 | goto store_next; | |
2639 | case POWERPC_EXCP_MAINT: /* Maintenance exception */ | |
2640 | /* XXX: TODO */ | |
2641 | cpu_abort(env, | |
2642 | "970 maintenance exception is not implemented yet !\n"); | |
2643 | goto store_next; | |
b4095fed JM |
2644 | case POWERPC_EXCP_MEXTBR: /* Maskable external breakpoint */ |
2645 | /* XXX: TODO */ | |
2646 | cpu_abort(env, "Maskable external exception " | |
2647 | "is not implemented yet !\n"); | |
2648 | goto store_next; | |
2649 | case POWERPC_EXCP_NMEXTBR: /* Non maskable external breakpoint */ | |
2650 | /* XXX: TODO */ | |
2651 | cpu_abort(env, "Non maskable external exception " | |
2652 | "is not implemented yet !\n"); | |
2653 | goto store_next; | |
2be0071f | 2654 | default: |
e1833e1f JM |
2655 | excp_invalid: |
2656 | cpu_abort(env, "Invalid PowerPC exception %d. Aborting\n", excp); | |
2657 | break; | |
9a64fbe4 | 2658 | store_current: |
2be0071f | 2659 | /* save current instruction location */ |
e1833e1f | 2660 | env->spr[srr0] = env->nip - 4; |
9a64fbe4 FB |
2661 | break; |
2662 | store_next: | |
2be0071f | 2663 | /* save next instruction location */ |
e1833e1f | 2664 | env->spr[srr0] = env->nip; |
9a64fbe4 FB |
2665 | break; |
2666 | } | |
e1833e1f JM |
2667 | /* Save MSR */ |
2668 | env->spr[srr1] = msr; | |
2669 | /* If any alternate SRR register are defined, duplicate saved values */ | |
2670 | if (asrr0 != -1) | |
2671 | env->spr[asrr0] = env->spr[srr0]; | |
2672 | if (asrr1 != -1) | |
2673 | env->spr[asrr1] = env->spr[srr1]; | |
2be0071f | 2674 | /* If we disactivated any translation, flush TLBs */ |
0411a972 | 2675 | if (new_msr & ((1 << MSR_IR) | (1 << MSR_DR))) |
2be0071f | 2676 | tlb_flush(env, 1); |
9a64fbe4 | 2677 | /* reload MSR with correct bits */ |
0411a972 JM |
2678 | new_msr &= ~((target_ulong)1 << MSR_EE); |
2679 | new_msr &= ~((target_ulong)1 << MSR_PR); | |
2680 | new_msr &= ~((target_ulong)1 << MSR_FP); | |
2681 | new_msr &= ~((target_ulong)1 << MSR_FE0); | |
2682 | new_msr &= ~((target_ulong)1 << MSR_SE); | |
2683 | new_msr &= ~((target_ulong)1 << MSR_BE); | |
2684 | new_msr &= ~((target_ulong)1 << MSR_FE1); | |
2685 | new_msr &= ~((target_ulong)1 << MSR_IR); | |
2686 | new_msr &= ~((target_ulong)1 << MSR_DR); | |
e1833e1f | 2687 | #if 0 /* Fix this: not on all targets */ |
0411a972 | 2688 | new_msr &= ~((target_ulong)1 << MSR_PMM); |
e1833e1f | 2689 | #endif |
0411a972 JM |
2690 | new_msr &= ~((target_ulong)1 << MSR_LE); |
2691 | if (msr_ile) | |
2692 | new_msr |= (target_ulong)1 << MSR_LE; | |
2693 | else | |
2694 | new_msr &= ~((target_ulong)1 << MSR_LE); | |
e1833e1f JM |
2695 | /* Jump to handler */ |
2696 | vector = env->excp_vectors[excp]; | |
6f2d8978 | 2697 | if (vector == (target_ulong)-1ULL) { |
e1833e1f JM |
2698 | cpu_abort(env, "Raised an exception without defined vector %d\n", |
2699 | excp); | |
2700 | } | |
2701 | vector |= env->excp_prefix; | |
c62db105 | 2702 | #if defined(TARGET_PPC64) |
e1833e1f | 2703 | if (excp_model == POWERPC_EXCP_BOOKE) { |
0411a972 JM |
2704 | if (!msr_icm) { |
2705 | new_msr &= ~((target_ulong)1 << MSR_CM); | |
e1833e1f | 2706 | vector = (uint32_t)vector; |
0411a972 JM |
2707 | } else { |
2708 | new_msr |= (target_ulong)1 << MSR_CM; | |
2709 | } | |
c62db105 | 2710 | } else { |
0411a972 JM |
2711 | if (!msr_isf) { |
2712 | new_msr &= ~((target_ulong)1 << MSR_SF); | |
e1833e1f | 2713 | vector = (uint32_t)vector; |
0411a972 JM |
2714 | } else { |
2715 | new_msr |= (target_ulong)1 << MSR_SF; | |
2716 | } | |
c62db105 | 2717 | } |
e1833e1f | 2718 | #endif |
0411a972 JM |
2719 | /* XXX: we don't use hreg_store_msr here as already have treated |
2720 | * any special case that could occur. Just store MSR and update hflags | |
2721 | */ | |
a4f30719 | 2722 | env->msr = new_msr & env->msr_mask; |
0411a972 | 2723 | hreg_compute_hflags(env); |
e1833e1f JM |
2724 | env->nip = vector; |
2725 | /* Reset exception state */ | |
2726 | env->exception_index = POWERPC_EXCP_NONE; | |
2727 | env->error_code = 0; | |
fb0eaffc | 2728 | } |
47103572 | 2729 | |
e1833e1f | 2730 | void do_interrupt (CPUState *env) |
47103572 | 2731 | { |
e1833e1f JM |
2732 | powerpc_excp(env, env->excp_model, env->exception_index); |
2733 | } | |
47103572 | 2734 | |
e1833e1f JM |
2735 | void ppc_hw_interrupt (CPUPPCState *env) |
2736 | { | |
f9fdea6b | 2737 | int hdice; |
f9fdea6b | 2738 | |
0411a972 | 2739 | #if 0 |
a496775f JM |
2740 | if (loglevel & CPU_LOG_INT) { |
2741 | fprintf(logfile, "%s: %p pending %08x req %08x me %d ee %d\n", | |
2742 | __func__, env, env->pending_interrupts, | |
0411a972 | 2743 | env->interrupt_request, (int)msr_me, (int)msr_ee); |
a496775f | 2744 | } |
47103572 | 2745 | #endif |
e1833e1f | 2746 | /* External reset */ |
47103572 | 2747 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_RESET)) { |
47103572 | 2748 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_RESET); |
e1833e1f JM |
2749 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_RESET); |
2750 | return; | |
2751 | } | |
2752 | /* Machine check exception */ | |
2753 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_MCK)) { | |
2754 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_MCK); | |
2755 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_MCHECK); | |
2756 | return; | |
47103572 | 2757 | } |
e1833e1f JM |
2758 | #if 0 /* TODO */ |
2759 | /* External debug exception */ | |
2760 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_DEBUG)) { | |
2761 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DEBUG); | |
2762 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_DEBUG); | |
2763 | return; | |
2764 | } | |
2765 | #endif | |
b172c56a JM |
2766 | if (0) { |
2767 | /* XXX: find a suitable condition to enable the hypervisor mode */ | |
2768 | hdice = env->spr[SPR_LPCR] & 1; | |
2769 | } else { | |
2770 | hdice = 0; | |
2771 | } | |
f9fdea6b | 2772 | if ((msr_ee != 0 || msr_hv == 0 || msr_pr != 0) && hdice != 0) { |
47103572 JM |
2773 | /* Hypervisor decrementer exception */ |
2774 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_HDECR)) { | |
47103572 | 2775 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_HDECR); |
e1833e1f JM |
2776 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_HDECR); |
2777 | return; | |
2778 | } | |
2779 | } | |
e1833e1f JM |
2780 | if (msr_ce != 0) { |
2781 | /* External critical interrupt */ | |
2782 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_CEXT)) { | |
2783 | /* Taking a critical external interrupt does not clear the external | |
2784 | * critical interrupt status | |
2785 | */ | |
2786 | #if 0 | |
2787 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CEXT); | |
47103572 | 2788 | #endif |
e1833e1f JM |
2789 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_CRITICAL); |
2790 | return; | |
2791 | } | |
2792 | } | |
2793 | if (msr_ee != 0) { | |
2794 | /* Watchdog timer on embedded PowerPC */ | |
2795 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_WDT)) { | |
2796 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_WDT); | |
2797 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_WDT); | |
2798 | return; | |
2799 | } | |
e1833e1f JM |
2800 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_CDOORBELL)) { |
2801 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_CDOORBELL); | |
2802 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORCI); | |
2803 | return; | |
2804 | } | |
e1833e1f JM |
2805 | /* Fixed interval timer on embedded PowerPC */ |
2806 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_FIT)) { | |
2807 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_FIT); | |
2808 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_FIT); | |
2809 | return; | |
2810 | } | |
2811 | /* Programmable interval timer on embedded PowerPC */ | |
2812 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_PIT)) { | |
2813 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PIT); | |
2814 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_PIT); | |
2815 | return; | |
2816 | } | |
47103572 JM |
2817 | /* Decrementer exception */ |
2818 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_DECR)) { | |
47103572 | 2819 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DECR); |
e1833e1f JM |
2820 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_DECR); |
2821 | return; | |
2822 | } | |
47103572 | 2823 | /* External interrupt */ |
e1833e1f | 2824 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_EXT)) { |
e9df014c JM |
2825 | /* Taking an external interrupt does not clear the external |
2826 | * interrupt status | |
2827 | */ | |
2828 | #if 0 | |
47103572 | 2829 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_EXT); |
e9df014c | 2830 | #endif |
e1833e1f JM |
2831 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_EXTERNAL); |
2832 | return; | |
2833 | } | |
e1833e1f JM |
2834 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_DOORBELL)) { |
2835 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_DOORBELL); | |
2836 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_DOORI); | |
2837 | return; | |
47103572 | 2838 | } |
e1833e1f JM |
2839 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_PERFM)) { |
2840 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_PERFM); | |
2841 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_PERFM); | |
2842 | return; | |
2843 | } | |
2844 | /* Thermal interrupt */ | |
2845 | if (env->pending_interrupts & (1 << PPC_INTERRUPT_THERM)) { | |
2846 | env->pending_interrupts &= ~(1 << PPC_INTERRUPT_THERM); | |
2847 | powerpc_excp(env, env->excp_model, POWERPC_EXCP_THERM); | |
2848 | return; | |
2849 | } | |
47103572 | 2850 | } |
47103572 | 2851 | } |
18fba28c | 2852 | #endif /* !CONFIG_USER_ONLY */ |
a496775f | 2853 | |
4a057712 JM |
2854 | void cpu_dump_rfi (target_ulong RA, target_ulong msr) |
2855 | { | |
2856 | FILE *f; | |
2857 | ||
2858 | if (logfile) { | |
2859 | f = logfile; | |
2860 | } else { | |
2861 | f = stdout; | |
2862 | return; | |
2863 | } | |
2864 | fprintf(f, "Return from exception at " ADDRX " with flags " ADDRX "\n", | |
2865 | RA, msr); | |
a496775f JM |
2866 | } |
2867 | ||
0a032cbe JM |
2868 | void cpu_ppc_reset (void *opaque) |
2869 | { | |
2870 | CPUPPCState *env; | |
0411a972 | 2871 | target_ulong msr; |
0a032cbe JM |
2872 | |
2873 | env = opaque; | |
0411a972 | 2874 | msr = (target_ulong)0; |
a4f30719 JM |
2875 | if (0) { |
2876 | /* XXX: find a suitable condition to enable the hypervisor mode */ | |
2877 | msr |= (target_ulong)MSR_HVB; | |
2878 | } | |
0411a972 JM |
2879 | msr |= (target_ulong)0 << MSR_AP; /* TO BE CHECKED */ |
2880 | msr |= (target_ulong)0 << MSR_SA; /* TO BE CHECKED */ | |
2881 | msr |= (target_ulong)1 << MSR_EP; | |
0a032cbe JM |
2882 | #if defined (DO_SINGLE_STEP) && 0 |
2883 | /* Single step trace mode */ | |
0411a972 JM |
2884 | msr |= (target_ulong)1 << MSR_SE; |
2885 | msr |= (target_ulong)1 << MSR_BE; | |
0a032cbe JM |
2886 | #endif |
2887 | #if defined(CONFIG_USER_ONLY) | |
0411a972 | 2888 | msr |= (target_ulong)1 << MSR_FP; /* Allow floating point usage */ |
4c2ab988 AJ |
2889 | msr |= (target_ulong)1 << MSR_VR; /* Allow altivec usage */ |
2890 | msr |= (target_ulong)1 << MSR_SPE; /* Allow SPE usage */ | |
0411a972 | 2891 | msr |= (target_ulong)1 << MSR_PR; |
fe463b7d | 2892 | env->msr = msr & env->msr_mask; |
fe33cc71 | 2893 | #else |
1c27f8fb | 2894 | env->nip = env->hreset_vector | env->excp_prefix; |
b4095fed | 2895 | if (env->mmu_model != POWERPC_MMU_REAL) |
141c8ae2 | 2896 | ppc_tlb_invalidate_all(env); |
0a032cbe | 2897 | #endif |
0411a972 | 2898 | hreg_compute_hflags(env); |
6f2d8978 | 2899 | env->reserve = (target_ulong)-1ULL; |
5eb7995e JM |
2900 | /* Be sure no exception or interrupt is pending */ |
2901 | env->pending_interrupts = 0; | |
e1833e1f JM |
2902 | env->exception_index = POWERPC_EXCP_NONE; |
2903 | env->error_code = 0; | |
5eb7995e JM |
2904 | /* Flush all TLBs */ |
2905 | tlb_flush(env, 1); | |
0a032cbe JM |
2906 | } |
2907 | ||
aaed909a | 2908 | CPUPPCState *cpu_ppc_init (const char *cpu_model) |
0a032cbe JM |
2909 | { |
2910 | CPUPPCState *env; | |
aaed909a FB |
2911 | const ppc_def_t *def; |
2912 | ||
2913 | def = cpu_ppc_find_by_name(cpu_model); | |
2914 | if (!def) | |
2915 | return NULL; | |
0a032cbe JM |
2916 | |
2917 | env = qemu_mallocz(sizeof(CPUPPCState)); | |
2918 | if (!env) | |
2919 | return NULL; | |
2920 | cpu_exec_init(env); | |
2e70f6ef | 2921 | ppc_translate_init(); |
01ba9816 | 2922 | env->cpu_model_str = cpu_model; |
aaed909a FB |
2923 | cpu_ppc_register_internal(env, def); |
2924 | cpu_ppc_reset(env); | |
d76d1650 AJ |
2925 | |
2926 | if (kvm_enabled()) | |
2927 | kvm_init_vcpu(env); | |
2928 | ||
0a032cbe JM |
2929 | return env; |
2930 | } | |
2931 | ||
2932 | void cpu_ppc_close (CPUPPCState *env) | |
2933 | { | |
2934 | /* Should also remove all opcode tables... */ | |
aaed909a | 2935 | qemu_free(env); |
0a032cbe | 2936 | } |