]>
Commit | Line | Data |
---|---|---|
b5cec4c5 DG |
1 | /* |
2 | * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator | |
3 | * | |
4 | * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics | |
5 | * | |
6 | * Copyright (c) 2010,2011 David Gibson, IBM Corporation. | |
7 | * | |
8 | * Permission is hereby granted, free of charge, to any person obtaining a copy | |
9 | * of this software and associated documentation files (the "Software"), to deal | |
10 | * in the Software without restriction, including without limitation the rights | |
11 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
12 | * copies of the Software, and to permit persons to whom the Software is | |
13 | * furnished to do so, subject to the following conditions: | |
14 | * | |
15 | * The above copyright notice and this permission notice shall be included in | |
16 | * all copies or substantial portions of the Software. | |
17 | * | |
18 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
19 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
20 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
21 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
22 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
23 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
24 | * THE SOFTWARE. | |
25 | * | |
26 | */ | |
27 | ||
0d75590d | 28 | #include "qemu/osdep.h" |
da34e65c | 29 | #include "qapi/error.h" |
4771d756 | 30 | #include "cpu.h" |
500efa23 | 31 | #include "trace.h" |
5d87e4b7 | 32 | #include "qemu/timer.h" |
0d09e41a | 33 | #include "hw/ppc/xics.h" |
a27bd6c7 | 34 | #include "hw/qdev-properties.h" |
9ccff2a4 | 35 | #include "qemu/error-report.h" |
0b8fa32f | 36 | #include "qemu/module.h" |
5a3d7b23 | 37 | #include "qapi/visitor.h" |
d6454270 | 38 | #include "migration/vmstate.h" |
b1fc72f0 BH |
39 | #include "monitor/monitor.h" |
40 | #include "hw/intc/intc.h" | |
64552b6b | 41 | #include "hw/irq.h" |
0e5c7fad | 42 | #include "sysemu/kvm.h" |
71e8a915 | 43 | #include "sysemu/reset.h" |
b5cec4c5 | 44 | |
6449da45 | 45 | void icp_pic_print_info(ICPState *icp, Monitor *mon) |
b1fc72f0 | 46 | { |
b9038e78 CLG |
47 | int cpu_index = icp->cs ? icp->cs->cpu_index : -1; |
48 | ||
49 | if (!icp->output) { | |
50 | return; | |
51 | } | |
dcb556fc | 52 | |
0e5c7fad GK |
53 | if (kvm_irqchip_in_kernel()) { |
54 | icp_synchronize_state(icp); | |
dcb556fc GK |
55 | } |
56 | ||
b9038e78 CLG |
57 | monitor_printf(mon, "CPU %d XIRR=%08x (%p) PP=%02x MFRR=%02x\n", |
58 | cpu_index, icp->xirr, icp->xirr_owner, | |
59 | icp->pending_priority, icp->mfrr); | |
60 | } | |
61 | ||
6449da45 | 62 | void ics_pic_print_info(ICSState *ics, Monitor *mon) |
b9038e78 | 63 | { |
b1fc72f0 BH |
64 | uint32_t i; |
65 | ||
b9038e78 CLG |
66 | monitor_printf(mon, "ICS %4x..%4x %p\n", |
67 | ics->offset, ics->offset + ics->nr_irqs - 1, ics); | |
b1fc72f0 | 68 | |
b9038e78 CLG |
69 | if (!ics->irqs) { |
70 | return; | |
b1fc72f0 BH |
71 | } |
72 | ||
d80b2ccf GK |
73 | if (kvm_irqchip_in_kernel()) { |
74 | ics_synchronize_state(ics); | |
dcb556fc GK |
75 | } |
76 | ||
b9038e78 CLG |
77 | for (i = 0; i < ics->nr_irqs; i++) { |
78 | ICSIRQState *irq = ics->irqs + i; | |
b1fc72f0 | 79 | |
b9038e78 | 80 | if (!(irq->flags & XICS_FLAGS_IRQ_MASK)) { |
b1fc72f0 BH |
81 | continue; |
82 | } | |
b9038e78 CLG |
83 | monitor_printf(mon, " %4x %s %02x %02x\n", |
84 | ics->offset + i, | |
85 | (irq->flags & XICS_FLAGS_IRQ_LSI) ? | |
86 | "LSI" : "MSI", | |
87 | irq->priority, irq->status); | |
b1fc72f0 BH |
88 | } |
89 | } | |
90 | ||
b5cec4c5 DG |
91 | /* |
92 | * ICP: Presentation layer | |
93 | */ | |
94 | ||
b5cec4c5 DG |
95 | #define XISR_MASK 0x00ffffff |
96 | #define CPPR_MASK 0xff000000 | |
97 | ||
8e4fba20 CLG |
98 | #define XISR(icp) (((icp)->xirr) & XISR_MASK) |
99 | #define CPPR(icp) (((icp)->xirr) >> 24) | |
b5cec4c5 | 100 | |
d5803c73 DG |
101 | static void ics_reject(ICSState *ics, uint32_t nr); |
102 | static void ics_eoi(ICSState *ics, uint32_t nr); | |
b5cec4c5 | 103 | |
8e4fba20 | 104 | static void icp_check_ipi(ICPState *icp) |
b5cec4c5 | 105 | { |
8e4fba20 | 106 | if (XISR(icp) && (icp->pending_priority <= icp->mfrr)) { |
b5cec4c5 DG |
107 | return; |
108 | } | |
109 | ||
8e4fba20 | 110 | trace_xics_icp_check_ipi(icp->cs->cpu_index, icp->mfrr); |
500efa23 | 111 | |
8e4fba20 CLG |
112 | if (XISR(icp) && icp->xirr_owner) { |
113 | ics_reject(icp->xirr_owner, XISR(icp)); | |
b5cec4c5 DG |
114 | } |
115 | ||
8e4fba20 CLG |
116 | icp->xirr = (icp->xirr & ~XISR_MASK) | XICS_IPI; |
117 | icp->pending_priority = icp->mfrr; | |
118 | icp->xirr_owner = NULL; | |
119 | qemu_irq_raise(icp->output); | |
b5cec4c5 DG |
120 | } |
121 | ||
8e4fba20 | 122 | void icp_resend(ICPState *icp) |
b5cec4c5 | 123 | { |
8e4fba20 | 124 | XICSFabric *xi = icp->xics; |
2cd908d0 | 125 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); |
b5cec4c5 | 126 | |
8e4fba20 CLG |
127 | if (icp->mfrr < CPPR(icp)) { |
128 | icp_check_ipi(icp); | |
cc706a53 | 129 | } |
2cd908d0 CLG |
130 | |
131 | xic->ics_resend(xi); | |
b5cec4c5 DG |
132 | } |
133 | ||
8e4fba20 | 134 | void icp_set_cppr(ICPState *icp, uint8_t cppr) |
b5cec4c5 | 135 | { |
b5cec4c5 DG |
136 | uint8_t old_cppr; |
137 | uint32_t old_xisr; | |
138 | ||
8e4fba20 CLG |
139 | old_cppr = CPPR(icp); |
140 | icp->xirr = (icp->xirr & ~CPPR_MASK) | (cppr << 24); | |
b5cec4c5 DG |
141 | |
142 | if (cppr < old_cppr) { | |
8e4fba20 CLG |
143 | if (XISR(icp) && (cppr <= icp->pending_priority)) { |
144 | old_xisr = XISR(icp); | |
145 | icp->xirr &= ~XISR_MASK; /* Clear XISR */ | |
146 | icp->pending_priority = 0xff; | |
147 | qemu_irq_lower(icp->output); | |
148 | if (icp->xirr_owner) { | |
149 | ics_reject(icp->xirr_owner, old_xisr); | |
150 | icp->xirr_owner = NULL; | |
cc706a53 | 151 | } |
b5cec4c5 DG |
152 | } |
153 | } else { | |
8e4fba20 CLG |
154 | if (!XISR(icp)) { |
155 | icp_resend(icp); | |
b5cec4c5 DG |
156 | } |
157 | } | |
158 | } | |
159 | ||
8e4fba20 | 160 | void icp_set_mfrr(ICPState *icp, uint8_t mfrr) |
b5cec4c5 | 161 | { |
8e4fba20 CLG |
162 | icp->mfrr = mfrr; |
163 | if (mfrr < CPPR(icp)) { | |
164 | icp_check_ipi(icp); | |
b5cec4c5 DG |
165 | } |
166 | } | |
167 | ||
8e4fba20 | 168 | uint32_t icp_accept(ICPState *icp) |
b5cec4c5 | 169 | { |
8e4fba20 | 170 | uint32_t xirr = icp->xirr; |
b5cec4c5 | 171 | |
8e4fba20 CLG |
172 | qemu_irq_lower(icp->output); |
173 | icp->xirr = icp->pending_priority << 24; | |
174 | icp->pending_priority = 0xff; | |
175 | icp->xirr_owner = NULL; | |
500efa23 | 176 | |
8e4fba20 | 177 | trace_xics_icp_accept(xirr, icp->xirr); |
500efa23 | 178 | |
b5cec4c5 DG |
179 | return xirr; |
180 | } | |
181 | ||
8e4fba20 | 182 | uint32_t icp_ipoll(ICPState *icp, uint32_t *mfrr) |
1cbd2220 BH |
183 | { |
184 | if (mfrr) { | |
8e4fba20 | 185 | *mfrr = icp->mfrr; |
1cbd2220 | 186 | } |
8e4fba20 | 187 | return icp->xirr; |
1cbd2220 BH |
188 | } |
189 | ||
8e4fba20 | 190 | void icp_eoi(ICPState *icp, uint32_t xirr) |
b5cec4c5 | 191 | { |
8e4fba20 | 192 | XICSFabric *xi = icp->xics; |
2cd908d0 | 193 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); |
cc706a53 BH |
194 | ICSState *ics; |
195 | uint32_t irq; | |
b5cec4c5 | 196 | |
b5cec4c5 | 197 | /* Send EOI -> ICS */ |
8e4fba20 CLG |
198 | icp->xirr = (icp->xirr & ~CPPR_MASK) | (xirr & CPPR_MASK); |
199 | trace_xics_icp_eoi(icp->cs->cpu_index, xirr, icp->xirr); | |
cc706a53 | 200 | irq = xirr & XISR_MASK; |
2cd908d0 CLG |
201 | |
202 | ics = xic->ics_get(xi, irq); | |
203 | if (ics) { | |
204 | ics_eoi(ics, irq); | |
cc706a53 | 205 | } |
8e4fba20 CLG |
206 | if (!XISR(icp)) { |
207 | icp_resend(icp); | |
b5cec4c5 DG |
208 | } |
209 | } | |
210 | ||
cc706a53 | 211 | static void icp_irq(ICSState *ics, int server, int nr, uint8_t priority) |
b5cec4c5 | 212 | { |
8e4fba20 | 213 | ICPState *icp = xics_icp_get(ics->xics, server); |
b5cec4c5 | 214 | |
500efa23 DG |
215 | trace_xics_icp_irq(server, nr, priority); |
216 | ||
8e4fba20 CLG |
217 | if ((priority >= CPPR(icp)) |
218 | || (XISR(icp) && (icp->pending_priority <= priority))) { | |
cc706a53 | 219 | ics_reject(ics, nr); |
b5cec4c5 | 220 | } else { |
8e4fba20 CLG |
221 | if (XISR(icp) && icp->xirr_owner) { |
222 | ics_reject(icp->xirr_owner, XISR(icp)); | |
223 | icp->xirr_owner = NULL; | |
b5cec4c5 | 224 | } |
8e4fba20 CLG |
225 | icp->xirr = (icp->xirr & ~XISR_MASK) | (nr & XISR_MASK); |
226 | icp->xirr_owner = ics; | |
227 | icp->pending_priority = priority; | |
228 | trace_xics_icp_raise(icp->xirr, icp->pending_priority); | |
229 | qemu_irq_raise(icp->output); | |
b5cec4c5 DG |
230 | } |
231 | } | |
232 | ||
0e5c7fad | 233 | static int icp_pre_save(void *opaque) |
d1b5682d | 234 | { |
8e4fba20 | 235 | ICPState *icp = opaque; |
d1b5682d | 236 | |
0e5c7fad GK |
237 | if (kvm_irqchip_in_kernel()) { |
238 | icp_get_kvm_state(icp); | |
d1b5682d | 239 | } |
44b1ff31 DDAG |
240 | |
241 | return 0; | |
d1b5682d AK |
242 | } |
243 | ||
0e5c7fad | 244 | static int icp_post_load(void *opaque, int version_id) |
d1b5682d | 245 | { |
8e4fba20 | 246 | ICPState *icp = opaque; |
d1b5682d | 247 | |
0e5c7fad | 248 | if (kvm_irqchip_in_kernel()) { |
330a21e3 GK |
249 | Error *local_err = NULL; |
250 | int ret; | |
251 | ||
252 | ret = icp_set_kvm_state(icp, &local_err); | |
253 | if (ret < 0) { | |
254 | error_report_err(local_err); | |
255 | return ret; | |
256 | } | |
d1b5682d AK |
257 | } |
258 | ||
259 | return 0; | |
260 | } | |
261 | ||
c04d6cfa AL |
262 | static const VMStateDescription vmstate_icp_server = { |
263 | .name = "icp/server", | |
264 | .version_id = 1, | |
265 | .minimum_version_id = 1, | |
0e5c7fad GK |
266 | .pre_save = icp_pre_save, |
267 | .post_load = icp_post_load, | |
3aff6c2f | 268 | .fields = (VMStateField[]) { |
c04d6cfa AL |
269 | /* Sanity check */ |
270 | VMSTATE_UINT32(xirr, ICPState), | |
271 | VMSTATE_UINT8(pending_priority, ICPState), | |
272 | VMSTATE_UINT8(mfrr, ICPState), | |
273 | VMSTATE_END_OF_LIST() | |
274 | }, | |
b5cec4c5 DG |
275 | }; |
276 | ||
d49e8a9b | 277 | void icp_reset(ICPState *icp) |
c04d6cfa | 278 | { |
c04d6cfa AL |
279 | icp->xirr = 0; |
280 | icp->pending_priority = 0xff; | |
281 | icp->mfrr = 0xff; | |
282 | ||
283 | /* Make all outputs are deasserted */ | |
284 | qemu_set_irq(icp->output, 0); | |
c04d6cfa | 285 | |
d82f3971 | 286 | if (kvm_irqchip_in_kernel()) { |
330a21e3 GK |
287 | Error *local_err = NULL; |
288 | ||
d49e8a9b | 289 | icp_set_kvm_state(icp, &local_err); |
330a21e3 GK |
290 | if (local_err) { |
291 | error_report_err(local_err); | |
292 | } | |
d82f3971 | 293 | } |
b585395b GK |
294 | } |
295 | ||
817bb6a4 CLG |
296 | static void icp_realize(DeviceState *dev, Error **errp) |
297 | { | |
298 | ICPState *icp = ICP(dev); | |
9ed65663 GK |
299 | PowerPCCPU *cpu; |
300 | CPUPPCState *env; | |
817bb6a4 CLG |
301 | Object *obj; |
302 | Error *err = NULL; | |
303 | ||
ad265631 | 304 | obj = object_property_get_link(OBJECT(dev), ICP_PROP_XICS, &err); |
817bb6a4 | 305 | if (!obj) { |
4b576648 MA |
306 | error_propagate_prepend(errp, err, |
307 | "required link '" ICP_PROP_XICS | |
308 | "' not found: "); | |
817bb6a4 CLG |
309 | return; |
310 | } | |
311 | ||
2cd908d0 | 312 | icp->xics = XICS_FABRIC(obj); |
7ea6e067 | 313 | |
9ed65663 GK |
314 | obj = object_property_get_link(OBJECT(dev), ICP_PROP_CPU, &err); |
315 | if (!obj) { | |
4b576648 MA |
316 | error_propagate_prepend(errp, err, |
317 | "required link '" ICP_PROP_CPU | |
318 | "' not found: "); | |
9ed65663 GK |
319 | return; |
320 | } | |
321 | ||
322 | cpu = POWERPC_CPU(obj); | |
9ed65663 GK |
323 | icp->cs = CPU(obj); |
324 | ||
9ed65663 GK |
325 | env = &cpu->env; |
326 | switch (PPC_INPUT(env)) { | |
327 | case PPC_FLAGS_INPUT_POWER7: | |
328 | icp->output = env->irq_inputs[POWER7_INPUT_INT]; | |
329 | break; | |
67afe775 BH |
330 | case PPC_FLAGS_INPUT_POWER9: /* For SPAPR xics emulation */ |
331 | icp->output = env->irq_inputs[POWER9_INPUT_INT]; | |
332 | break; | |
9ed65663 GK |
333 | |
334 | case PPC_FLAGS_INPUT_970: | |
335 | icp->output = env->irq_inputs[PPC970_INPUT_INT]; | |
336 | break; | |
337 | ||
338 | default: | |
339 | error_setg(errp, "XICS interrupt controller does not support this CPU bus model"); | |
340 | return; | |
341 | } | |
342 | ||
d9b9e6f6 | 343 | /* Connect the presenter to the VCPU (required for CPU hotplug) */ |
8e6e6efe GK |
344 | if (kvm_irqchip_in_kernel()) { |
345 | icp_kvm_realize(dev, &err); | |
346 | if (err) { | |
347 | error_propagate(errp, err); | |
348 | return; | |
349 | } | |
350 | } | |
351 | ||
c95f6161 | 352 | vmstate_register(NULL, icp->cs->cpu_index, &vmstate_icp_server, icp); |
817bb6a4 CLG |
353 | } |
354 | ||
62f94fc9 GK |
355 | static void icp_unrealize(DeviceState *dev, Error **errp) |
356 | { | |
c95f6161 GK |
357 | ICPState *icp = ICP(dev); |
358 | ||
359 | vmstate_unregister(NULL, &vmstate_icp_server, icp); | |
62f94fc9 | 360 | } |
817bb6a4 | 361 | |
c04d6cfa AL |
362 | static void icp_class_init(ObjectClass *klass, void *data) |
363 | { | |
364 | DeviceClass *dc = DEVICE_CLASS(klass); | |
365 | ||
817bb6a4 | 366 | dc->realize = icp_realize; |
62f94fc9 | 367 | dc->unrealize = icp_unrealize; |
e6144bf9 GK |
368 | /* |
369 | * Reason: part of XICS interrupt controller, needs to be wired up | |
370 | * by icp_create(). | |
371 | */ | |
372 | dc->user_creatable = false; | |
c04d6cfa AL |
373 | } |
374 | ||
456df19c | 375 | static const TypeInfo icp_info = { |
c04d6cfa AL |
376 | .name = TYPE_ICP, |
377 | .parent = TYPE_DEVICE, | |
378 | .instance_size = sizeof(ICPState), | |
379 | .class_init = icp_class_init, | |
d1b5682d | 380 | .class_size = sizeof(ICPStateClass), |
b5cec4c5 DG |
381 | }; |
382 | ||
4f7a47be CLG |
383 | Object *icp_create(Object *cpu, const char *type, XICSFabric *xi, Error **errp) |
384 | { | |
385 | Error *local_err = NULL; | |
386 | Object *obj; | |
387 | ||
388 | obj = object_new(type); | |
389 | object_property_add_child(cpu, type, obj, &error_abort); | |
390 | object_unref(obj); | |
35886de1 | 391 | object_ref(OBJECT(xi)); |
4f7a47be CLG |
392 | object_property_add_const_link(obj, ICP_PROP_XICS, OBJECT(xi), |
393 | &error_abort); | |
35886de1 | 394 | object_ref(cpu); |
4f7a47be CLG |
395 | object_property_add_const_link(obj, ICP_PROP_CPU, cpu, &error_abort); |
396 | object_property_set_bool(obj, true, "realized", &local_err); | |
397 | if (local_err) { | |
398 | object_unparent(obj); | |
399 | error_propagate(errp, local_err); | |
400 | obj = NULL; | |
401 | } | |
402 | ||
403 | return obj; | |
404 | } | |
405 | ||
0990ce6a GK |
406 | void icp_destroy(ICPState *icp) |
407 | { | |
35886de1 GK |
408 | Object *obj = OBJECT(icp); |
409 | ||
410 | object_unref(object_property_get_link(obj, ICP_PROP_CPU, &error_abort)); | |
411 | object_unref(object_property_get_link(obj, ICP_PROP_XICS, &error_abort)); | |
412 | object_unparent(obj); | |
0990ce6a GK |
413 | } |
414 | ||
c04d6cfa AL |
415 | /* |
416 | * ICS: Source layer | |
417 | */ | |
d5803c73 | 418 | static void ics_resend_msi(ICSState *ics, int srcno) |
d07fee7e | 419 | { |
c04d6cfa | 420 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e DG |
421 | |
422 | /* FIXME: filter by server#? */ | |
98ca8c02 DG |
423 | if (irq->status & XICS_STATUS_REJECTED) { |
424 | irq->status &= ~XICS_STATUS_REJECTED; | |
d07fee7e | 425 | if (irq->priority != 0xff) { |
cc706a53 | 426 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
d07fee7e DG |
427 | } |
428 | } | |
429 | } | |
430 | ||
d5803c73 | 431 | static void ics_resend_lsi(ICSState *ics, int srcno) |
d07fee7e | 432 | { |
c04d6cfa | 433 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 434 | |
98ca8c02 DG |
435 | if ((irq->priority != 0xff) |
436 | && (irq->status & XICS_STATUS_ASSERTED) | |
437 | && !(irq->status & XICS_STATUS_SENT)) { | |
438 | irq->status |= XICS_STATUS_SENT; | |
cc706a53 | 439 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
d07fee7e DG |
440 | } |
441 | } | |
442 | ||
28976c99 | 443 | static void ics_set_irq_msi(ICSState *ics, int srcno, int val) |
b5cec4c5 | 444 | { |
c04d6cfa | 445 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 | 446 | |
28976c99 | 447 | trace_xics_ics_set_irq_msi(srcno, srcno + ics->offset); |
500efa23 | 448 | |
b5cec4c5 DG |
449 | if (val) { |
450 | if (irq->priority == 0xff) { | |
98ca8c02 | 451 | irq->status |= XICS_STATUS_MASKED_PENDING; |
500efa23 | 452 | trace_xics_masked_pending(); |
b5cec4c5 | 453 | } else { |
cc706a53 | 454 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
b5cec4c5 DG |
455 | } |
456 | } | |
457 | } | |
458 | ||
28976c99 | 459 | static void ics_set_irq_lsi(ICSState *ics, int srcno, int val) |
b5cec4c5 | 460 | { |
c04d6cfa | 461 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 | 462 | |
28976c99 | 463 | trace_xics_ics_set_irq_lsi(srcno, srcno + ics->offset); |
98ca8c02 DG |
464 | if (val) { |
465 | irq->status |= XICS_STATUS_ASSERTED; | |
466 | } else { | |
467 | irq->status &= ~XICS_STATUS_ASSERTED; | |
468 | } | |
d5803c73 | 469 | ics_resend_lsi(ics, srcno); |
b5cec4c5 DG |
470 | } |
471 | ||
28976c99 | 472 | void ics_set_irq(void *opaque, int srcno, int val) |
b5cec4c5 | 473 | { |
c04d6cfa | 474 | ICSState *ics = (ICSState *)opaque; |
b5cec4c5 | 475 | |
557b4567 GK |
476 | if (kvm_irqchip_in_kernel()) { |
477 | ics_kvm_set_irq(ics, srcno, val); | |
478 | return; | |
479 | } | |
480 | ||
4af88944 | 481 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
28976c99 | 482 | ics_set_irq_lsi(ics, srcno, val); |
d07fee7e | 483 | } else { |
28976c99 | 484 | ics_set_irq_msi(ics, srcno, val); |
d07fee7e DG |
485 | } |
486 | } | |
b5cec4c5 | 487 | |
28976c99 | 488 | static void ics_write_xive_msi(ICSState *ics, int srcno) |
d07fee7e | 489 | { |
c04d6cfa | 490 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 491 | |
98ca8c02 DG |
492 | if (!(irq->status & XICS_STATUS_MASKED_PENDING) |
493 | || (irq->priority == 0xff)) { | |
d07fee7e | 494 | return; |
b5cec4c5 | 495 | } |
d07fee7e | 496 | |
98ca8c02 | 497 | irq->status &= ~XICS_STATUS_MASKED_PENDING; |
cc706a53 | 498 | icp_irq(ics, irq->server, srcno + ics->offset, irq->priority); |
b5cec4c5 DG |
499 | } |
500 | ||
28976c99 | 501 | static void ics_write_xive_lsi(ICSState *ics, int srcno) |
b5cec4c5 | 502 | { |
d5803c73 | 503 | ics_resend_lsi(ics, srcno); |
d07fee7e DG |
504 | } |
505 | ||
28976c99 DG |
506 | void ics_write_xive(ICSState *ics, int srcno, int server, |
507 | uint8_t priority, uint8_t saved_priority) | |
d07fee7e | 508 | { |
c04d6cfa | 509 | ICSIRQState *irq = ics->irqs + srcno; |
b5cec4c5 DG |
510 | |
511 | irq->server = server; | |
512 | irq->priority = priority; | |
3fe719f4 | 513 | irq->saved_priority = saved_priority; |
b5cec4c5 | 514 | |
28976c99 | 515 | trace_xics_ics_write_xive(ics->offset + srcno, srcno, server, priority); |
500efa23 | 516 | |
4af88944 | 517 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
28976c99 | 518 | ics_write_xive_lsi(ics, srcno); |
d07fee7e | 519 | } else { |
28976c99 | 520 | ics_write_xive_msi(ics, srcno); |
b5cec4c5 | 521 | } |
b5cec4c5 DG |
522 | } |
523 | ||
d5803c73 | 524 | static void ics_reject(ICSState *ics, uint32_t nr) |
b5cec4c5 | 525 | { |
c04d6cfa | 526 | ICSIRQState *irq = ics->irqs + nr - ics->offset; |
d07fee7e | 527 | |
d5803c73 | 528 | trace_xics_ics_reject(nr, nr - ics->offset); |
056b9775 ND |
529 | if (irq->flags & XICS_FLAGS_IRQ_MSI) { |
530 | irq->status |= XICS_STATUS_REJECTED; | |
531 | } else if (irq->flags & XICS_FLAGS_IRQ_LSI) { | |
532 | irq->status &= ~XICS_STATUS_SENT; | |
533 | } | |
b5cec4c5 DG |
534 | } |
535 | ||
d5803c73 | 536 | void ics_resend(ICSState *ics) |
b5cec4c5 | 537 | { |
d07fee7e DG |
538 | int i; |
539 | ||
540 | for (i = 0; i < ics->nr_irqs; i++) { | |
d07fee7e | 541 | /* FIXME: filter by server#? */ |
4af88944 | 542 | if (ics->irqs[i].flags & XICS_FLAGS_IRQ_LSI) { |
d5803c73 | 543 | ics_resend_lsi(ics, i); |
d07fee7e | 544 | } else { |
d5803c73 | 545 | ics_resend_msi(ics, i); |
d07fee7e DG |
546 | } |
547 | } | |
b5cec4c5 DG |
548 | } |
549 | ||
d5803c73 | 550 | static void ics_eoi(ICSState *ics, uint32_t nr) |
b5cec4c5 | 551 | { |
d07fee7e | 552 | int srcno = nr - ics->offset; |
c04d6cfa | 553 | ICSIRQState *irq = ics->irqs + srcno; |
d07fee7e | 554 | |
d5803c73 | 555 | trace_xics_ics_eoi(nr); |
500efa23 | 556 | |
4af88944 | 557 | if (ics->irqs[srcno].flags & XICS_FLAGS_IRQ_LSI) { |
98ca8c02 | 558 | irq->status &= ~XICS_STATUS_SENT; |
d07fee7e | 559 | } |
b5cec4c5 DG |
560 | } |
561 | ||
da2ef5b2 | 562 | static void ics_reset_irq(ICSIRQState *irq) |
c04d6cfa | 563 | { |
da2ef5b2 DG |
564 | irq->priority = 0xff; |
565 | irq->saved_priority = 0xff; | |
566 | } | |
a7e519a8 | 567 | |
da2ef5b2 DG |
568 | static void ics_reset(DeviceState *dev) |
569 | { | |
642e9271 | 570 | ICSState *ics = ICS(dev); |
da2ef5b2 DG |
571 | int i; |
572 | uint8_t flags[ics->nr_irqs]; | |
573 | ||
574 | for (i = 0; i < ics->nr_irqs; i++) { | |
575 | flags[i] = ics->irqs[i].flags; | |
576 | } | |
577 | ||
578 | memset(ics->irqs, 0, sizeof(ICSIRQState) * ics->nr_irqs); | |
579 | ||
580 | for (i = 0; i < ics->nr_irqs; i++) { | |
581 | ics_reset_irq(ics->irqs + i); | |
582 | ics->irqs[i].flags = flags[i]; | |
583 | } | |
f1f5b701 GK |
584 | |
585 | if (kvm_irqchip_in_kernel()) { | |
330a21e3 GK |
586 | Error *local_err = NULL; |
587 | ||
642e9271 | 588 | ics_set_kvm_state(ICS(dev), &local_err); |
330a21e3 GK |
589 | if (local_err) { |
590 | error_report_err(local_err); | |
591 | } | |
f1f5b701 | 592 | } |
eeefd43b | 593 | } |
a7e519a8 | 594 | |
da2ef5b2 | 595 | static void ics_reset_handler(void *dev) |
eeefd43b | 596 | { |
da2ef5b2 | 597 | ics_reset(dev); |
c04d6cfa AL |
598 | } |
599 | ||
642e9271 | 600 | static void ics_realize(DeviceState *dev, Error **errp) |
c04d6cfa | 601 | { |
642e9271 | 602 | ICSState *ics = ICS(dev); |
0a647b76 | 603 | Error *local_err = NULL; |
4e4169f7 | 604 | Object *obj; |
4e4169f7 | 605 | |
642e9271 | 606 | obj = object_property_get_link(OBJECT(dev), ICS_PROP_XICS, &local_err); |
4e4169f7 | 607 | if (!obj) { |
642e9271 | 608 | error_propagate_prepend(errp, local_err, |
4b576648 MA |
609 | "required link '" ICS_PROP_XICS |
610 | "' not found: "); | |
4e4169f7 CLG |
611 | return; |
612 | } | |
b4f27d71 | 613 | ics->xics = XICS_FABRIC(obj); |
4e4169f7 | 614 | |
0a647b76 CLG |
615 | if (!ics->nr_irqs) { |
616 | error_setg(errp, "Number of interrupts needs to be greater 0"); | |
617 | return; | |
4e4169f7 | 618 | } |
0a647b76 | 619 | ics->irqs = g_malloc0(ics->nr_irqs * sizeof(ICSIRQState)); |
642e9271 DG |
620 | |
621 | qemu_register_reset(ics_reset_handler, ics); | |
4e4169f7 CLG |
622 | } |
623 | ||
642e9271 | 624 | static void ics_instance_init(Object *obj) |
815049a0 | 625 | { |
642e9271 | 626 | ICSState *ics = ICS(obj); |
815049a0 CLG |
627 | |
628 | ics->offset = XICS_IRQ_BASE; | |
629 | } | |
630 | ||
642e9271 | 631 | static int ics_pre_save(void *opaque) |
c8b1846f CLG |
632 | { |
633 | ICSState *ics = opaque; | |
c8b1846f | 634 | |
d80b2ccf GK |
635 | if (kvm_irqchip_in_kernel()) { |
636 | ics_get_kvm_state(ics); | |
c8b1846f CLG |
637 | } |
638 | ||
639 | return 0; | |
640 | } | |
641 | ||
642e9271 | 642 | static int ics_post_load(void *opaque, int version_id) |
c8b1846f CLG |
643 | { |
644 | ICSState *ics = opaque; | |
c8b1846f | 645 | |
d80b2ccf | 646 | if (kvm_irqchip_in_kernel()) { |
330a21e3 GK |
647 | Error *local_err = NULL; |
648 | int ret; | |
649 | ||
650 | ret = ics_set_kvm_state(ics, &local_err); | |
651 | if (ret < 0) { | |
652 | error_report_err(local_err); | |
653 | return ret; | |
654 | } | |
c8b1846f CLG |
655 | } |
656 | ||
657 | return 0; | |
658 | } | |
659 | ||
642e9271 | 660 | static const VMStateDescription vmstate_ics_irq = { |
c8b1846f CLG |
661 | .name = "ics/irq", |
662 | .version_id = 2, | |
663 | .minimum_version_id = 1, | |
664 | .fields = (VMStateField[]) { | |
665 | VMSTATE_UINT32(server, ICSIRQState), | |
666 | VMSTATE_UINT8(priority, ICSIRQState), | |
667 | VMSTATE_UINT8(saved_priority, ICSIRQState), | |
668 | VMSTATE_UINT8(status, ICSIRQState), | |
669 | VMSTATE_UINT8(flags, ICSIRQState), | |
670 | VMSTATE_END_OF_LIST() | |
671 | }, | |
672 | }; | |
673 | ||
642e9271 | 674 | static const VMStateDescription vmstate_ics = { |
c8b1846f CLG |
675 | .name = "ics", |
676 | .version_id = 1, | |
677 | .minimum_version_id = 1, | |
642e9271 DG |
678 | .pre_save = ics_pre_save, |
679 | .post_load = ics_post_load, | |
c8b1846f CLG |
680 | .fields = (VMStateField[]) { |
681 | /* Sanity check */ | |
682 | VMSTATE_UINT32_EQUAL(nr_irqs, ICSState, NULL), | |
683 | ||
684 | VMSTATE_STRUCT_VARRAY_POINTER_UINT32(irqs, ICSState, nr_irqs, | |
642e9271 | 685 | vmstate_ics_irq, |
c8b1846f CLG |
686 | ICSIRQState), |
687 | VMSTATE_END_OF_LIST() | |
688 | }, | |
689 | }; | |
690 | ||
642e9271 | 691 | static Property ics_properties[] = { |
0a647b76 CLG |
692 | DEFINE_PROP_UINT32("nr-irqs", ICSState, nr_irqs, 0), |
693 | DEFINE_PROP_END_OF_LIST(), | |
694 | }; | |
695 | ||
642e9271 | 696 | static void ics_class_init(ObjectClass *klass, void *data) |
4e4169f7 CLG |
697 | { |
698 | DeviceClass *dc = DEVICE_CLASS(klass); | |
699 | ||
642e9271 DG |
700 | dc->realize = ics_realize; |
701 | dc->props = ics_properties; | |
da2ef5b2 | 702 | dc->reset = ics_reset; |
642e9271 | 703 | dc->vmsd = &vmstate_ics; |
e6144bf9 GK |
704 | /* |
705 | * Reason: part of XICS interrupt controller, needs to be wired up, | |
706 | * e.g. by spapr_irq_init(). | |
707 | */ | |
708 | dc->user_creatable = false; | |
4e4169f7 CLG |
709 | } |
710 | ||
642e9271 DG |
711 | static const TypeInfo ics_info = { |
712 | .name = TYPE_ICS, | |
c04d6cfa AL |
713 | .parent = TYPE_DEVICE, |
714 | .instance_size = sizeof(ICSState), | |
642e9271 DG |
715 | .instance_init = ics_instance_init, |
716 | .class_init = ics_class_init, | |
d1b5682d | 717 | .class_size = sizeof(ICSStateClass), |
c04d6cfa AL |
718 | }; |
719 | ||
51b18005 CLG |
720 | static const TypeInfo xics_fabric_info = { |
721 | .name = TYPE_XICS_FABRIC, | |
722 | .parent = TYPE_INTERFACE, | |
723 | .class_size = sizeof(XICSFabricClass), | |
724 | }; | |
725 | ||
b5cec4c5 DG |
726 | /* |
727 | * Exported functions | |
728 | */ | |
b4f27d71 CLG |
729 | ICPState *xics_icp_get(XICSFabric *xi, int server) |
730 | { | |
731 | XICSFabricClass *xic = XICS_FABRIC_GET_CLASS(xi); | |
732 | ||
733 | return xic->icp_get(xi, server); | |
734 | } | |
735 | ||
9c7027ba | 736 | void ics_set_irq_type(ICSState *ics, int srcno, bool lsi) |
4af88944 AK |
737 | { |
738 | assert(!(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK)); | |
739 | ||
740 | ics->irqs[srcno].flags |= | |
741 | lsi ? XICS_FLAGS_IRQ_LSI : XICS_FLAGS_IRQ_MSI; | |
6cead90c GK |
742 | |
743 | if (kvm_irqchip_in_kernel()) { | |
330a21e3 GK |
744 | Error *local_err = NULL; |
745 | ||
83629419 | 746 | ics_reset_irq(ics->irqs + srcno); |
330a21e3 GK |
747 | ics_set_kvm_state_one(ics, srcno, &local_err); |
748 | if (local_err) { | |
749 | error_report_err(local_err); | |
750 | } | |
6cead90c | 751 | } |
4af88944 AK |
752 | } |
753 | ||
c04d6cfa AL |
754 | static void xics_register_types(void) |
755 | { | |
642e9271 | 756 | type_register_static(&ics_info); |
c04d6cfa | 757 | type_register_static(&icp_info); |
51b18005 | 758 | type_register_static(&xics_fabric_info); |
b5cec4c5 | 759 | } |
c04d6cfa AL |
760 | |
761 | type_init(xics_register_types) |