]> Git Repo - qemu.git/blame - hw/vfio/pci.c
vfio/pci: Fix vfio_rtl8168_quirk_data_read address offset
[qemu.git] / hw / vfio / pci.c
CommitLineData
65501a74
AW
1/*
2 * vfio based device assignment support
3 *
4 * Copyright Red Hat, Inc. 2012
5 *
6 * Authors:
7 * Alex Williamson <[email protected]>
8 *
9 * This work is licensed under the terms of the GNU GPL, version 2. See
10 * the COPYING file in the top-level directory.
11 *
12 * Based on qemu-kvm device-assignment:
13 * Adapted for KVM by Qumranet.
14 * Copyright (c) 2007, Neocleus, Alex Novik ([email protected])
15 * Copyright (c) 2007, Neocleus, Guy Zana ([email protected])
16 * Copyright (C) 2008, Qumranet, Amit Shah ([email protected])
17 * Copyright (C) 2008, Red Hat, Amit Shah ([email protected])
18 * Copyright (C) 2008, IBM, Muli Ben-Yehuda ([email protected])
19 */
20
c6eacb1a 21#include "qemu/osdep.h"
6dcfdbad 22#include <linux/vfio.h>
65501a74 23#include <sys/ioctl.h>
65501a74 24
83c9f4ca
PB
25#include "hw/pci/msi.h"
26#include "hw/pci/msix.h"
0282abf0 27#include "hw/pci/pci_bridge.h"
1de7afc9 28#include "qemu/error-report.h"
1de7afc9 29#include "qemu/range.h"
6dcfdbad
AW
30#include "sysemu/kvm.h"
31#include "sysemu/sysemu.h"
78f33d2b 32#include "pci.h"
385f57cf 33#include "trace.h"
1108b2f8 34#include "qapi/error.h"
4b943029 35
65501a74
AW
36#define MSIX_CAP_LENGTH 12
37
9ee27d73 38static void vfio_disable_interrupts(VFIOPCIDevice *vdev);
9ee27d73 39static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled);
65501a74 40
ea486926
AW
41/*
42 * Disabling BAR mmaping can be slow, but toggling it around INTx can
43 * also be a huge overhead. We try to get the best of both worlds by
44 * waiting until an interrupt to disable mmaps (subsequent transitions
45 * to the same state are effectively no overhead). If the interrupt has
46 * been serviced and the time gap is long enough, we re-enable mmaps for
47 * performance. This works well for things like graphics cards, which
48 * may not use their interrupt at all and are penalized to an unusable
49 * level by read/write BAR traps. Other devices, like NICs, have more
50 * regular interrupts and see much better latency by staying in non-mmap
51 * mode. We therefore set the default mmap_timeout such that a ping
52 * is just enough to keep the mmap disabled. Users can experiment with
53 * other options with the x-intx-mmap-timeout-ms parameter (a value of
54 * zero disables the timer).
55 */
56static void vfio_intx_mmap_enable(void *opaque)
57{
9ee27d73 58 VFIOPCIDevice *vdev = opaque;
ea486926
AW
59
60 if (vdev->intx.pending) {
bc72ad67
AB
61 timer_mod(vdev->intx.mmap_timer,
62 qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
ea486926
AW
63 return;
64 }
65
66 vfio_mmap_set_enabled(vdev, true);
67}
68
65501a74
AW
69static void vfio_intx_interrupt(void *opaque)
70{
9ee27d73 71 VFIOPCIDevice *vdev = opaque;
65501a74
AW
72
73 if (!event_notifier_test_and_clear(&vdev->intx.interrupt)) {
74 return;
75 }
76
df92ee44 77 trace_vfio_intx_interrupt(vdev->vbasedev.name, 'A' + vdev->intx.pin);
65501a74
AW
78
79 vdev->intx.pending = true;
68919cac 80 pci_irq_assert(&vdev->pdev);
ea486926
AW
81 vfio_mmap_set_enabled(vdev, false);
82 if (vdev->intx.mmap_timeout) {
bc72ad67
AB
83 timer_mod(vdev->intx.mmap_timer,
84 qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
ea486926 85 }
65501a74
AW
86}
87
870cb6f1 88static void vfio_intx_eoi(VFIODevice *vbasedev)
65501a74 89{
a664477d
EA
90 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
91
65501a74
AW
92 if (!vdev->intx.pending) {
93 return;
94 }
95
870cb6f1 96 trace_vfio_intx_eoi(vbasedev->name);
65501a74
AW
97
98 vdev->intx.pending = false;
68919cac 99 pci_irq_deassert(&vdev->pdev);
a664477d 100 vfio_unmask_single_irqindex(vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
65501a74
AW
101}
102
7dfb3424 103static void vfio_intx_enable_kvm(VFIOPCIDevice *vdev, Error **errp)
e1d1e586
AW
104{
105#ifdef CONFIG_KVM
106 struct kvm_irqfd irqfd = {
107 .fd = event_notifier_get_fd(&vdev->intx.interrupt),
108 .gsi = vdev->intx.route.irq,
109 .flags = KVM_IRQFD_FLAG_RESAMPLE,
110 };
111 struct vfio_irq_set *irq_set;
112 int ret, argsz;
113 int32_t *pfd;
114
46746dba 115 if (vdev->no_kvm_intx || !kvm_irqfds_enabled() ||
e1d1e586 116 vdev->intx.route.mode != PCI_INTX_ENABLED ||
9fc0e2d8 117 !kvm_resamplefds_enabled()) {
e1d1e586
AW
118 return;
119 }
120
121 /* Get to a known interrupt state */
122 qemu_set_fd_handler(irqfd.fd, NULL, NULL, vdev);
5546a621 123 vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 124 vdev->intx.pending = false;
68919cac 125 pci_irq_deassert(&vdev->pdev);
e1d1e586
AW
126
127 /* Get an eventfd for resample/unmask */
128 if (event_notifier_init(&vdev->intx.unmask, 0)) {
7dfb3424 129 error_setg(errp, "event_notifier_init failed eoi");
e1d1e586
AW
130 goto fail;
131 }
132
133 /* KVM triggers it, VFIO listens for it */
134 irqfd.resamplefd = event_notifier_get_fd(&vdev->intx.unmask);
135
136 if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
7dfb3424 137 error_setg_errno(errp, errno, "failed to setup resample irqfd");
e1d1e586
AW
138 goto fail_irqfd;
139 }
140
141 argsz = sizeof(*irq_set) + sizeof(*pfd);
142
143 irq_set = g_malloc0(argsz);
144 irq_set->argsz = argsz;
145 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_UNMASK;
146 irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
147 irq_set->start = 0;
148 irq_set->count = 1;
149 pfd = (int32_t *)&irq_set->data;
150
151 *pfd = irqfd.resamplefd;
152
5546a621 153 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
e1d1e586
AW
154 g_free(irq_set);
155 if (ret) {
7dfb3424 156 error_setg_errno(errp, -ret, "failed to setup INTx unmask fd");
e1d1e586
AW
157 goto fail_vfio;
158 }
159
160 /* Let'em rip */
5546a621 161 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586
AW
162
163 vdev->intx.kvm_accel = true;
164
870cb6f1 165 trace_vfio_intx_enable_kvm(vdev->vbasedev.name);
e1d1e586
AW
166
167 return;
168
169fail_vfio:
170 irqfd.flags = KVM_IRQFD_FLAG_DEASSIGN;
171 kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd);
172fail_irqfd:
173 event_notifier_cleanup(&vdev->intx.unmask);
174fail:
175 qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
5546a621 176 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586
AW
177#endif
178}
179
870cb6f1 180static void vfio_intx_disable_kvm(VFIOPCIDevice *vdev)
e1d1e586
AW
181{
182#ifdef CONFIG_KVM
183 struct kvm_irqfd irqfd = {
184 .fd = event_notifier_get_fd(&vdev->intx.interrupt),
185 .gsi = vdev->intx.route.irq,
186 .flags = KVM_IRQFD_FLAG_DEASSIGN,
187 };
188
189 if (!vdev->intx.kvm_accel) {
190 return;
191 }
192
193 /*
194 * Get to a known state, hardware masked, QEMU ready to accept new
195 * interrupts, QEMU IRQ de-asserted.
196 */
5546a621 197 vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 198 vdev->intx.pending = false;
68919cac 199 pci_irq_deassert(&vdev->pdev);
e1d1e586
AW
200
201 /* Tell KVM to stop listening for an INTx irqfd */
202 if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
312fd5f2 203 error_report("vfio: Error: Failed to disable INTx irqfd: %m");
e1d1e586
AW
204 }
205
206 /* We only need to close the eventfd for VFIO to cleanup the kernel side */
207 event_notifier_cleanup(&vdev->intx.unmask);
208
209 /* QEMU starts listening for interrupt events. */
210 qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
211
212 vdev->intx.kvm_accel = false;
213
214 /* If we've missed an event, let it re-fire through QEMU */
5546a621 215 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 216
870cb6f1 217 trace_vfio_intx_disable_kvm(vdev->vbasedev.name);
e1d1e586
AW
218#endif
219}
220
870cb6f1 221static void vfio_intx_update(PCIDevice *pdev)
e1d1e586 222{
9ee27d73 223 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
e1d1e586 224 PCIINTxRoute route;
7dfb3424 225 Error *err = NULL;
e1d1e586
AW
226
227 if (vdev->interrupt != VFIO_INT_INTx) {
228 return;
229 }
230
231 route = pci_device_route_intx_to_irq(&vdev->pdev, vdev->intx.pin);
232
233 if (!pci_intx_route_changed(&vdev->intx.route, &route)) {
234 return; /* Nothing changed */
235 }
236
870cb6f1
AW
237 trace_vfio_intx_update(vdev->vbasedev.name,
238 vdev->intx.route.irq, route.irq);
e1d1e586 239
870cb6f1 240 vfio_intx_disable_kvm(vdev);
e1d1e586
AW
241
242 vdev->intx.route = route;
243
244 if (route.mode != PCI_INTX_ENABLED) {
245 return;
246 }
247
7dfb3424
EA
248 vfio_intx_enable_kvm(vdev, &err);
249 if (err) {
250 error_reportf_err(err, WARN_PREFIX, vdev->vbasedev.name);
251 }
e1d1e586
AW
252
253 /* Re-enable the interrupt in cased we missed an EOI */
870cb6f1 254 vfio_intx_eoi(&vdev->vbasedev);
e1d1e586
AW
255}
256
7dfb3424 257static int vfio_intx_enable(VFIOPCIDevice *vdev, Error **errp)
65501a74 258{
65501a74 259 uint8_t pin = vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1);
1a403133
AW
260 int ret, argsz;
261 struct vfio_irq_set *irq_set;
262 int32_t *pfd;
7dfb3424 263 Error *err = NULL;
65501a74 264
ea486926 265 if (!pin) {
65501a74
AW
266 return 0;
267 }
268
269 vfio_disable_interrupts(vdev);
270
271 vdev->intx.pin = pin - 1; /* Pin A (1) -> irq[0] */
68919cac 272 pci_config_set_interrupt_pin(vdev->pdev.config, pin);
e1d1e586
AW
273
274#ifdef CONFIG_KVM
275 /*
276 * Only conditional to avoid generating error messages on platforms
277 * where we won't actually use the result anyway.
278 */
9fc0e2d8 279 if (kvm_irqfds_enabled() && kvm_resamplefds_enabled()) {
e1d1e586
AW
280 vdev->intx.route = pci_device_route_intx_to_irq(&vdev->pdev,
281 vdev->intx.pin);
282 }
283#endif
284
65501a74
AW
285 ret = event_notifier_init(&vdev->intx.interrupt, 0);
286 if (ret) {
7dfb3424 287 error_setg_errno(errp, -ret, "event_notifier_init failed");
65501a74
AW
288 return ret;
289 }
290
1a403133
AW
291 argsz = sizeof(*irq_set) + sizeof(*pfd);
292
293 irq_set = g_malloc0(argsz);
294 irq_set->argsz = argsz;
295 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
296 irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
297 irq_set->start = 0;
298 irq_set->count = 1;
299 pfd = (int32_t *)&irq_set->data;
300
301 *pfd = event_notifier_get_fd(&vdev->intx.interrupt);
302 qemu_set_fd_handler(*pfd, vfio_intx_interrupt, NULL, vdev);
65501a74 303
5546a621 304 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
1a403133
AW
305 g_free(irq_set);
306 if (ret) {
7dfb3424 307 error_setg_errno(errp, -ret, "failed to setup INTx fd");
1a403133 308 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
ce59af2d 309 event_notifier_cleanup(&vdev->intx.interrupt);
65501a74
AW
310 return -errno;
311 }
312
7dfb3424
EA
313 vfio_intx_enable_kvm(vdev, &err);
314 if (err) {
315 error_reportf_err(err, WARN_PREFIX, vdev->vbasedev.name);
316 }
e1d1e586 317
65501a74
AW
318 vdev->interrupt = VFIO_INT_INTx;
319
870cb6f1 320 trace_vfio_intx_enable(vdev->vbasedev.name);
65501a74
AW
321
322 return 0;
323}
324
870cb6f1 325static void vfio_intx_disable(VFIOPCIDevice *vdev)
65501a74
AW
326{
327 int fd;
328
bc72ad67 329 timer_del(vdev->intx.mmap_timer);
870cb6f1 330 vfio_intx_disable_kvm(vdev);
5546a621 331 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
65501a74 332 vdev->intx.pending = false;
68919cac 333 pci_irq_deassert(&vdev->pdev);
65501a74
AW
334 vfio_mmap_set_enabled(vdev, true);
335
336 fd = event_notifier_get_fd(&vdev->intx.interrupt);
337 qemu_set_fd_handler(fd, NULL, NULL, vdev);
338 event_notifier_cleanup(&vdev->intx.interrupt);
339
340 vdev->interrupt = VFIO_INT_NONE;
341
870cb6f1 342 trace_vfio_intx_disable(vdev->vbasedev.name);
65501a74
AW
343}
344
345/*
346 * MSI/X
347 */
348static void vfio_msi_interrupt(void *opaque)
349{
350 VFIOMSIVector *vector = opaque;
9ee27d73 351 VFIOPCIDevice *vdev = vector->vdev;
0de70dc7
AW
352 MSIMessage (*get_msg)(PCIDevice *dev, unsigned vector);
353 void (*notify)(PCIDevice *dev, unsigned vector);
354 MSIMessage msg;
65501a74
AW
355 int nr = vector - vdev->msi_vectors;
356
357 if (!event_notifier_test_and_clear(&vector->interrupt)) {
358 return;
359 }
360
b3ebc10c 361 if (vdev->interrupt == VFIO_INT_MSIX) {
0de70dc7
AW
362 get_msg = msix_get_message;
363 notify = msix_notify;
95239e16
AW
364
365 /* A masked vector firing needs to use the PBA, enable it */
366 if (msix_is_masked(&vdev->pdev, nr)) {
367 set_bit(nr, vdev->msix->pending);
368 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, true);
369 trace_vfio_msix_pba_enable(vdev->vbasedev.name);
370 }
9035f8c0 371 } else if (vdev->interrupt == VFIO_INT_MSI) {
0de70dc7
AW
372 get_msg = msi_get_message;
373 notify = msi_notify;
b3ebc10c
AW
374 } else {
375 abort();
376 }
377
0de70dc7 378 msg = get_msg(&vdev->pdev, nr);
bc5baffa 379 trace_vfio_msi_interrupt(vdev->vbasedev.name, nr, msg.address, msg.data);
0de70dc7 380 notify(&vdev->pdev, nr);
65501a74
AW
381}
382
9ee27d73 383static int vfio_enable_vectors(VFIOPCIDevice *vdev, bool msix)
65501a74
AW
384{
385 struct vfio_irq_set *irq_set;
386 int ret = 0, i, argsz;
387 int32_t *fds;
388
389 argsz = sizeof(*irq_set) + (vdev->nr_vectors * sizeof(*fds));
390
391 irq_set = g_malloc0(argsz);
392 irq_set->argsz = argsz;
393 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
394 irq_set->index = msix ? VFIO_PCI_MSIX_IRQ_INDEX : VFIO_PCI_MSI_IRQ_INDEX;
395 irq_set->start = 0;
396 irq_set->count = vdev->nr_vectors;
397 fds = (int32_t *)&irq_set->data;
398
399 for (i = 0; i < vdev->nr_vectors; i++) {
c048be5c
AW
400 int fd = -1;
401
402 /*
403 * MSI vs MSI-X - The guest has direct access to MSI mask and pending
404 * bits, therefore we always use the KVM signaling path when setup.
405 * MSI-X mask and pending bits are emulated, so we want to use the
406 * KVM signaling path only when configured and unmasked.
407 */
408 if (vdev->msi_vectors[i].use) {
409 if (vdev->msi_vectors[i].virq < 0 ||
410 (msix && msix_is_masked(&vdev->pdev, i))) {
411 fd = event_notifier_get_fd(&vdev->msi_vectors[i].interrupt);
412 } else {
413 fd = event_notifier_get_fd(&vdev->msi_vectors[i].kvm_interrupt);
414 }
65501a74 415 }
c048be5c
AW
416
417 fds[i] = fd;
65501a74
AW
418 }
419
5546a621 420 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
65501a74
AW
421
422 g_free(irq_set);
423
65501a74
AW
424 return ret;
425}
426
46746dba 427static void vfio_add_kvm_msi_virq(VFIOPCIDevice *vdev, VFIOMSIVector *vector,
d1f6af6a 428 int vector_n, bool msix)
f4d45d47
AW
429{
430 int virq;
431
d1f6af6a 432 if ((msix && vdev->no_kvm_msix) || (!msix && vdev->no_kvm_msi)) {
f4d45d47
AW
433 return;
434 }
435
436 if (event_notifier_init(&vector->kvm_interrupt, 0)) {
437 return;
438 }
439
d1f6af6a 440 virq = kvm_irqchip_add_msi_route(kvm_state, vector_n, &vdev->pdev);
f4d45d47
AW
441 if (virq < 0) {
442 event_notifier_cleanup(&vector->kvm_interrupt);
443 return;
444 }
445
1c9b71a7 446 if (kvm_irqchip_add_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
f4d45d47
AW
447 NULL, virq) < 0) {
448 kvm_irqchip_release_virq(kvm_state, virq);
449 event_notifier_cleanup(&vector->kvm_interrupt);
450 return;
451 }
452
f4d45d47
AW
453 vector->virq = virq;
454}
455
456static void vfio_remove_kvm_msi_virq(VFIOMSIVector *vector)
457{
1c9b71a7
EA
458 kvm_irqchip_remove_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
459 vector->virq);
f4d45d47
AW
460 kvm_irqchip_release_virq(kvm_state, vector->virq);
461 vector->virq = -1;
462 event_notifier_cleanup(&vector->kvm_interrupt);
463}
464
dc9f06ca
PF
465static void vfio_update_kvm_msi_virq(VFIOMSIVector *vector, MSIMessage msg,
466 PCIDevice *pdev)
f4d45d47 467{
dc9f06ca 468 kvm_irqchip_update_msi_route(kvm_state, vector->virq, msg, pdev);
3f1fea0f 469 kvm_irqchip_commit_routes(kvm_state);
f4d45d47
AW
470}
471
b0223e29
AW
472static int vfio_msix_vector_do_use(PCIDevice *pdev, unsigned int nr,
473 MSIMessage *msg, IOHandler *handler)
65501a74 474{
9ee27d73 475 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74
AW
476 VFIOMSIVector *vector;
477 int ret;
478
df92ee44 479 trace_vfio_msix_vector_do_use(vdev->vbasedev.name, nr);
65501a74 480
65501a74 481 vector = &vdev->msi_vectors[nr];
65501a74 482
f4d45d47
AW
483 if (!vector->use) {
484 vector->vdev = vdev;
485 vector->virq = -1;
486 if (event_notifier_init(&vector->interrupt, 0)) {
487 error_report("vfio: Error: event_notifier_init failed");
488 }
489 vector->use = true;
490 msix_vector_use(pdev, nr);
65501a74
AW
491 }
492
f4d45d47
AW
493 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
494 handler, NULL, vector);
495
65501a74
AW
496 /*
497 * Attempt to enable route through KVM irqchip,
498 * default to userspace handling if unavailable.
499 */
f4d45d47
AW
500 if (vector->virq >= 0) {
501 if (!msg) {
502 vfio_remove_kvm_msi_virq(vector);
503 } else {
dc9f06ca 504 vfio_update_kvm_msi_virq(vector, *msg, pdev);
65501a74 505 }
f4d45d47 506 } else {
6d17a018
DG
507 if (msg) {
508 vfio_add_kvm_msi_virq(vdev, vector, nr, true);
509 }
65501a74
AW
510 }
511
512 /*
513 * We don't want to have the host allocate all possible MSI vectors
514 * for a device if they're not in use, so we shutdown and incrementally
515 * increase them as needed.
516 */
517 if (vdev->nr_vectors < nr + 1) {
5546a621 518 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
65501a74
AW
519 vdev->nr_vectors = nr + 1;
520 ret = vfio_enable_vectors(vdev, true);
521 if (ret) {
312fd5f2 522 error_report("vfio: failed to enable vectors, %d", ret);
65501a74 523 }
65501a74 524 } else {
1a403133
AW
525 int argsz;
526 struct vfio_irq_set *irq_set;
527 int32_t *pfd;
528
529 argsz = sizeof(*irq_set) + sizeof(*pfd);
530
531 irq_set = g_malloc0(argsz);
532 irq_set->argsz = argsz;
533 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
534 VFIO_IRQ_SET_ACTION_TRIGGER;
535 irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
536 irq_set->start = nr;
537 irq_set->count = 1;
538 pfd = (int32_t *)&irq_set->data;
539
f4d45d47
AW
540 if (vector->virq >= 0) {
541 *pfd = event_notifier_get_fd(&vector->kvm_interrupt);
542 } else {
543 *pfd = event_notifier_get_fd(&vector->interrupt);
544 }
1a403133 545
5546a621 546 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
1a403133 547 g_free(irq_set);
65501a74 548 if (ret) {
312fd5f2 549 error_report("vfio: failed to modify vector, %d", ret);
65501a74 550 }
65501a74
AW
551 }
552
95239e16
AW
553 /* Disable PBA emulation when nothing more is pending. */
554 clear_bit(nr, vdev->msix->pending);
555 if (find_first_bit(vdev->msix->pending,
556 vdev->nr_vectors) == vdev->nr_vectors) {
557 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
558 trace_vfio_msix_pba_disable(vdev->vbasedev.name);
559 }
560
65501a74
AW
561 return 0;
562}
563
b0223e29
AW
564static int vfio_msix_vector_use(PCIDevice *pdev,
565 unsigned int nr, MSIMessage msg)
566{
567 return vfio_msix_vector_do_use(pdev, nr, &msg, vfio_msi_interrupt);
568}
569
65501a74
AW
570static void vfio_msix_vector_release(PCIDevice *pdev, unsigned int nr)
571{
9ee27d73 572 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74 573 VFIOMSIVector *vector = &vdev->msi_vectors[nr];
65501a74 574
df92ee44 575 trace_vfio_msix_vector_release(vdev->vbasedev.name, nr);
65501a74
AW
576
577 /*
f4d45d47
AW
578 * There are still old guests that mask and unmask vectors on every
579 * interrupt. If we're using QEMU bypass with a KVM irqfd, leave all of
580 * the KVM setup in place, simply switch VFIO to use the non-bypass
581 * eventfd. We'll then fire the interrupt through QEMU and the MSI-X
582 * core will mask the interrupt and set pending bits, allowing it to
583 * be re-asserted on unmask. Nothing to do if already using QEMU mode.
65501a74 584 */
f4d45d47
AW
585 if (vector->virq >= 0) {
586 int argsz;
587 struct vfio_irq_set *irq_set;
588 int32_t *pfd;
1a403133 589
f4d45d47 590 argsz = sizeof(*irq_set) + sizeof(*pfd);
1a403133 591
f4d45d47
AW
592 irq_set = g_malloc0(argsz);
593 irq_set->argsz = argsz;
594 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
595 VFIO_IRQ_SET_ACTION_TRIGGER;
596 irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
597 irq_set->start = nr;
598 irq_set->count = 1;
599 pfd = (int32_t *)&irq_set->data;
1a403133 600
f4d45d47 601 *pfd = event_notifier_get_fd(&vector->interrupt);
1a403133 602
5546a621 603 ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
65501a74 604
f4d45d47 605 g_free(irq_set);
65501a74 606 }
65501a74
AW
607}
608
0de70dc7 609static void vfio_msix_enable(VFIOPCIDevice *vdev)
fd704adc
AW
610{
611 vfio_disable_interrupts(vdev);
612
bdd81add 613 vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->msix->entries);
fd704adc
AW
614
615 vdev->interrupt = VFIO_INT_MSIX;
616
b0223e29
AW
617 /*
618 * Some communication channels between VF & PF or PF & fw rely on the
619 * physical state of the device and expect that enabling MSI-X from the
620 * guest enables the same on the host. When our guest is Linux, the
621 * guest driver call to pci_enable_msix() sets the enabling bit in the
622 * MSI-X capability, but leaves the vector table masked. We therefore
623 * can't rely on a vector_use callback (from request_irq() in the guest)
624 * to switch the physical device into MSI-X mode because that may come a
625 * long time after pci_enable_msix(). This code enables vector 0 with
626 * triggering to userspace, then immediately release the vector, leaving
627 * the physical device with no vectors enabled, but MSI-X enabled, just
628 * like the guest view.
629 */
630 vfio_msix_vector_do_use(&vdev->pdev, 0, NULL, NULL);
631 vfio_msix_vector_release(&vdev->pdev, 0);
632
fd704adc 633 if (msix_set_vector_notifiers(&vdev->pdev, vfio_msix_vector_use,
bbef882c 634 vfio_msix_vector_release, NULL)) {
312fd5f2 635 error_report("vfio: msix_set_vector_notifiers failed");
fd704adc
AW
636 }
637
0de70dc7 638 trace_vfio_msix_enable(vdev->vbasedev.name);
fd704adc
AW
639}
640
0de70dc7 641static void vfio_msi_enable(VFIOPCIDevice *vdev)
65501a74
AW
642{
643 int ret, i;
644
645 vfio_disable_interrupts(vdev);
646
647 vdev->nr_vectors = msi_nr_vectors_allocated(&vdev->pdev);
648retry:
bdd81add 649 vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->nr_vectors);
65501a74
AW
650
651 for (i = 0; i < vdev->nr_vectors; i++) {
65501a74
AW
652 VFIOMSIVector *vector = &vdev->msi_vectors[i];
653
654 vector->vdev = vdev;
f4d45d47 655 vector->virq = -1;
65501a74
AW
656 vector->use = true;
657
658 if (event_notifier_init(&vector->interrupt, 0)) {
312fd5f2 659 error_report("vfio: Error: event_notifier_init failed");
65501a74
AW
660 }
661
f4d45d47
AW
662 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
663 vfio_msi_interrupt, NULL, vector);
664
65501a74
AW
665 /*
666 * Attempt to enable route through KVM irqchip,
667 * default to userspace handling if unavailable.
668 */
d1f6af6a 669 vfio_add_kvm_msi_virq(vdev, vector, i, false);
65501a74
AW
670 }
671
f4d45d47
AW
672 /* Set interrupt type prior to possible interrupts */
673 vdev->interrupt = VFIO_INT_MSI;
674
65501a74
AW
675 ret = vfio_enable_vectors(vdev, false);
676 if (ret) {
677 if (ret < 0) {
312fd5f2 678 error_report("vfio: Error: Failed to setup MSI fds: %m");
65501a74
AW
679 } else if (ret != vdev->nr_vectors) {
680 error_report("vfio: Error: Failed to enable %d "
312fd5f2 681 "MSI vectors, retry with %d", vdev->nr_vectors, ret);
65501a74
AW
682 }
683
684 for (i = 0; i < vdev->nr_vectors; i++) {
685 VFIOMSIVector *vector = &vdev->msi_vectors[i];
686 if (vector->virq >= 0) {
f4d45d47 687 vfio_remove_kvm_msi_virq(vector);
65501a74 688 }
f4d45d47
AW
689 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
690 NULL, NULL, NULL);
65501a74
AW
691 event_notifier_cleanup(&vector->interrupt);
692 }
693
694 g_free(vdev->msi_vectors);
695
696 if (ret > 0 && ret != vdev->nr_vectors) {
697 vdev->nr_vectors = ret;
698 goto retry;
699 }
700 vdev->nr_vectors = 0;
701
f4d45d47
AW
702 /*
703 * Failing to setup MSI doesn't really fall within any specification.
704 * Let's try leaving interrupts disabled and hope the guest figures
705 * out to fall back to INTx for this device.
706 */
707 error_report("vfio: Error: Failed to enable MSI");
708 vdev->interrupt = VFIO_INT_NONE;
709
65501a74
AW
710 return;
711 }
712
0de70dc7 713 trace_vfio_msi_enable(vdev->vbasedev.name, vdev->nr_vectors);
65501a74
AW
714}
715
0de70dc7 716static void vfio_msi_disable_common(VFIOPCIDevice *vdev)
fd704adc 717{
7dfb3424 718 Error *err = NULL;
f4d45d47
AW
719 int i;
720
721 for (i = 0; i < vdev->nr_vectors; i++) {
722 VFIOMSIVector *vector = &vdev->msi_vectors[i];
723 if (vdev->msi_vectors[i].use) {
724 if (vector->virq >= 0) {
725 vfio_remove_kvm_msi_virq(vector);
726 }
727 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
728 NULL, NULL, NULL);
729 event_notifier_cleanup(&vector->interrupt);
730 }
731 }
732
fd704adc
AW
733 g_free(vdev->msi_vectors);
734 vdev->msi_vectors = NULL;
735 vdev->nr_vectors = 0;
736 vdev->interrupt = VFIO_INT_NONE;
737
7dfb3424
EA
738 vfio_intx_enable(vdev, &err);
739 if (err) {
740 error_reportf_err(err, ERR_PREFIX, vdev->vbasedev.name);
741 }
fd704adc
AW
742}
743
0de70dc7 744static void vfio_msix_disable(VFIOPCIDevice *vdev)
fd704adc 745{
3e40ba0f
AW
746 int i;
747
fd704adc
AW
748 msix_unset_vector_notifiers(&vdev->pdev);
749
3e40ba0f
AW
750 /*
751 * MSI-X will only release vectors if MSI-X is still enabled on the
752 * device, check through the rest and release it ourselves if necessary.
753 */
754 for (i = 0; i < vdev->nr_vectors; i++) {
755 if (vdev->msi_vectors[i].use) {
756 vfio_msix_vector_release(&vdev->pdev, i);
f4d45d47 757 msix_vector_unuse(&vdev->pdev, i);
3e40ba0f
AW
758 }
759 }
760
fd704adc 761 if (vdev->nr_vectors) {
5546a621 762 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
fd704adc
AW
763 }
764
0de70dc7 765 vfio_msi_disable_common(vdev);
fd704adc 766
95239e16
AW
767 memset(vdev->msix->pending, 0,
768 BITS_TO_LONGS(vdev->msix->entries) * sizeof(unsigned long));
769
0de70dc7 770 trace_vfio_msix_disable(vdev->vbasedev.name);
fd704adc
AW
771}
772
0de70dc7 773static void vfio_msi_disable(VFIOPCIDevice *vdev)
65501a74 774{
5546a621 775 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSI_IRQ_INDEX);
0de70dc7 776 vfio_msi_disable_common(vdev);
65501a74 777
0de70dc7 778 trace_vfio_msi_disable(vdev->vbasedev.name);
65501a74
AW
779}
780
9ee27d73 781static void vfio_update_msi(VFIOPCIDevice *vdev)
c7679d45
AW
782{
783 int i;
784
785 for (i = 0; i < vdev->nr_vectors; i++) {
786 VFIOMSIVector *vector = &vdev->msi_vectors[i];
787 MSIMessage msg;
788
789 if (!vector->use || vector->virq < 0) {
790 continue;
791 }
792
793 msg = msi_get_message(&vdev->pdev, i);
dc9f06ca 794 vfio_update_kvm_msi_virq(vector, msg, &vdev->pdev);
c7679d45
AW
795 }
796}
797
9ee27d73 798static void vfio_pci_load_rom(VFIOPCIDevice *vdev)
6f864e6e 799{
46900226 800 struct vfio_region_info *reg_info;
6f864e6e
AW
801 uint64_t size;
802 off_t off = 0;
7d489dcd 803 ssize_t bytes;
6f864e6e 804
46900226
AW
805 if (vfio_get_region_info(&vdev->vbasedev,
806 VFIO_PCI_ROM_REGION_INDEX, &reg_info)) {
6f864e6e
AW
807 error_report("vfio: Error getting ROM info: %m");
808 return;
809 }
810
46900226
AW
811 trace_vfio_pci_load_rom(vdev->vbasedev.name, (unsigned long)reg_info->size,
812 (unsigned long)reg_info->offset,
813 (unsigned long)reg_info->flags);
814
815 vdev->rom_size = size = reg_info->size;
816 vdev->rom_offset = reg_info->offset;
6f864e6e 817
46900226 818 g_free(reg_info);
6f864e6e
AW
819
820 if (!vdev->rom_size) {
e638073c 821 vdev->rom_read_failed = true;
d20b43df 822 error_report("vfio-pci: Cannot read device rom at "
df92ee44 823 "%s", vdev->vbasedev.name);
d20b43df
BD
824 error_printf("Device option ROM contents are probably invalid "
825 "(check dmesg).\nSkip option ROM probe with rombar=0, "
826 "or load from file with romfile=\n");
6f864e6e
AW
827 return;
828 }
829
830 vdev->rom = g_malloc(size);
831 memset(vdev->rom, 0xff, size);
832
833 while (size) {
5546a621
EA
834 bytes = pread(vdev->vbasedev.fd, vdev->rom + off,
835 size, vdev->rom_offset + off);
6f864e6e
AW
836 if (bytes == 0) {
837 break;
838 } else if (bytes > 0) {
839 off += bytes;
840 size -= bytes;
841 } else {
842 if (errno == EINTR || errno == EAGAIN) {
843 continue;
844 }
845 error_report("vfio: Error reading device ROM: %m");
846 break;
847 }
848 }
e2e5ee9c
AW
849
850 /*
851 * Test the ROM signature against our device, if the vendor is correct
852 * but the device ID doesn't match, store the correct device ID and
853 * recompute the checksum. Intel IGD devices need this and are known
854 * to have bogus checksums so we can't simply adjust the checksum.
855 */
856 if (pci_get_word(vdev->rom) == 0xaa55 &&
857 pci_get_word(vdev->rom + 0x18) + 8 < vdev->rom_size &&
858 !memcmp(vdev->rom + pci_get_word(vdev->rom + 0x18), "PCIR", 4)) {
859 uint16_t vid, did;
860
861 vid = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 4);
862 did = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6);
863
864 if (vid == vdev->vendor_id && did != vdev->device_id) {
865 int i;
866 uint8_t csum, *data = vdev->rom;
867
868 pci_set_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6,
869 vdev->device_id);
870 data[6] = 0;
871
872 for (csum = 0, i = 0; i < vdev->rom_size; i++) {
873 csum += data[i];
874 }
875
876 data[6] = -csum;
877 }
878 }
6f864e6e
AW
879}
880
881static uint64_t vfio_rom_read(void *opaque, hwaddr addr, unsigned size)
882{
9ee27d73 883 VFIOPCIDevice *vdev = opaque;
75bd0c72
ND
884 union {
885 uint8_t byte;
886 uint16_t word;
887 uint32_t dword;
888 uint64_t qword;
889 } val;
890 uint64_t data = 0;
6f864e6e
AW
891
892 /* Load the ROM lazily when the guest tries to read it */
db01eedb 893 if (unlikely(!vdev->rom && !vdev->rom_read_failed)) {
6f864e6e
AW
894 vfio_pci_load_rom(vdev);
895 }
896
6758008e 897 memcpy(&val, vdev->rom + addr,
6f864e6e
AW
898 (addr < vdev->rom_size) ? MIN(size, vdev->rom_size - addr) : 0);
899
75bd0c72
ND
900 switch (size) {
901 case 1:
902 data = val.byte;
903 break;
904 case 2:
905 data = le16_to_cpu(val.word);
906 break;
907 case 4:
908 data = le32_to_cpu(val.dword);
909 break;
910 default:
911 hw_error("vfio: unsupported read size, %d bytes\n", size);
912 break;
913 }
914
df92ee44 915 trace_vfio_rom_read(vdev->vbasedev.name, addr, size, data);
6f864e6e 916
75bd0c72 917 return data;
6f864e6e
AW
918}
919
64fa25a0
AW
920static void vfio_rom_write(void *opaque, hwaddr addr,
921 uint64_t data, unsigned size)
922{
923}
924
6f864e6e
AW
925static const MemoryRegionOps vfio_rom_ops = {
926 .read = vfio_rom_read,
64fa25a0 927 .write = vfio_rom_write,
6758008e 928 .endianness = DEVICE_LITTLE_ENDIAN,
6f864e6e
AW
929};
930
9ee27d73 931static void vfio_pci_size_rom(VFIOPCIDevice *vdev)
6f864e6e 932{
b1c50c5f 933 uint32_t orig, size = cpu_to_le32((uint32_t)PCI_ROM_ADDRESS_MASK);
6f864e6e 934 off_t offset = vdev->config_offset + PCI_ROM_ADDRESS;
4b943029 935 DeviceState *dev = DEVICE(vdev);
062ed5d8 936 char *name;
5546a621 937 int fd = vdev->vbasedev.fd;
6f864e6e
AW
938
939 if (vdev->pdev.romfile || !vdev->pdev.rom_bar) {
4b943029
BD
940 /* Since pci handles romfile, just print a message and return */
941 if (vfio_blacklist_opt_rom(vdev) && vdev->pdev.romfile) {
7df9381b
AW
942 error_printf("Warning : Device at %s is known to cause system instability issues during option rom execution. Proceeding anyway since user specified romfile\n",
943 vdev->vbasedev.name);
4b943029 944 }
6f864e6e
AW
945 return;
946 }
947
948 /*
949 * Use the same size ROM BAR as the physical device. The contents
950 * will get filled in later when the guest tries to read it.
951 */
5546a621
EA
952 if (pread(fd, &orig, 4, offset) != 4 ||
953 pwrite(fd, &size, 4, offset) != 4 ||
954 pread(fd, &size, 4, offset) != 4 ||
955 pwrite(fd, &orig, 4, offset) != 4) {
7df9381b 956 error_report("%s(%s) failed: %m", __func__, vdev->vbasedev.name);
6f864e6e
AW
957 return;
958 }
959
b1c50c5f 960 size = ~(le32_to_cpu(size) & PCI_ROM_ADDRESS_MASK) + 1;
6f864e6e
AW
961
962 if (!size) {
963 return;
964 }
965
4b943029
BD
966 if (vfio_blacklist_opt_rom(vdev)) {
967 if (dev->opts && qemu_opt_get(dev->opts, "rombar")) {
7df9381b
AW
968 error_printf("Warning : Device at %s is known to cause system instability issues during option rom execution. Proceeding anyway since user specified non zero value for rombar\n",
969 vdev->vbasedev.name);
4b943029 970 } else {
7df9381b
AW
971 error_printf("Warning : Rom loading for device at %s has been disabled due to system instability issues. Specify rombar=1 or romfile to force\n",
972 vdev->vbasedev.name);
4b943029
BD
973 return;
974 }
975 }
976
df92ee44 977 trace_vfio_pci_size_rom(vdev->vbasedev.name, size);
6f864e6e 978
062ed5d8 979 name = g_strdup_printf("vfio[%s].rom", vdev->vbasedev.name);
6f864e6e
AW
980
981 memory_region_init_io(&vdev->pdev.rom, OBJECT(vdev),
982 &vfio_rom_ops, vdev, name, size);
062ed5d8 983 g_free(name);
6f864e6e
AW
984
985 pci_register_bar(&vdev->pdev, PCI_ROM_SLOT,
986 PCI_BASE_ADDRESS_SPACE_MEMORY, &vdev->pdev.rom);
987
988 vdev->pdev.has_rom = true;
e638073c 989 vdev->rom_read_failed = false;
6f864e6e
AW
990}
991
c00d61d8 992void vfio_vga_write(void *opaque, hwaddr addr,
f15689c7
AW
993 uint64_t data, unsigned size)
994{
995 VFIOVGARegion *region = opaque;
996 VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
997 union {
998 uint8_t byte;
999 uint16_t word;
1000 uint32_t dword;
1001 uint64_t qword;
1002 } buf;
1003 off_t offset = vga->fd_offset + region->offset + addr;
1004
1005 switch (size) {
1006 case 1:
1007 buf.byte = data;
1008 break;
1009 case 2:
1010 buf.word = cpu_to_le16(data);
1011 break;
1012 case 4:
1013 buf.dword = cpu_to_le32(data);
1014 break;
1015 default:
4e505ddd 1016 hw_error("vfio: unsupported write size, %d bytes", size);
f15689c7
AW
1017 break;
1018 }
1019
1020 if (pwrite(vga->fd, &buf, size, offset) != size) {
1021 error_report("%s(,0x%"HWADDR_PRIx", 0x%"PRIx64", %d) failed: %m",
1022 __func__, region->offset + addr, data, size);
1023 }
1024
385f57cf 1025 trace_vfio_vga_write(region->offset + addr, data, size);
f15689c7
AW
1026}
1027
c00d61d8 1028uint64_t vfio_vga_read(void *opaque, hwaddr addr, unsigned size)
f15689c7
AW
1029{
1030 VFIOVGARegion *region = opaque;
1031 VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
1032 union {
1033 uint8_t byte;
1034 uint16_t word;
1035 uint32_t dword;
1036 uint64_t qword;
1037 } buf;
1038 uint64_t data = 0;
1039 off_t offset = vga->fd_offset + region->offset + addr;
1040
1041 if (pread(vga->fd, &buf, size, offset) != size) {
1042 error_report("%s(,0x%"HWADDR_PRIx", %d) failed: %m",
1043 __func__, region->offset + addr, size);
1044 return (uint64_t)-1;
1045 }
1046
1047 switch (size) {
1048 case 1:
1049 data = buf.byte;
1050 break;
1051 case 2:
1052 data = le16_to_cpu(buf.word);
1053 break;
1054 case 4:
1055 data = le32_to_cpu(buf.dword);
1056 break;
1057 default:
4e505ddd 1058 hw_error("vfio: unsupported read size, %d bytes", size);
f15689c7
AW
1059 break;
1060 }
1061
385f57cf 1062 trace_vfio_vga_read(region->offset + addr, size, data);
f15689c7
AW
1063
1064 return data;
1065}
1066
1067static const MemoryRegionOps vfio_vga_ops = {
1068 .read = vfio_vga_read,
1069 .write = vfio_vga_write,
1070 .endianness = DEVICE_LITTLE_ENDIAN,
1071};
1072
65501a74
AW
1073/*
1074 * PCI config space
1075 */
c00d61d8 1076uint32_t vfio_pci_read_config(PCIDevice *pdev, uint32_t addr, int len)
65501a74 1077{
9ee27d73 1078 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
4b5d5e87 1079 uint32_t emu_bits = 0, emu_val = 0, phys_val = 0, val;
65501a74 1080
4b5d5e87
AW
1081 memcpy(&emu_bits, vdev->emulated_config_bits + addr, len);
1082 emu_bits = le32_to_cpu(emu_bits);
65501a74 1083
4b5d5e87
AW
1084 if (emu_bits) {
1085 emu_val = pci_default_read_config(pdev, addr, len);
1086 }
1087
1088 if (~emu_bits & (0xffffffffU >> (32 - len * 8))) {
1089 ssize_t ret;
1090
5546a621
EA
1091 ret = pread(vdev->vbasedev.fd, &phys_val, len,
1092 vdev->config_offset + addr);
4b5d5e87 1093 if (ret != len) {
7df9381b
AW
1094 error_report("%s(%s, 0x%x, 0x%x) failed: %m",
1095 __func__, vdev->vbasedev.name, addr, len);
65501a74
AW
1096 return -errno;
1097 }
4b5d5e87 1098 phys_val = le32_to_cpu(phys_val);
65501a74
AW
1099 }
1100
4b5d5e87 1101 val = (emu_val & emu_bits) | (phys_val & ~emu_bits);
65501a74 1102
df92ee44 1103 trace_vfio_pci_read_config(vdev->vbasedev.name, addr, len, val);
65501a74
AW
1104
1105 return val;
1106}
1107
c00d61d8
AW
1108void vfio_pci_write_config(PCIDevice *pdev,
1109 uint32_t addr, uint32_t val, int len)
65501a74 1110{
9ee27d73 1111 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74
AW
1112 uint32_t val_le = cpu_to_le32(val);
1113
df92ee44 1114 trace_vfio_pci_write_config(vdev->vbasedev.name, addr, val, len);
65501a74
AW
1115
1116 /* Write everything to VFIO, let it filter out what we can't write */
5546a621
EA
1117 if (pwrite(vdev->vbasedev.fd, &val_le, len, vdev->config_offset + addr)
1118 != len) {
7df9381b
AW
1119 error_report("%s(%s, 0x%x, 0x%x, 0x%x) failed: %m",
1120 __func__, vdev->vbasedev.name, addr, val, len);
65501a74
AW
1121 }
1122
65501a74
AW
1123 /* MSI/MSI-X Enabling/Disabling */
1124 if (pdev->cap_present & QEMU_PCI_CAP_MSI &&
1125 ranges_overlap(addr, len, pdev->msi_cap, vdev->msi_cap_size)) {
1126 int is_enabled, was_enabled = msi_enabled(pdev);
1127
1128 pci_default_write_config(pdev, addr, val, len);
1129
1130 is_enabled = msi_enabled(pdev);
1131
c7679d45
AW
1132 if (!was_enabled) {
1133 if (is_enabled) {
0de70dc7 1134 vfio_msi_enable(vdev);
c7679d45
AW
1135 }
1136 } else {
1137 if (!is_enabled) {
0de70dc7 1138 vfio_msi_disable(vdev);
c7679d45
AW
1139 } else {
1140 vfio_update_msi(vdev);
1141 }
65501a74 1142 }
4b5d5e87 1143 } else if (pdev->cap_present & QEMU_PCI_CAP_MSIX &&
65501a74
AW
1144 ranges_overlap(addr, len, pdev->msix_cap, MSIX_CAP_LENGTH)) {
1145 int is_enabled, was_enabled = msix_enabled(pdev);
1146
1147 pci_default_write_config(pdev, addr, val, len);
1148
1149 is_enabled = msix_enabled(pdev);
1150
1151 if (!was_enabled && is_enabled) {
0de70dc7 1152 vfio_msix_enable(vdev);
65501a74 1153 } else if (was_enabled && !is_enabled) {
0de70dc7 1154 vfio_msix_disable(vdev);
65501a74 1155 }
4b5d5e87
AW
1156 } else {
1157 /* Write everything to QEMU to keep emulated bits correct */
1158 pci_default_write_config(pdev, addr, val, len);
65501a74
AW
1159 }
1160}
1161
65501a74
AW
1162/*
1163 * Interrupt setup
1164 */
9ee27d73 1165static void vfio_disable_interrupts(VFIOPCIDevice *vdev)
65501a74 1166{
b3e27c3a
AW
1167 /*
1168 * More complicated than it looks. Disabling MSI/X transitions the
1169 * device to INTx mode (if supported). Therefore we need to first
1170 * disable MSI/X and then cleanup by disabling INTx.
1171 */
1172 if (vdev->interrupt == VFIO_INT_MSIX) {
0de70dc7 1173 vfio_msix_disable(vdev);
b3e27c3a 1174 } else if (vdev->interrupt == VFIO_INT_MSI) {
0de70dc7 1175 vfio_msi_disable(vdev);
b3e27c3a
AW
1176 }
1177
1178 if (vdev->interrupt == VFIO_INT_INTx) {
870cb6f1 1179 vfio_intx_disable(vdev);
65501a74
AW
1180 }
1181}
1182
7ef165b9 1183static int vfio_msi_setup(VFIOPCIDevice *vdev, int pos, Error **errp)
65501a74
AW
1184{
1185 uint16_t ctrl;
1186 bool msi_64bit, msi_maskbit;
1187 int ret, entries;
1108b2f8 1188 Error *err = NULL;
65501a74 1189
5546a621 1190 if (pread(vdev->vbasedev.fd, &ctrl, sizeof(ctrl),
65501a74 1191 vdev->config_offset + pos + PCI_CAP_FLAGS) != sizeof(ctrl)) {
7ef165b9 1192 error_setg_errno(errp, errno, "failed reading MSI PCI_CAP_FLAGS");
65501a74
AW
1193 return -errno;
1194 }
1195 ctrl = le16_to_cpu(ctrl);
1196
1197 msi_64bit = !!(ctrl & PCI_MSI_FLAGS_64BIT);
1198 msi_maskbit = !!(ctrl & PCI_MSI_FLAGS_MASKBIT);
1199 entries = 1 << ((ctrl & PCI_MSI_FLAGS_QMASK) >> 1);
1200
0de70dc7 1201 trace_vfio_msi_setup(vdev->vbasedev.name, pos);
65501a74 1202
1108b2f8 1203 ret = msi_init(&vdev->pdev, pos, entries, msi_64bit, msi_maskbit, &err);
65501a74 1204 if (ret < 0) {
e43b9a5a
AW
1205 if (ret == -ENOTSUP) {
1206 return 0;
1207 }
7ef165b9
EA
1208 error_prepend(&err, "msi_init failed: ");
1209 error_propagate(errp, err);
65501a74
AW
1210 return ret;
1211 }
1212 vdev->msi_cap_size = 0xa + (msi_maskbit ? 0xa : 0) + (msi_64bit ? 0x4 : 0);
1213
1214 return 0;
1215}
1216
db0da029
AW
1217static void vfio_pci_fixup_msix_region(VFIOPCIDevice *vdev)
1218{
1219 off_t start, end;
1220 VFIORegion *region = &vdev->bars[vdev->msix->table_bar].region;
1221
1222 /*
1223 * We expect to find a single mmap covering the whole BAR, anything else
1224 * means it's either unsupported or already setup.
1225 */
1226 if (region->nr_mmaps != 1 || region->mmaps[0].offset ||
1227 region->size != region->mmaps[0].size) {
1228 return;
1229 }
1230
1231 /* MSI-X table start and end aligned to host page size */
1232 start = vdev->msix->table_offset & qemu_real_host_page_mask;
1233 end = REAL_HOST_PAGE_ALIGN((uint64_t)vdev->msix->table_offset +
1234 (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE));
1235
1236 /*
1237 * Does the MSI-X table cover the beginning of the BAR? The whole BAR?
1238 * NB - Host page size is necessarily a power of two and so is the PCI
1239 * BAR (not counting EA yet), therefore if we have host page aligned
1240 * @start and @end, then any remainder of the BAR before or after those
1241 * must be at least host page sized and therefore mmap'able.
1242 */
1243 if (!start) {
1244 if (end >= region->size) {
1245 region->nr_mmaps = 0;
1246 g_free(region->mmaps);
1247 region->mmaps = NULL;
1248 trace_vfio_msix_fixup(vdev->vbasedev.name,
1249 vdev->msix->table_bar, 0, 0);
1250 } else {
1251 region->mmaps[0].offset = end;
1252 region->mmaps[0].size = region->size - end;
1253 trace_vfio_msix_fixup(vdev->vbasedev.name,
1254 vdev->msix->table_bar, region->mmaps[0].offset,
1255 region->mmaps[0].offset + region->mmaps[0].size);
1256 }
1257
1258 /* Maybe it's aligned at the end of the BAR */
1259 } else if (end >= region->size) {
1260 region->mmaps[0].size = start;
1261 trace_vfio_msix_fixup(vdev->vbasedev.name,
1262 vdev->msix->table_bar, region->mmaps[0].offset,
1263 region->mmaps[0].offset + region->mmaps[0].size);
1264
1265 /* Otherwise it must split the BAR */
1266 } else {
1267 region->nr_mmaps = 2;
1268 region->mmaps = g_renew(VFIOMmap, region->mmaps, 2);
1269
1270 memcpy(&region->mmaps[1], &region->mmaps[0], sizeof(VFIOMmap));
1271
1272 region->mmaps[0].size = start;
1273 trace_vfio_msix_fixup(vdev->vbasedev.name,
1274 vdev->msix->table_bar, region->mmaps[0].offset,
1275 region->mmaps[0].offset + region->mmaps[0].size);
1276
1277 region->mmaps[1].offset = end;
1278 region->mmaps[1].size = region->size - end;
1279 trace_vfio_msix_fixup(vdev->vbasedev.name,
1280 vdev->msix->table_bar, region->mmaps[1].offset,
1281 region->mmaps[1].offset + region->mmaps[1].size);
1282 }
1283}
1284
65501a74
AW
1285/*
1286 * We don't have any control over how pci_add_capability() inserts
1287 * capabilities into the chain. In order to setup MSI-X we need a
1288 * MemoryRegion for the BAR. In order to setup the BAR and not
1289 * attempt to mmap the MSI-X table area, which VFIO won't allow, we
1290 * need to first look for where the MSI-X table lives. So we
1291 * unfortunately split MSI-X setup across two functions.
1292 */
ec3bcf42 1293static void vfio_msix_early_setup(VFIOPCIDevice *vdev, Error **errp)
65501a74
AW
1294{
1295 uint8_t pos;
1296 uint16_t ctrl;
1297 uint32_t table, pba;
5546a621 1298 int fd = vdev->vbasedev.fd;
b5bd049f 1299 VFIOMSIXInfo *msix;
65501a74
AW
1300
1301 pos = pci_find_capability(&vdev->pdev, PCI_CAP_ID_MSIX);
1302 if (!pos) {
ec3bcf42 1303 return;
65501a74
AW
1304 }
1305
5546a621 1306 if (pread(fd, &ctrl, sizeof(ctrl),
b58b17f7 1307 vdev->config_offset + pos + PCI_MSIX_FLAGS) != sizeof(ctrl)) {
008d0e2d 1308 error_setg_errno(errp, errno, "failed to read PCI MSIX FLAGS");
ec3bcf42 1309 return;
65501a74
AW
1310 }
1311
5546a621 1312 if (pread(fd, &table, sizeof(table),
65501a74 1313 vdev->config_offset + pos + PCI_MSIX_TABLE) != sizeof(table)) {
008d0e2d 1314 error_setg_errno(errp, errno, "failed to read PCI MSIX TABLE");
ec3bcf42 1315 return;
65501a74
AW
1316 }
1317
5546a621 1318 if (pread(fd, &pba, sizeof(pba),
65501a74 1319 vdev->config_offset + pos + PCI_MSIX_PBA) != sizeof(pba)) {
008d0e2d 1320 error_setg_errno(errp, errno, "failed to read PCI MSIX PBA");
ec3bcf42 1321 return;
65501a74
AW
1322 }
1323
1324 ctrl = le16_to_cpu(ctrl);
1325 table = le32_to_cpu(table);
1326 pba = le32_to_cpu(pba);
1327
b5bd049f
AW
1328 msix = g_malloc0(sizeof(*msix));
1329 msix->table_bar = table & PCI_MSIX_FLAGS_BIRMASK;
1330 msix->table_offset = table & ~PCI_MSIX_FLAGS_BIRMASK;
1331 msix->pba_bar = pba & PCI_MSIX_FLAGS_BIRMASK;
1332 msix->pba_offset = pba & ~PCI_MSIX_FLAGS_BIRMASK;
1333 msix->entries = (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
65501a74 1334
43302969
GL
1335 /*
1336 * Test the size of the pba_offset variable and catch if it extends outside
1337 * of the specified BAR. If it is the case, we need to apply a hardware
1338 * specific quirk if the device is known or we have a broken configuration.
1339 */
b5bd049f 1340 if (msix->pba_offset >= vdev->bars[msix->pba_bar].region.size) {
43302969
GL
1341 /*
1342 * Chelsio T5 Virtual Function devices are encoded as 0x58xx for T5
1343 * adapters. The T5 hardware returns an incorrect value of 0x8000 for
1344 * the VF PBA offset while the BAR itself is only 8k. The correct value
1345 * is 0x1000, so we hard code that here.
1346 */
ff635e37
AW
1347 if (vdev->vendor_id == PCI_VENDOR_ID_CHELSIO &&
1348 (vdev->device_id & 0xff00) == 0x5800) {
b5bd049f 1349 msix->pba_offset = 0x1000;
43302969 1350 } else {
008d0e2d
EA
1351 error_setg(errp, "hardware reports invalid configuration, "
1352 "MSIX PBA outside of specified BAR");
b5bd049f 1353 g_free(msix);
ec3bcf42 1354 return;
43302969
GL
1355 }
1356 }
1357
0de70dc7 1358 trace_vfio_msix_early_setup(vdev->vbasedev.name, pos, msix->table_bar,
b5bd049f
AW
1359 msix->table_offset, msix->entries);
1360 vdev->msix = msix;
65501a74 1361
db0da029 1362 vfio_pci_fixup_msix_region(vdev);
65501a74
AW
1363}
1364
7ef165b9 1365static int vfio_msix_setup(VFIOPCIDevice *vdev, int pos, Error **errp)
65501a74
AW
1366{
1367 int ret;
1368
95239e16
AW
1369 vdev->msix->pending = g_malloc0(BITS_TO_LONGS(vdev->msix->entries) *
1370 sizeof(unsigned long));
65501a74 1371 ret = msix_init(&vdev->pdev, vdev->msix->entries,
db0da029 1372 vdev->bars[vdev->msix->table_bar].region.mem,
65501a74 1373 vdev->msix->table_bar, vdev->msix->table_offset,
db0da029 1374 vdev->bars[vdev->msix->pba_bar].region.mem,
65501a74
AW
1375 vdev->msix->pba_bar, vdev->msix->pba_offset, pos);
1376 if (ret < 0) {
e43b9a5a
AW
1377 if (ret == -ENOTSUP) {
1378 return 0;
1379 }
7ef165b9 1380 error_setg(errp, "msix_init failed");
65501a74
AW
1381 return ret;
1382 }
1383
95239e16
AW
1384 /*
1385 * The PCI spec suggests that devices provide additional alignment for
1386 * MSI-X structures and avoid overlapping non-MSI-X related registers.
1387 * For an assigned device, this hopefully means that emulation of MSI-X
1388 * structures does not affect the performance of the device. If devices
1389 * fail to provide that alignment, a significant performance penalty may
1390 * result, for instance Mellanox MT27500 VFs:
1391 * http://www.spinics.net/lists/kvm/msg125881.html
1392 *
1393 * The PBA is simply not that important for such a serious regression and
1394 * most drivers do not appear to look at it. The solution for this is to
1395 * disable the PBA MemoryRegion unless it's being used. We disable it
1396 * here and only enable it if a masked vector fires through QEMU. As the
1397 * vector-use notifier is called, which occurs on unmask, we test whether
1398 * PBA emulation is needed and again disable if not.
1399 */
1400 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
1401
65501a74
AW
1402 return 0;
1403}
1404
9ee27d73 1405static void vfio_teardown_msi(VFIOPCIDevice *vdev)
65501a74
AW
1406{
1407 msi_uninit(&vdev->pdev);
1408
1409 if (vdev->msix) {
a664477d 1410 msix_uninit(&vdev->pdev,
db0da029
AW
1411 vdev->bars[vdev->msix->table_bar].region.mem,
1412 vdev->bars[vdev->msix->pba_bar].region.mem);
95239e16 1413 g_free(vdev->msix->pending);
65501a74
AW
1414 }
1415}
1416
1417/*
1418 * Resource setup
1419 */
9ee27d73 1420static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled)
65501a74
AW
1421{
1422 int i;
1423
1424 for (i = 0; i < PCI_ROM_SLOT; i++) {
db0da029 1425 vfio_region_mmaps_set_enabled(&vdev->bars[i].region, enabled);
65501a74
AW
1426 }
1427}
1428
2d82f8a3 1429static void vfio_bar_setup(VFIOPCIDevice *vdev, int nr)
65501a74
AW
1430{
1431 VFIOBAR *bar = &vdev->bars[nr];
1432
65501a74
AW
1433 uint32_t pci_bar;
1434 uint8_t type;
1435 int ret;
1436
1437 /* Skip both unimplemented BARs and the upper half of 64bit BARS. */
2d82f8a3 1438 if (!bar->region.size) {
65501a74
AW
1439 return;
1440 }
1441
65501a74 1442 /* Determine what type of BAR this is for registration */
5546a621 1443 ret = pread(vdev->vbasedev.fd, &pci_bar, sizeof(pci_bar),
65501a74
AW
1444 vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr));
1445 if (ret != sizeof(pci_bar)) {
312fd5f2 1446 error_report("vfio: Failed to read BAR %d (%m)", nr);
65501a74
AW
1447 return;
1448 }
1449
1450 pci_bar = le32_to_cpu(pci_bar);
39360f0b
AW
1451 bar->ioport = (pci_bar & PCI_BASE_ADDRESS_SPACE_IO);
1452 bar->mem64 = bar->ioport ? 0 : (pci_bar & PCI_BASE_ADDRESS_MEM_TYPE_64);
1453 type = pci_bar & (bar->ioport ? ~PCI_BASE_ADDRESS_IO_MASK :
1454 ~PCI_BASE_ADDRESS_MEM_MASK);
65501a74 1455
db0da029
AW
1456 if (vfio_region_mmap(&bar->region)) {
1457 error_report("Failed to mmap %s BAR %d. Performance may be slow",
1458 vdev->vbasedev.name, nr);
65501a74 1459 }
7076eabc 1460
2d82f8a3 1461 pci_register_bar(&vdev->pdev, nr, type, bar->region.mem);
65501a74
AW
1462}
1463
2d82f8a3 1464static void vfio_bars_setup(VFIOPCIDevice *vdev)
65501a74
AW
1465{
1466 int i;
1467
1468 for (i = 0; i < PCI_ROM_SLOT; i++) {
2d82f8a3 1469 vfio_bar_setup(vdev, i);
65501a74
AW
1470 }
1471}
1472
2d82f8a3 1473static void vfio_bars_exit(VFIOPCIDevice *vdev)
65501a74
AW
1474{
1475 int i;
1476
1477 for (i = 0; i < PCI_ROM_SLOT; i++) {
2d82f8a3
AW
1478 vfio_bar_quirk_exit(vdev, i);
1479 vfio_region_exit(&vdev->bars[i].region);
65501a74 1480 }
f15689c7 1481
2d82f8a3 1482 if (vdev->vga) {
f15689c7 1483 pci_unregister_vga(&vdev->pdev);
2d82f8a3 1484 vfio_vga_quirk_exit(vdev);
f15689c7 1485 }
65501a74
AW
1486}
1487
2d82f8a3 1488static void vfio_bars_finalize(VFIOPCIDevice *vdev)
ba5e6bfa
PB
1489{
1490 int i;
1491
1492 for (i = 0; i < PCI_ROM_SLOT; i++) {
2d82f8a3
AW
1493 vfio_bar_quirk_finalize(vdev, i);
1494 vfio_region_finalize(&vdev->bars[i].region);
ba5e6bfa
PB
1495 }
1496
2d82f8a3
AW
1497 if (vdev->vga) {
1498 vfio_vga_quirk_finalize(vdev);
1499 for (i = 0; i < ARRAY_SIZE(vdev->vga->region); i++) {
1500 object_unparent(OBJECT(&vdev->vga->region[i].mem));
1501 }
1502 g_free(vdev->vga);
ba5e6bfa
PB
1503 }
1504}
1505
65501a74
AW
1506/*
1507 * General setup
1508 */
1509static uint8_t vfio_std_cap_max_size(PCIDevice *pdev, uint8_t pos)
1510{
88caf177
CF
1511 uint8_t tmp;
1512 uint16_t next = PCI_CONFIG_SPACE_SIZE;
65501a74
AW
1513
1514 for (tmp = pdev->config[PCI_CAPABILITY_LIST]; tmp;
3fc1c182 1515 tmp = pdev->config[tmp + PCI_CAP_LIST_NEXT]) {
65501a74
AW
1516 if (tmp > pos && tmp < next) {
1517 next = tmp;
1518 }
1519 }
1520
1521 return next - pos;
1522}
1523
325ae8d5
CF
1524
1525static uint16_t vfio_ext_cap_max_size(const uint8_t *config, uint16_t pos)
1526{
1527 uint16_t tmp, next = PCIE_CONFIG_SPACE_SIZE;
1528
1529 for (tmp = PCI_CONFIG_SPACE_SIZE; tmp;
1530 tmp = PCI_EXT_CAP_NEXT(pci_get_long(config + tmp))) {
1531 if (tmp > pos && tmp < next) {
1532 next = tmp;
1533 }
1534 }
1535
1536 return next - pos;
1537}
1538
96adc5c7
AW
1539static void vfio_set_word_bits(uint8_t *buf, uint16_t val, uint16_t mask)
1540{
1541 pci_set_word(buf, (pci_get_word(buf) & ~mask) | val);
1542}
1543
9ee27d73 1544static void vfio_add_emulated_word(VFIOPCIDevice *vdev, int pos,
96adc5c7
AW
1545 uint16_t val, uint16_t mask)
1546{
1547 vfio_set_word_bits(vdev->pdev.config + pos, val, mask);
1548 vfio_set_word_bits(vdev->pdev.wmask + pos, ~mask, mask);
1549 vfio_set_word_bits(vdev->emulated_config_bits + pos, mask, mask);
1550}
1551
1552static void vfio_set_long_bits(uint8_t *buf, uint32_t val, uint32_t mask)
1553{
1554 pci_set_long(buf, (pci_get_long(buf) & ~mask) | val);
1555}
1556
9ee27d73 1557static void vfio_add_emulated_long(VFIOPCIDevice *vdev, int pos,
96adc5c7
AW
1558 uint32_t val, uint32_t mask)
1559{
1560 vfio_set_long_bits(vdev->pdev.config + pos, val, mask);
1561 vfio_set_long_bits(vdev->pdev.wmask + pos, ~mask, mask);
1562 vfio_set_long_bits(vdev->emulated_config_bits + pos, mask, mask);
1563}
1564
7ef165b9
EA
1565static int vfio_setup_pcie_cap(VFIOPCIDevice *vdev, int pos, uint8_t size,
1566 Error **errp)
96adc5c7
AW
1567{
1568 uint16_t flags;
1569 uint8_t type;
1570
1571 flags = pci_get_word(vdev->pdev.config + pos + PCI_CAP_FLAGS);
1572 type = (flags & PCI_EXP_FLAGS_TYPE) >> 4;
1573
1574 if (type != PCI_EXP_TYPE_ENDPOINT &&
1575 type != PCI_EXP_TYPE_LEG_END &&
1576 type != PCI_EXP_TYPE_RC_END) {
1577
7ef165b9
EA
1578 error_setg(errp, "assignment of PCIe type 0x%x "
1579 "devices is not currently supported", type);
96adc5c7
AW
1580 return -EINVAL;
1581 }
1582
1583 if (!pci_bus_is_express(vdev->pdev.bus)) {
0282abf0
AW
1584 PCIBus *bus = vdev->pdev.bus;
1585 PCIDevice *bridge;
1586
96adc5c7 1587 /*
0282abf0
AW
1588 * Traditionally PCI device assignment exposes the PCIe capability
1589 * as-is on non-express buses. The reason being that some drivers
1590 * simply assume that it's there, for example tg3. However when
1591 * we're running on a native PCIe machine type, like Q35, we need
1592 * to hide the PCIe capability. The reason for this is twofold;
1593 * first Windows guests get a Code 10 error when the PCIe capability
1594 * is exposed in this configuration. Therefore express devices won't
1595 * work at all unless they're attached to express buses in the VM.
1596 * Second, a native PCIe machine introduces the possibility of fine
1597 * granularity IOMMUs supporting both translation and isolation.
1598 * Guest code to discover the IOMMU visibility of a device, such as
1599 * IOMMU grouping code on Linux, is very aware of device types and
1600 * valid transitions between bus types. An express device on a non-
1601 * express bus is not a valid combination on bare metal systems.
1602 *
1603 * Drivers that require a PCIe capability to make the device
1604 * functional are simply going to need to have their devices placed
1605 * on a PCIe bus in the VM.
96adc5c7 1606 */
0282abf0
AW
1607 while (!pci_bus_is_root(bus)) {
1608 bridge = pci_bridge_get_device(bus);
1609 bus = bridge->bus;
1610 }
1611
1612 if (pci_bus_is_express(bus)) {
1613 return 0;
1614 }
1615
96adc5c7
AW
1616 } else if (pci_bus_is_root(vdev->pdev.bus)) {
1617 /*
1618 * On a Root Complex bus Endpoints become Root Complex Integrated
1619 * Endpoints, which changes the type and clears the LNK & LNK2 fields.
1620 */
1621 if (type == PCI_EXP_TYPE_ENDPOINT) {
1622 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1623 PCI_EXP_TYPE_RC_END << 4,
1624 PCI_EXP_FLAGS_TYPE);
1625
1626 /* Link Capabilities, Status, and Control goes away */
1627 if (size > PCI_EXP_LNKCTL) {
1628 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP, 0, ~0);
1629 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
1630 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA, 0, ~0);
1631
1632#ifndef PCI_EXP_LNKCAP2
1633#define PCI_EXP_LNKCAP2 44
1634#endif
1635#ifndef PCI_EXP_LNKSTA2
1636#define PCI_EXP_LNKSTA2 50
1637#endif
1638 /* Link 2 Capabilities, Status, and Control goes away */
1639 if (size > PCI_EXP_LNKCAP2) {
1640 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP2, 0, ~0);
1641 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL2, 0, ~0);
1642 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA2, 0, ~0);
1643 }
1644 }
1645
1646 } else if (type == PCI_EXP_TYPE_LEG_END) {
1647 /*
1648 * Legacy endpoints don't belong on the root complex. Windows
1649 * seems to be happier with devices if we skip the capability.
1650 */
1651 return 0;
1652 }
1653
1654 } else {
1655 /*
1656 * Convert Root Complex Integrated Endpoints to regular endpoints.
1657 * These devices don't support LNK/LNK2 capabilities, so make them up.
1658 */
1659 if (type == PCI_EXP_TYPE_RC_END) {
1660 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1661 PCI_EXP_TYPE_ENDPOINT << 4,
1662 PCI_EXP_FLAGS_TYPE);
1663 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP,
1664 PCI_EXP_LNK_MLW_1 | PCI_EXP_LNK_LS_25, ~0);
1665 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
1666 }
1667
1668 /* Mark the Link Status bits as emulated to allow virtual negotiation */
1669 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA,
1670 pci_get_word(vdev->pdev.config + pos +
1671 PCI_EXP_LNKSTA),
1672 PCI_EXP_LNKCAP_MLW | PCI_EXP_LNKCAP_SLS);
1673 }
1674
1675 pos = pci_add_capability(&vdev->pdev, PCI_CAP_ID_EXP, pos, size);
1676 if (pos >= 0) {
1677 vdev->pdev.exp.exp_cap = pos;
1678 }
1679
1680 return pos;
1681}
1682
9ee27d73 1683static void vfio_check_pcie_flr(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1684{
1685 uint32_t cap = pci_get_long(vdev->pdev.config + pos + PCI_EXP_DEVCAP);
1686
1687 if (cap & PCI_EXP_DEVCAP_FLR) {
df92ee44 1688 trace_vfio_check_pcie_flr(vdev->vbasedev.name);
befe5176
AW
1689 vdev->has_flr = true;
1690 }
1691}
1692
9ee27d73 1693static void vfio_check_pm_reset(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1694{
1695 uint16_t csr = pci_get_word(vdev->pdev.config + pos + PCI_PM_CTRL);
1696
1697 if (!(csr & PCI_PM_CTRL_NO_SOFT_RESET)) {
df92ee44 1698 trace_vfio_check_pm_reset(vdev->vbasedev.name);
befe5176
AW
1699 vdev->has_pm_reset = true;
1700 }
1701}
1702
9ee27d73 1703static void vfio_check_af_flr(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1704{
1705 uint8_t cap = pci_get_byte(vdev->pdev.config + pos + PCI_AF_CAP);
1706
1707 if ((cap & PCI_AF_CAP_TP) && (cap & PCI_AF_CAP_FLR)) {
df92ee44 1708 trace_vfio_check_af_flr(vdev->vbasedev.name);
befe5176
AW
1709 vdev->has_flr = true;
1710 }
1711}
1712
7ef165b9 1713static int vfio_add_std_cap(VFIOPCIDevice *vdev, uint8_t pos, Error **errp)
65501a74
AW
1714{
1715 PCIDevice *pdev = &vdev->pdev;
1716 uint8_t cap_id, next, size;
1717 int ret;
1718
1719 cap_id = pdev->config[pos];
3fc1c182 1720 next = pdev->config[pos + PCI_CAP_LIST_NEXT];
65501a74
AW
1721
1722 /*
1723 * If it becomes important to configure capabilities to their actual
1724 * size, use this as the default when it's something we don't recognize.
1725 * Since QEMU doesn't actually handle many of the config accesses,
1726 * exact size doesn't seem worthwhile.
1727 */
1728 size = vfio_std_cap_max_size(pdev, pos);
1729
1730 /*
1731 * pci_add_capability always inserts the new capability at the head
1732 * of the chain. Therefore to end up with a chain that matches the
1733 * physical device, we insert from the end by making this recursive.
3fc1c182 1734 * This is also why we pre-calculate size above as cached config space
65501a74
AW
1735 * will be changed as we unwind the stack.
1736 */
1737 if (next) {
7ef165b9 1738 ret = vfio_add_std_cap(vdev, next, errp);
65501a74 1739 if (ret) {
7ef165b9 1740 goto out;
65501a74
AW
1741 }
1742 } else {
96adc5c7
AW
1743 /* Begin the rebuild, use QEMU emulated list bits */
1744 pdev->config[PCI_CAPABILITY_LIST] = 0;
1745 vdev->emulated_config_bits[PCI_CAPABILITY_LIST] = 0xff;
1746 vdev->emulated_config_bits[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
65501a74
AW
1747 }
1748
96adc5c7 1749 /* Use emulated next pointer to allow dropping caps */
3fc1c182 1750 pci_set_byte(vdev->emulated_config_bits + pos + PCI_CAP_LIST_NEXT, 0xff);
96adc5c7 1751
65501a74
AW
1752 switch (cap_id) {
1753 case PCI_CAP_ID_MSI:
7ef165b9 1754 ret = vfio_msi_setup(vdev, pos, errp);
65501a74 1755 break;
96adc5c7 1756 case PCI_CAP_ID_EXP:
befe5176 1757 vfio_check_pcie_flr(vdev, pos);
7ef165b9 1758 ret = vfio_setup_pcie_cap(vdev, pos, size, errp);
96adc5c7 1759 break;
65501a74 1760 case PCI_CAP_ID_MSIX:
7ef165b9 1761 ret = vfio_msix_setup(vdev, pos, errp);
65501a74 1762 break;
ba661818 1763 case PCI_CAP_ID_PM:
befe5176 1764 vfio_check_pm_reset(vdev, pos);
ba661818 1765 vdev->pm_cap = pos;
7ef165b9 1766 ret = pci_add_capability2(pdev, cap_id, pos, size, errp);
befe5176
AW
1767 break;
1768 case PCI_CAP_ID_AF:
1769 vfio_check_af_flr(vdev, pos);
7ef165b9 1770 ret = pci_add_capability2(pdev, cap_id, pos, size, errp);
befe5176 1771 break;
65501a74 1772 default:
7ef165b9 1773 ret = pci_add_capability2(pdev, cap_id, pos, size, errp);
65501a74
AW
1774 break;
1775 }
7ef165b9 1776out:
65501a74 1777 if (ret < 0) {
7ef165b9
EA
1778 error_prepend(errp,
1779 "failed to add PCI capability 0x%x[0x%x]@0x%x: ",
1780 cap_id, size, pos);
65501a74
AW
1781 return ret;
1782 }
1783
1784 return 0;
1785}
1786
7ef165b9 1787static void vfio_add_ext_cap(VFIOPCIDevice *vdev)
325ae8d5
CF
1788{
1789 PCIDevice *pdev = &vdev->pdev;
1790 uint32_t header;
1791 uint16_t cap_id, next, size;
1792 uint8_t cap_ver;
1793 uint8_t *config;
1794
e37dac06
AW
1795 /* Only add extended caps if we have them and the guest can see them */
1796 if (!pci_is_express(pdev) || !pci_bus_is_express(pdev->bus) ||
1797 !pci_get_long(pdev->config + PCI_CONFIG_SPACE_SIZE)) {
7ef165b9 1798 return;
e37dac06
AW
1799 }
1800
325ae8d5
CF
1801 /*
1802 * pcie_add_capability always inserts the new capability at the tail
1803 * of the chain. Therefore to end up with a chain that matches the
1804 * physical device, we cache the config space to avoid overwriting
1805 * the original config space when we parse the extended capabilities.
1806 */
1807 config = g_memdup(pdev->config, vdev->config_size);
1808
e37dac06
AW
1809 /*
1810 * Extended capabilities are chained with each pointing to the next, so we
1811 * can drop anything other than the head of the chain simply by modifying
1812 * the previous next pointer. For the head of the chain, we can modify the
1813 * capability ID to something that cannot match a valid capability. ID
1814 * 0 is reserved for this since absence of capabilities is indicated by
1815 * 0 for the ID, version, AND next pointer. However, pcie_add_capability()
1816 * uses ID 0 as reserved for list management and will incorrectly match and
1817 * assert if we attempt to pre-load the head of the chain with with this
1818 * ID. Use ID 0xFFFF temporarily since it is also seems to be reserved in
1819 * part for identifying absence of capabilities in a root complex register
1820 * block. If the ID still exists after adding capabilities, switch back to
1821 * zero. We'll mark this entire first dword as emulated for this purpose.
1822 */
1823 pci_set_long(pdev->config + PCI_CONFIG_SPACE_SIZE,
1824 PCI_EXT_CAP(0xFFFF, 0, 0));
1825 pci_set_long(pdev->wmask + PCI_CONFIG_SPACE_SIZE, 0);
1826 pci_set_long(vdev->emulated_config_bits + PCI_CONFIG_SPACE_SIZE, ~0);
1827
325ae8d5
CF
1828 for (next = PCI_CONFIG_SPACE_SIZE; next;
1829 next = PCI_EXT_CAP_NEXT(pci_get_long(config + next))) {
1830 header = pci_get_long(config + next);
1831 cap_id = PCI_EXT_CAP_ID(header);
1832 cap_ver = PCI_EXT_CAP_VER(header);
1833
1834 /*
1835 * If it becomes important to configure extended capabilities to their
1836 * actual size, use this as the default when it's something we don't
1837 * recognize. Since QEMU doesn't actually handle many of the config
1838 * accesses, exact size doesn't seem worthwhile.
1839 */
1840 size = vfio_ext_cap_max_size(config, next);
1841
325ae8d5
CF
1842 /* Use emulated next pointer to allow dropping extended caps */
1843 pci_long_test_and_set_mask(vdev->emulated_config_bits + next,
1844 PCI_EXT_CAP_NEXT_MASK);
e37dac06
AW
1845
1846 switch (cap_id) {
1847 case PCI_EXT_CAP_ID_SRIOV: /* Read-only VF BARs confuse OVMF */
383a7af7 1848 case PCI_EXT_CAP_ID_ARI: /* XXX Needs next function virtualization */
e37dac06
AW
1849 trace_vfio_add_ext_cap_dropped(vdev->vbasedev.name, cap_id, next);
1850 break;
1851 default:
1852 pcie_add_capability(pdev, cap_id, cap_ver, next, size);
1853 }
1854
1855 }
1856
1857 /* Cleanup chain head ID if necessary */
1858 if (pci_get_word(pdev->config + PCI_CONFIG_SPACE_SIZE) == 0xFFFF) {
1859 pci_set_word(pdev->config + PCI_CONFIG_SPACE_SIZE, 0);
325ae8d5
CF
1860 }
1861
1862 g_free(config);
7ef165b9 1863 return;
325ae8d5
CF
1864}
1865
7ef165b9 1866static int vfio_add_capabilities(VFIOPCIDevice *vdev, Error **errp)
65501a74
AW
1867{
1868 PCIDevice *pdev = &vdev->pdev;
325ae8d5 1869 int ret;
65501a74
AW
1870
1871 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST) ||
1872 !pdev->config[PCI_CAPABILITY_LIST]) {
1873 return 0; /* Nothing to add */
1874 }
1875
7ef165b9 1876 ret = vfio_add_std_cap(vdev, pdev->config[PCI_CAPABILITY_LIST], errp);
325ae8d5
CF
1877 if (ret) {
1878 return ret;
1879 }
1880
7ef165b9
EA
1881 vfio_add_ext_cap(vdev);
1882 return 0;
65501a74
AW
1883}
1884
9ee27d73 1885static void vfio_pci_pre_reset(VFIOPCIDevice *vdev)
f16f39c3
AW
1886{
1887 PCIDevice *pdev = &vdev->pdev;
1888 uint16_t cmd;
1889
1890 vfio_disable_interrupts(vdev);
1891
1892 /* Make sure the device is in D0 */
1893 if (vdev->pm_cap) {
1894 uint16_t pmcsr;
1895 uint8_t state;
1896
1897 pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
1898 state = pmcsr & PCI_PM_CTRL_STATE_MASK;
1899 if (state) {
1900 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
1901 vfio_pci_write_config(pdev, vdev->pm_cap + PCI_PM_CTRL, pmcsr, 2);
1902 /* vfio handles the necessary delay here */
1903 pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
1904 state = pmcsr & PCI_PM_CTRL_STATE_MASK;
1905 if (state) {
4e505ddd 1906 error_report("vfio: Unable to power on device, stuck in D%d",
f16f39c3
AW
1907 state);
1908 }
1909 }
1910 }
1911
1912 /*
1913 * Stop any ongoing DMA by disconecting I/O, MMIO, and bus master.
1914 * Also put INTx Disable in known state.
1915 */
1916 cmd = vfio_pci_read_config(pdev, PCI_COMMAND, 2);
1917 cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
1918 PCI_COMMAND_INTX_DISABLE);
1919 vfio_pci_write_config(pdev, PCI_COMMAND, cmd, 2);
1920}
1921
9ee27d73 1922static void vfio_pci_post_reset(VFIOPCIDevice *vdev)
f16f39c3 1923{
7dfb3424
EA
1924 Error *err = NULL;
1925
1926 vfio_intx_enable(vdev, &err);
1927 if (err) {
1928 error_reportf_err(err, ERR_PREFIX, vdev->vbasedev.name);
1929 }
f16f39c3
AW
1930}
1931
7df9381b 1932static bool vfio_pci_host_match(PCIHostDeviceAddress *addr, const char *name)
f16f39c3 1933{
7df9381b
AW
1934 char tmp[13];
1935
1936 sprintf(tmp, "%04x:%02x:%02x.%1x", addr->domain,
1937 addr->bus, addr->slot, addr->function);
1938
1939 return (strcmp(tmp, name) == 0);
f16f39c3
AW
1940}
1941
9ee27d73 1942static int vfio_pci_hot_reset(VFIOPCIDevice *vdev, bool single)
f16f39c3
AW
1943{
1944 VFIOGroup *group;
1945 struct vfio_pci_hot_reset_info *info;
1946 struct vfio_pci_dependent_device *devices;
1947 struct vfio_pci_hot_reset *reset;
1948 int32_t *fds;
1949 int ret, i, count;
1950 bool multi = false;
1951
df92ee44 1952 trace_vfio_pci_hot_reset(vdev->vbasedev.name, single ? "one" : "multi");
f16f39c3
AW
1953
1954 vfio_pci_pre_reset(vdev);
b47d8efa 1955 vdev->vbasedev.needs_reset = false;
f16f39c3
AW
1956
1957 info = g_malloc0(sizeof(*info));
1958 info->argsz = sizeof(*info);
1959
5546a621 1960 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
f16f39c3
AW
1961 if (ret && errno != ENOSPC) {
1962 ret = -errno;
1963 if (!vdev->has_pm_reset) {
7df9381b
AW
1964 error_report("vfio: Cannot reset device %s, "
1965 "no available reset mechanism.", vdev->vbasedev.name);
f16f39c3
AW
1966 }
1967 goto out_single;
1968 }
1969
1970 count = info->count;
1971 info = g_realloc(info, sizeof(*info) + (count * sizeof(*devices)));
1972 info->argsz = sizeof(*info) + (count * sizeof(*devices));
1973 devices = &info->devices[0];
1974
5546a621 1975 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
f16f39c3
AW
1976 if (ret) {
1977 ret = -errno;
1978 error_report("vfio: hot reset info failed: %m");
1979 goto out_single;
1980 }
1981
df92ee44 1982 trace_vfio_pci_hot_reset_has_dep_devices(vdev->vbasedev.name);
f16f39c3
AW
1983
1984 /* Verify that we have all the groups required */
1985 for (i = 0; i < info->count; i++) {
1986 PCIHostDeviceAddress host;
9ee27d73 1987 VFIOPCIDevice *tmp;
b47d8efa 1988 VFIODevice *vbasedev_iter;
f16f39c3
AW
1989
1990 host.domain = devices[i].segment;
1991 host.bus = devices[i].bus;
1992 host.slot = PCI_SLOT(devices[i].devfn);
1993 host.function = PCI_FUNC(devices[i].devfn);
1994
385f57cf 1995 trace_vfio_pci_hot_reset_dep_devices(host.domain,
f16f39c3
AW
1996 host.bus, host.slot, host.function, devices[i].group_id);
1997
7df9381b 1998 if (vfio_pci_host_match(&host, vdev->vbasedev.name)) {
f16f39c3
AW
1999 continue;
2000 }
2001
62356b72 2002 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2003 if (group->groupid == devices[i].group_id) {
2004 break;
2005 }
2006 }
2007
2008 if (!group) {
2009 if (!vdev->has_pm_reset) {
df92ee44 2010 error_report("vfio: Cannot reset device %s, "
f16f39c3 2011 "depends on group %d which is not owned.",
df92ee44 2012 vdev->vbasedev.name, devices[i].group_id);
f16f39c3
AW
2013 }
2014 ret = -EPERM;
2015 goto out;
2016 }
2017
2018 /* Prep dependent devices for reset and clear our marker. */
b47d8efa
EA
2019 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2020 if (vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
2021 continue;
2022 }
2023 tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
7df9381b 2024 if (vfio_pci_host_match(&host, tmp->vbasedev.name)) {
f16f39c3 2025 if (single) {
f16f39c3
AW
2026 ret = -EINVAL;
2027 goto out_single;
2028 }
2029 vfio_pci_pre_reset(tmp);
b47d8efa 2030 tmp->vbasedev.needs_reset = false;
f16f39c3
AW
2031 multi = true;
2032 break;
2033 }
2034 }
2035 }
2036
2037 if (!single && !multi) {
f16f39c3
AW
2038 ret = -EINVAL;
2039 goto out_single;
2040 }
2041
2042 /* Determine how many group fds need to be passed */
2043 count = 0;
62356b72 2044 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2045 for (i = 0; i < info->count; i++) {
2046 if (group->groupid == devices[i].group_id) {
2047 count++;
2048 break;
2049 }
2050 }
2051 }
2052
2053 reset = g_malloc0(sizeof(*reset) + (count * sizeof(*fds)));
2054 reset->argsz = sizeof(*reset) + (count * sizeof(*fds));
2055 fds = &reset->group_fds[0];
2056
2057 /* Fill in group fds */
62356b72 2058 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2059 for (i = 0; i < info->count; i++) {
2060 if (group->groupid == devices[i].group_id) {
2061 fds[reset->count++] = group->fd;
2062 break;
2063 }
2064 }
2065 }
2066
2067 /* Bus reset! */
5546a621 2068 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_PCI_HOT_RESET, reset);
f16f39c3
AW
2069 g_free(reset);
2070
df92ee44 2071 trace_vfio_pci_hot_reset_result(vdev->vbasedev.name,
385f57cf 2072 ret ? "%m" : "Success");
f16f39c3
AW
2073
2074out:
2075 /* Re-enable INTx on affected devices */
2076 for (i = 0; i < info->count; i++) {
2077 PCIHostDeviceAddress host;
9ee27d73 2078 VFIOPCIDevice *tmp;
b47d8efa 2079 VFIODevice *vbasedev_iter;
f16f39c3
AW
2080
2081 host.domain = devices[i].segment;
2082 host.bus = devices[i].bus;
2083 host.slot = PCI_SLOT(devices[i].devfn);
2084 host.function = PCI_FUNC(devices[i].devfn);
2085
7df9381b 2086 if (vfio_pci_host_match(&host, vdev->vbasedev.name)) {
f16f39c3
AW
2087 continue;
2088 }
2089
62356b72 2090 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
2091 if (group->groupid == devices[i].group_id) {
2092 break;
2093 }
2094 }
2095
2096 if (!group) {
2097 break;
2098 }
2099
b47d8efa
EA
2100 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2101 if (vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
2102 continue;
2103 }
2104 tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
7df9381b 2105 if (vfio_pci_host_match(&host, tmp->vbasedev.name)) {
f16f39c3
AW
2106 vfio_pci_post_reset(tmp);
2107 break;
2108 }
2109 }
2110 }
2111out_single:
2112 vfio_pci_post_reset(vdev);
2113 g_free(info);
2114
2115 return ret;
2116}
2117
2118/*
2119 * We want to differentiate hot reset of mulitple in-use devices vs hot reset
2120 * of a single in-use device. VFIO_DEVICE_RESET will already handle the case
2121 * of doing hot resets when there is only a single device per bus. The in-use
2122 * here refers to how many VFIODevices are affected. A hot reset that affects
2123 * multiple devices, but only a single in-use device, means that we can call
2124 * it from our bus ->reset() callback since the extent is effectively a single
2125 * device. This allows us to make use of it in the hotplug path. When there
2126 * are multiple in-use devices, we can only trigger the hot reset during a
2127 * system reset and thus from our reset handler. We separate _one vs _multi
2128 * here so that we don't overlap and do a double reset on the system reset
2129 * path where both our reset handler and ->reset() callback are used. Calling
2130 * _one() will only do a hot reset for the one in-use devices case, calling
2131 * _multi() will do nothing if a _one() would have been sufficient.
2132 */
9ee27d73 2133static int vfio_pci_hot_reset_one(VFIOPCIDevice *vdev)
f16f39c3
AW
2134{
2135 return vfio_pci_hot_reset(vdev, true);
2136}
2137
b47d8efa 2138static int vfio_pci_hot_reset_multi(VFIODevice *vbasedev)
f16f39c3 2139{
b47d8efa 2140 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
f16f39c3
AW
2141 return vfio_pci_hot_reset(vdev, false);
2142}
2143
b47d8efa
EA
2144static void vfio_pci_compute_needs_reset(VFIODevice *vbasedev)
2145{
2146 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2147 if (!vbasedev->reset_works || (!vdev->has_flr && vdev->has_pm_reset)) {
2148 vbasedev->needs_reset = true;
2149 }
2150}
2151
2152static VFIODeviceOps vfio_pci_ops = {
2153 .vfio_compute_needs_reset = vfio_pci_compute_needs_reset,
2154 .vfio_hot_reset_multi = vfio_pci_hot_reset_multi,
870cb6f1 2155 .vfio_eoi = vfio_intx_eoi,
b47d8efa
EA
2156};
2157
cde4279b 2158int vfio_populate_vga(VFIOPCIDevice *vdev, Error **errp)
e593c021
AW
2159{
2160 VFIODevice *vbasedev = &vdev->vbasedev;
2161 struct vfio_region_info *reg_info;
2162 int ret;
2163
4225f2b6
AW
2164 ret = vfio_get_region_info(vbasedev, VFIO_PCI_VGA_REGION_INDEX, &reg_info);
2165 if (ret) {
cde4279b
EA
2166 error_setg_errno(errp, -ret,
2167 "failed getting region info for VGA region index %d",
2168 VFIO_PCI_VGA_REGION_INDEX);
4225f2b6
AW
2169 return ret;
2170 }
e593c021 2171
4225f2b6
AW
2172 if (!(reg_info->flags & VFIO_REGION_INFO_FLAG_READ) ||
2173 !(reg_info->flags & VFIO_REGION_INFO_FLAG_WRITE) ||
2174 reg_info->size < 0xbffff + 1) {
cde4279b
EA
2175 error_setg(errp, "unexpected VGA info, flags 0x%lx, size 0x%lx",
2176 (unsigned long)reg_info->flags,
2177 (unsigned long)reg_info->size);
4225f2b6
AW
2178 g_free(reg_info);
2179 return -EINVAL;
2180 }
e593c021 2181
4225f2b6 2182 vdev->vga = g_new0(VFIOVGA, 1);
e593c021 2183
4225f2b6
AW
2184 vdev->vga->fd_offset = reg_info->offset;
2185 vdev->vga->fd = vdev->vbasedev.fd;
e593c021 2186
4225f2b6 2187 g_free(reg_info);
e593c021 2188
4225f2b6
AW
2189 vdev->vga->region[QEMU_PCI_VGA_MEM].offset = QEMU_PCI_VGA_MEM_BASE;
2190 vdev->vga->region[QEMU_PCI_VGA_MEM].nr = QEMU_PCI_VGA_MEM;
2191 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_MEM].quirks);
e593c021 2192
182bca45
AW
2193 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
2194 OBJECT(vdev), &vfio_vga_ops,
2195 &vdev->vga->region[QEMU_PCI_VGA_MEM],
2196 "vfio-vga-mmio@0xa0000",
2197 QEMU_PCI_VGA_MEM_SIZE);
2198
4225f2b6
AW
2199 vdev->vga->region[QEMU_PCI_VGA_IO_LO].offset = QEMU_PCI_VGA_IO_LO_BASE;
2200 vdev->vga->region[QEMU_PCI_VGA_IO_LO].nr = QEMU_PCI_VGA_IO_LO;
2201 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].quirks);
e593c021 2202
182bca45
AW
2203 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
2204 OBJECT(vdev), &vfio_vga_ops,
2205 &vdev->vga->region[QEMU_PCI_VGA_IO_LO],
2206 "vfio-vga-io@0x3b0",
2207 QEMU_PCI_VGA_IO_LO_SIZE);
2208
4225f2b6
AW
2209 vdev->vga->region[QEMU_PCI_VGA_IO_HI].offset = QEMU_PCI_VGA_IO_HI_BASE;
2210 vdev->vga->region[QEMU_PCI_VGA_IO_HI].nr = QEMU_PCI_VGA_IO_HI;
2211 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].quirks);
e593c021 2212
182bca45
AW
2213 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem,
2214 OBJECT(vdev), &vfio_vga_ops,
2215 &vdev->vga->region[QEMU_PCI_VGA_IO_HI],
2216 "vfio-vga-io@0x3c0",
2217 QEMU_PCI_VGA_IO_HI_SIZE);
2218
2219 pci_register_vga(&vdev->pdev, &vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
2220 &vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
2221 &vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem);
2222
e593c021
AW
2223 return 0;
2224}
2225
e04cff9d 2226static void vfio_populate_device(VFIOPCIDevice *vdev, Error **errp)
65501a74 2227{
217e9fdc 2228 VFIODevice *vbasedev = &vdev->vbasedev;
46900226 2229 struct vfio_region_info *reg_info;
7b4b0e9e 2230 struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info) };
d13dd2d7 2231 int i, ret = -1;
65501a74
AW
2232
2233 /* Sanity check device */
d13dd2d7 2234 if (!(vbasedev->flags & VFIO_DEVICE_FLAGS_PCI)) {
2312d907 2235 error_setg(errp, "this isn't a PCI device");
e04cff9d 2236 return;
65501a74
AW
2237 }
2238
d13dd2d7 2239 if (vbasedev->num_regions < VFIO_PCI_CONFIG_REGION_INDEX + 1) {
2312d907
EA
2240 error_setg(errp, "unexpected number of io regions %u",
2241 vbasedev->num_regions);
e04cff9d 2242 return;
65501a74
AW
2243 }
2244
d13dd2d7 2245 if (vbasedev->num_irqs < VFIO_PCI_MSIX_IRQ_INDEX + 1) {
2312d907 2246 error_setg(errp, "unexpected number of irqs %u", vbasedev->num_irqs);
e04cff9d 2247 return;
65501a74
AW
2248 }
2249
2250 for (i = VFIO_PCI_BAR0_REGION_INDEX; i < VFIO_PCI_ROM_REGION_INDEX; i++) {
db0da029
AW
2251 char *name = g_strdup_printf("%s BAR %d", vbasedev->name, i);
2252
2253 ret = vfio_region_setup(OBJECT(vdev), vbasedev,
2254 &vdev->bars[i].region, i, name);
2255 g_free(name);
2256
65501a74 2257 if (ret) {
2312d907 2258 error_setg_errno(errp, -ret, "failed to get region %d info", i);
e04cff9d 2259 return;
65501a74
AW
2260 }
2261
7076eabc 2262 QLIST_INIT(&vdev->bars[i].quirks);
46900226 2263 }
65501a74 2264
46900226
AW
2265 ret = vfio_get_region_info(vbasedev,
2266 VFIO_PCI_CONFIG_REGION_INDEX, &reg_info);
65501a74 2267 if (ret) {
2312d907 2268 error_setg_errno(errp, -ret, "failed to get config info");
e04cff9d 2269 return;
65501a74
AW
2270 }
2271
d13dd2d7 2272 trace_vfio_populate_device_config(vdev->vbasedev.name,
46900226
AW
2273 (unsigned long)reg_info->size,
2274 (unsigned long)reg_info->offset,
2275 (unsigned long)reg_info->flags);
65501a74 2276
46900226 2277 vdev->config_size = reg_info->size;
6a659bbf
AW
2278 if (vdev->config_size == PCI_CONFIG_SPACE_SIZE) {
2279 vdev->pdev.cap_present &= ~QEMU_PCI_CAP_EXPRESS;
2280 }
46900226
AW
2281 vdev->config_offset = reg_info->offset;
2282
2283 g_free(reg_info);
65501a74 2284
e593c021 2285 if (vdev->features & VFIO_FEATURE_ENABLE_VGA) {
2312d907 2286 ret = vfio_populate_vga(vdev, errp);
f15689c7 2287 if (ret) {
2312d907 2288 error_append_hint(errp, "device does not support "
cde4279b 2289 "requested feature x-vga\n");
e04cff9d 2290 return;
f15689c7 2291 }
f15689c7 2292 }
47cbe50c 2293
7b4b0e9e
VMP
2294 irq_info.index = VFIO_PCI_ERR_IRQ_INDEX;
2295
5546a621 2296 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_IRQ_INFO, &irq_info);
7b4b0e9e
VMP
2297 if (ret) {
2298 /* This can fail for an old kernel or legacy PCI dev */
d13dd2d7 2299 trace_vfio_populate_device_get_irq_info_failure();
7b4b0e9e
VMP
2300 } else if (irq_info.count == 1) {
2301 vdev->pci_aer = true;
2302 } else {
2312d907 2303 error_report(WARN_PREFIX
8fbf47c3 2304 "Could not enable error recovery for the device",
df92ee44 2305 vbasedev->name);
7b4b0e9e 2306 }
d13dd2d7
EA
2307}
2308
9ee27d73 2309static void vfio_put_device(VFIOPCIDevice *vdev)
65501a74 2310{
462037c9 2311 g_free(vdev->vbasedev.name);
db0da029
AW
2312 g_free(vdev->msix);
2313
d13dd2d7 2314 vfio_put_base_device(&vdev->vbasedev);
65501a74
AW
2315}
2316
7b4b0e9e
VMP
2317static void vfio_err_notifier_handler(void *opaque)
2318{
9ee27d73 2319 VFIOPCIDevice *vdev = opaque;
7b4b0e9e
VMP
2320
2321 if (!event_notifier_test_and_clear(&vdev->err_notifier)) {
2322 return;
2323 }
2324
2325 /*
2326 * TBD. Retrieve the error details and decide what action
2327 * needs to be taken. One of the actions could be to pass
2328 * the error to the guest and have the guest driver recover
2329 * from the error. This requires that PCIe capabilities be
2330 * exposed to the guest. For now, we just terminate the
2331 * guest to contain the error.
2332 */
2333
7df9381b 2334 error_report("%s(%s) Unrecoverable error detected. Please collect any data possible and then kill the guest", __func__, vdev->vbasedev.name);
7b4b0e9e 2335
ba29776f 2336 vm_stop(RUN_STATE_INTERNAL_ERROR);
7b4b0e9e
VMP
2337}
2338
2339/*
2340 * Registers error notifier for devices supporting error recovery.
2341 * If we encounter a failure in this function, we report an error
2342 * and continue after disabling error recovery support for the
2343 * device.
2344 */
9ee27d73 2345static void vfio_register_err_notifier(VFIOPCIDevice *vdev)
7b4b0e9e
VMP
2346{
2347 int ret;
2348 int argsz;
2349 struct vfio_irq_set *irq_set;
2350 int32_t *pfd;
2351
2352 if (!vdev->pci_aer) {
2353 return;
2354 }
2355
2356 if (event_notifier_init(&vdev->err_notifier, 0)) {
8fbf47c3 2357 error_report("vfio: Unable to init event notifier for error detection");
7b4b0e9e
VMP
2358 vdev->pci_aer = false;
2359 return;
2360 }
2361
2362 argsz = sizeof(*irq_set) + sizeof(*pfd);
2363
2364 irq_set = g_malloc0(argsz);
2365 irq_set->argsz = argsz;
2366 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2367 VFIO_IRQ_SET_ACTION_TRIGGER;
2368 irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
2369 irq_set->start = 0;
2370 irq_set->count = 1;
2371 pfd = (int32_t *)&irq_set->data;
2372
2373 *pfd = event_notifier_get_fd(&vdev->err_notifier);
2374 qemu_set_fd_handler(*pfd, vfio_err_notifier_handler, NULL, vdev);
2375
5546a621 2376 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
7b4b0e9e 2377 if (ret) {
8fbf47c3 2378 error_report("vfio: Failed to set up error notification");
7b4b0e9e
VMP
2379 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
2380 event_notifier_cleanup(&vdev->err_notifier);
2381 vdev->pci_aer = false;
2382 }
2383 g_free(irq_set);
2384}
2385
9ee27d73 2386static void vfio_unregister_err_notifier(VFIOPCIDevice *vdev)
7b4b0e9e
VMP
2387{
2388 int argsz;
2389 struct vfio_irq_set *irq_set;
2390 int32_t *pfd;
2391 int ret;
2392
2393 if (!vdev->pci_aer) {
2394 return;
2395 }
2396
2397 argsz = sizeof(*irq_set) + sizeof(*pfd);
2398
2399 irq_set = g_malloc0(argsz);
2400 irq_set->argsz = argsz;
2401 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2402 VFIO_IRQ_SET_ACTION_TRIGGER;
2403 irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
2404 irq_set->start = 0;
2405 irq_set->count = 1;
2406 pfd = (int32_t *)&irq_set->data;
2407 *pfd = -1;
2408
5546a621 2409 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
7b4b0e9e 2410 if (ret) {
8fbf47c3 2411 error_report("vfio: Failed to de-assign error fd: %m");
7b4b0e9e
VMP
2412 }
2413 g_free(irq_set);
2414 qemu_set_fd_handler(event_notifier_get_fd(&vdev->err_notifier),
2415 NULL, NULL, vdev);
2416 event_notifier_cleanup(&vdev->err_notifier);
2417}
2418
47cbe50c
AW
2419static void vfio_req_notifier_handler(void *opaque)
2420{
2421 VFIOPCIDevice *vdev = opaque;
2422
2423 if (!event_notifier_test_and_clear(&vdev->req_notifier)) {
2424 return;
2425 }
2426
2427 qdev_unplug(&vdev->pdev.qdev, NULL);
2428}
2429
2430static void vfio_register_req_notifier(VFIOPCIDevice *vdev)
2431{
2432 struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info),
2433 .index = VFIO_PCI_REQ_IRQ_INDEX };
2434 int argsz;
2435 struct vfio_irq_set *irq_set;
2436 int32_t *pfd;
2437
2438 if (!(vdev->features & VFIO_FEATURE_ENABLE_REQ)) {
2439 return;
2440 }
2441
2442 if (ioctl(vdev->vbasedev.fd,
2443 VFIO_DEVICE_GET_IRQ_INFO, &irq_info) < 0 || irq_info.count < 1) {
2444 return;
2445 }
2446
2447 if (event_notifier_init(&vdev->req_notifier, 0)) {
2448 error_report("vfio: Unable to init event notifier for device request");
2449 return;
2450 }
2451
2452 argsz = sizeof(*irq_set) + sizeof(*pfd);
2453
2454 irq_set = g_malloc0(argsz);
2455 irq_set->argsz = argsz;
2456 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2457 VFIO_IRQ_SET_ACTION_TRIGGER;
2458 irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
2459 irq_set->start = 0;
2460 irq_set->count = 1;
2461 pfd = (int32_t *)&irq_set->data;
2462
2463 *pfd = event_notifier_get_fd(&vdev->req_notifier);
2464 qemu_set_fd_handler(*pfd, vfio_req_notifier_handler, NULL, vdev);
2465
2466 if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
2467 error_report("vfio: Failed to set up device request notification");
2468 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
2469 event_notifier_cleanup(&vdev->req_notifier);
2470 } else {
2471 vdev->req_enabled = true;
2472 }
2473
2474 g_free(irq_set);
2475}
2476
2477static void vfio_unregister_req_notifier(VFIOPCIDevice *vdev)
2478{
2479 int argsz;
2480 struct vfio_irq_set *irq_set;
2481 int32_t *pfd;
2482
2483 if (!vdev->req_enabled) {
2484 return;
2485 }
2486
2487 argsz = sizeof(*irq_set) + sizeof(*pfd);
2488
2489 irq_set = g_malloc0(argsz);
2490 irq_set->argsz = argsz;
2491 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2492 VFIO_IRQ_SET_ACTION_TRIGGER;
2493 irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
2494 irq_set->start = 0;
2495 irq_set->count = 1;
2496 pfd = (int32_t *)&irq_set->data;
2497 *pfd = -1;
2498
2499 if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
2500 error_report("vfio: Failed to de-assign device request fd: %m");
2501 }
2502 g_free(irq_set);
2503 qemu_set_fd_handler(event_notifier_get_fd(&vdev->req_notifier),
2504 NULL, NULL, vdev);
2505 event_notifier_cleanup(&vdev->req_notifier);
2506
2507 vdev->req_enabled = false;
2508}
2509
1a22aca1 2510static void vfio_realize(PCIDevice *pdev, Error **errp)
65501a74 2511{
b47d8efa
EA
2512 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
2513 VFIODevice *vbasedev_iter;
65501a74 2514 VFIOGroup *group;
7df9381b 2515 char *tmp, group_path[PATH_MAX], *group_name;
ec3bcf42 2516 Error *err = NULL;
65501a74
AW
2517 ssize_t len;
2518 struct stat st;
2519 int groupid;
581406e0 2520 int i, ret;
65501a74 2521
7df9381b 2522 if (!vdev->vbasedev.sysfsdev) {
4a946268
EA
2523 if (!(~vdev->host.domain || ~vdev->host.bus ||
2524 ~vdev->host.slot || ~vdev->host.function)) {
2525 error_setg(errp, "No provided host device");
2526 error_append_hint(errp, "Use -vfio-pci,host=DDDD:BB:DD.F "
2527 "or -vfio-pci,sysfsdev=PATH_TO_DEVICE\n");
2528 return;
2529 }
7df9381b
AW
2530 vdev->vbasedev.sysfsdev =
2531 g_strdup_printf("/sys/bus/pci/devices/%04x:%02x:%02x.%01x",
2532 vdev->host.domain, vdev->host.bus,
2533 vdev->host.slot, vdev->host.function);
2534 }
2535
2536 if (stat(vdev->vbasedev.sysfsdev, &st) < 0) {
1a22aca1
EA
2537 error_setg_errno(errp, errno, "no such host device");
2538 error_prepend(errp, ERR_PREFIX, vdev->vbasedev.sysfsdev);
2539 return;
65501a74
AW
2540 }
2541
7df9381b 2542 vdev->vbasedev.name = g_strdup(basename(vdev->vbasedev.sysfsdev));
b47d8efa 2543 vdev->vbasedev.ops = &vfio_pci_ops;
462037c9 2544 vdev->vbasedev.type = VFIO_DEVICE_TYPE_PCI;
462037c9 2545
7df9381b
AW
2546 tmp = g_strdup_printf("%s/iommu_group", vdev->vbasedev.sysfsdev);
2547 len = readlink(tmp, group_path, sizeof(group_path));
2548 g_free(tmp);
65501a74 2549
7df9381b 2550 if (len <= 0 || len >= sizeof(group_path)) {
1a22aca1
EA
2551 error_setg_errno(errp, len < 0 ? errno : ENAMETOOLONG,
2552 "no iommu_group found");
426ec904 2553 goto error;
65501a74
AW
2554 }
2555
7df9381b 2556 group_path[len] = 0;
65501a74 2557
7df9381b 2558 group_name = basename(group_path);
65501a74 2559 if (sscanf(group_name, "%d", &groupid) != 1) {
1a22aca1 2560 error_setg_errno(errp, errno, "failed to read %s", group_path);
426ec904 2561 goto error;
65501a74
AW
2562 }
2563
1a22aca1 2564 trace_vfio_realize(vdev->vbasedev.name, groupid);
65501a74 2565
1a22aca1 2566 group = vfio_get_group(groupid, pci_device_iommu_address_space(pdev), errp);
65501a74 2567 if (!group) {
426ec904 2568 goto error;
65501a74
AW
2569 }
2570
b47d8efa
EA
2571 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2572 if (strcmp(vbasedev_iter->name, vdev->vbasedev.name) == 0) {
1a22aca1 2573 error_setg(errp, "device is already attached");
65501a74 2574 vfio_put_group(group);
426ec904 2575 goto error;
65501a74
AW
2576 }
2577 }
2578
1a22aca1 2579 ret = vfio_get_device(group, vdev->vbasedev.name, &vdev->vbasedev, errp);
65501a74 2580 if (ret) {
65501a74 2581 vfio_put_group(group);
426ec904 2582 goto error;
65501a74
AW
2583 }
2584
e04cff9d
EA
2585 vfio_populate_device(vdev, &err);
2586 if (err) {
2587 error_propagate(errp, err);
2312d907 2588 goto error;
217e9fdc
PB
2589 }
2590
65501a74 2591 /* Get a copy of config space */
5546a621 2592 ret = pread(vdev->vbasedev.fd, vdev->pdev.config,
65501a74
AW
2593 MIN(pci_config_size(&vdev->pdev), vdev->config_size),
2594 vdev->config_offset);
2595 if (ret < (int)MIN(pci_config_size(&vdev->pdev), vdev->config_size)) {
2596 ret = ret < 0 ? -errno : -EFAULT;
1a22aca1 2597 error_setg_errno(errp, -ret, "failed to read device config space");
426ec904 2598 goto error;
65501a74
AW
2599 }
2600
4b5d5e87
AW
2601 /* vfio emulates a lot for us, but some bits need extra love */
2602 vdev->emulated_config_bits = g_malloc0(vdev->config_size);
2603
2604 /* QEMU can choose to expose the ROM or not */
2605 memset(vdev->emulated_config_bits + PCI_ROM_ADDRESS, 0xff, 4);
2606
89dcccc5
AW
2607 /*
2608 * The PCI spec reserves vendor ID 0xffff as an invalid value. The
2609 * device ID is managed by the vendor and need only be a 16-bit value.
2610 * Allow any 16-bit value for subsystem so they can be hidden or changed.
2611 */
2612 if (vdev->vendor_id != PCI_ANY_ID) {
2613 if (vdev->vendor_id >= 0xffff) {
1a22aca1 2614 error_setg(errp, "invalid PCI vendor ID provided");
426ec904 2615 goto error;
89dcccc5
AW
2616 }
2617 vfio_add_emulated_word(vdev, PCI_VENDOR_ID, vdev->vendor_id, ~0);
2618 trace_vfio_pci_emulated_vendor_id(vdev->vbasedev.name, vdev->vendor_id);
2619 } else {
2620 vdev->vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
2621 }
2622
2623 if (vdev->device_id != PCI_ANY_ID) {
2624 if (vdev->device_id > 0xffff) {
1a22aca1 2625 error_setg(errp, "invalid PCI device ID provided");
426ec904 2626 goto error;
89dcccc5
AW
2627 }
2628 vfio_add_emulated_word(vdev, PCI_DEVICE_ID, vdev->device_id, ~0);
2629 trace_vfio_pci_emulated_device_id(vdev->vbasedev.name, vdev->device_id);
2630 } else {
2631 vdev->device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
2632 }
2633
2634 if (vdev->sub_vendor_id != PCI_ANY_ID) {
2635 if (vdev->sub_vendor_id > 0xffff) {
1a22aca1 2636 error_setg(errp, "invalid PCI subsystem vendor ID provided");
426ec904 2637 goto error;
89dcccc5
AW
2638 }
2639 vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_VENDOR_ID,
2640 vdev->sub_vendor_id, ~0);
2641 trace_vfio_pci_emulated_sub_vendor_id(vdev->vbasedev.name,
2642 vdev->sub_vendor_id);
2643 }
2644
2645 if (vdev->sub_device_id != PCI_ANY_ID) {
2646 if (vdev->sub_device_id > 0xffff) {
1a22aca1 2647 error_setg(errp, "invalid PCI subsystem device ID provided");
426ec904 2648 goto error;
89dcccc5
AW
2649 }
2650 vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_ID, vdev->sub_device_id, ~0);
2651 trace_vfio_pci_emulated_sub_device_id(vdev->vbasedev.name,
2652 vdev->sub_device_id);
2653 }
ff635e37 2654
4b5d5e87
AW
2655 /* QEMU can change multi-function devices to single function, or reverse */
2656 vdev->emulated_config_bits[PCI_HEADER_TYPE] =
2657 PCI_HEADER_TYPE_MULTI_FUNCTION;
2658
187d6232
AW
2659 /* Restore or clear multifunction, this is always controlled by QEMU */
2660 if (vdev->pdev.cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
2661 vdev->pdev.config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
2662 } else {
2663 vdev->pdev.config[PCI_HEADER_TYPE] &= ~PCI_HEADER_TYPE_MULTI_FUNCTION;
2664 }
2665
65501a74
AW
2666 /*
2667 * Clear host resource mapping info. If we choose not to register a
2668 * BAR, such as might be the case with the option ROM, we can get
2669 * confusing, unwritable, residual addresses from the host here.
2670 */
2671 memset(&vdev->pdev.config[PCI_BASE_ADDRESS_0], 0, 24);
2672 memset(&vdev->pdev.config[PCI_ROM_ADDRESS], 0, 4);
2673
6f864e6e 2674 vfio_pci_size_rom(vdev);
65501a74 2675
ec3bcf42
EA
2676 vfio_msix_early_setup(vdev, &err);
2677 if (err) {
2678 error_propagate(errp, err);
008d0e2d 2679 goto error;
65501a74
AW
2680 }
2681
2d82f8a3 2682 vfio_bars_setup(vdev);
65501a74 2683
1a22aca1 2684 ret = vfio_add_capabilities(vdev, errp);
65501a74
AW
2685 if (ret) {
2686 goto out_teardown;
2687 }
2688
182bca45
AW
2689 if (vdev->vga) {
2690 vfio_vga_quirk_setup(vdev);
2691 }
2692
581406e0
AW
2693 for (i = 0; i < PCI_ROM_SLOT; i++) {
2694 vfio_bar_quirk_setup(vdev, i);
2695 }
2696
6ced0bba
AW
2697 if (!vdev->igd_opregion &&
2698 vdev->features & VFIO_FEATURE_ENABLE_IGD_OPREGION) {
2699 struct vfio_region_info *opregion;
2700
2701 if (vdev->pdev.qdev.hotplugged) {
1a22aca1 2702 error_setg(errp,
426ec904
EA
2703 "cannot support IGD OpRegion feature on hotplugged "
2704 "device");
6ced0bba
AW
2705 goto out_teardown;
2706 }
2707
2708 ret = vfio_get_dev_region_info(&vdev->vbasedev,
2709 VFIO_REGION_TYPE_PCI_VENDOR_TYPE | PCI_VENDOR_ID_INTEL,
2710 VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION, &opregion);
2711 if (ret) {
1a22aca1 2712 error_setg_errno(errp, -ret,
426ec904 2713 "does not support requested IGD OpRegion feature");
6ced0bba
AW
2714 goto out_teardown;
2715 }
2716
1a22aca1 2717 ret = vfio_pci_igd_opregion_init(vdev, opregion, errp);
6ced0bba
AW
2718 g_free(opregion);
2719 if (ret) {
6ced0bba
AW
2720 goto out_teardown;
2721 }
2722 }
2723
4b5d5e87
AW
2724 /* QEMU emulates all of MSI & MSIX */
2725 if (pdev->cap_present & QEMU_PCI_CAP_MSIX) {
2726 memset(vdev->emulated_config_bits + pdev->msix_cap, 0xff,
2727 MSIX_CAP_LENGTH);
2728 }
2729
2730 if (pdev->cap_present & QEMU_PCI_CAP_MSI) {
2731 memset(vdev->emulated_config_bits + pdev->msi_cap, 0xff,
2732 vdev->msi_cap_size);
2733 }
2734
65501a74 2735 if (vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1)) {
bc72ad67 2736 vdev->intx.mmap_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL,
ea486926 2737 vfio_intx_mmap_enable, vdev);
870cb6f1 2738 pci_device_set_intx_routing_notifier(&vdev->pdev, vfio_intx_update);
1a22aca1 2739 ret = vfio_intx_enable(vdev, errp);
65501a74
AW
2740 if (ret) {
2741 goto out_teardown;
2742 }
2743 }
2744
7b4b0e9e 2745 vfio_register_err_notifier(vdev);
47cbe50c 2746 vfio_register_req_notifier(vdev);
c9c50009 2747 vfio_setup_resetfn_quirk(vdev);
c29029dd 2748
1a22aca1 2749 return;
65501a74
AW
2750
2751out_teardown:
2752 pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
2753 vfio_teardown_msi(vdev);
2d82f8a3 2754 vfio_bars_exit(vdev);
426ec904 2755error:
1a22aca1 2756 error_prepend(errp, ERR_PREFIX, vdev->vbasedev.name);
77a10d04
PB
2757}
2758
2759static void vfio_instance_finalize(Object *obj)
2760{
2761 PCIDevice *pci_dev = PCI_DEVICE(obj);
2762 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pci_dev);
2763 VFIOGroup *group = vdev->vbasedev.group;
2764
2d82f8a3 2765 vfio_bars_finalize(vdev);
4b5d5e87 2766 g_free(vdev->emulated_config_bits);
77a10d04 2767 g_free(vdev->rom);
c4c45e94
AW
2768 /*
2769 * XXX Leaking igd_opregion is not an oversight, we can't remove the
2770 * fw_cfg entry therefore leaking this allocation seems like the safest
2771 * option.
2772 *
2773 * g_free(vdev->igd_opregion);
2774 */
65501a74
AW
2775 vfio_put_device(vdev);
2776 vfio_put_group(group);
65501a74
AW
2777}
2778
2779static void vfio_exitfn(PCIDevice *pdev)
2780{
9ee27d73 2781 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74 2782
47cbe50c 2783 vfio_unregister_req_notifier(vdev);
7b4b0e9e 2784 vfio_unregister_err_notifier(vdev);
65501a74
AW
2785 pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
2786 vfio_disable_interrupts(vdev);
ea486926 2787 if (vdev->intx.mmap_timer) {
bc72ad67 2788 timer_free(vdev->intx.mmap_timer);
ea486926 2789 }
65501a74 2790 vfio_teardown_msi(vdev);
2d82f8a3 2791 vfio_bars_exit(vdev);
65501a74
AW
2792}
2793
2794static void vfio_pci_reset(DeviceState *dev)
2795{
2796 PCIDevice *pdev = DO_UPCAST(PCIDevice, qdev, dev);
9ee27d73 2797 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74 2798
df92ee44 2799 trace_vfio_pci_reset(vdev->vbasedev.name);
5834a83f 2800
f16f39c3 2801 vfio_pci_pre_reset(vdev);
ba661818 2802
5655f931
AW
2803 if (vdev->resetfn && !vdev->resetfn(vdev)) {
2804 goto post_reset;
2805 }
2806
b47d8efa
EA
2807 if (vdev->vbasedev.reset_works &&
2808 (vdev->has_flr || !vdev->has_pm_reset) &&
5546a621 2809 !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
df92ee44 2810 trace_vfio_pci_reset_flr(vdev->vbasedev.name);
f16f39c3 2811 goto post_reset;
ba661818
AW
2812 }
2813
f16f39c3
AW
2814 /* See if we can do our own bus reset */
2815 if (!vfio_pci_hot_reset_one(vdev)) {
2816 goto post_reset;
2817 }
5834a83f 2818
f16f39c3 2819 /* If nothing else works and the device supports PM reset, use it */
b47d8efa 2820 if (vdev->vbasedev.reset_works && vdev->has_pm_reset &&
5546a621 2821 !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
df92ee44 2822 trace_vfio_pci_reset_pm(vdev->vbasedev.name);
f16f39c3 2823 goto post_reset;
65501a74 2824 }
5834a83f 2825
f16f39c3
AW
2826post_reset:
2827 vfio_pci_post_reset(vdev);
65501a74
AW
2828}
2829
abc5b3bf
GA
2830static void vfio_instance_init(Object *obj)
2831{
2832 PCIDevice *pci_dev = PCI_DEVICE(obj);
9ee27d73 2833 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, PCI_DEVICE(obj));
abc5b3bf
GA
2834
2835 device_add_bootindex_property(obj, &vdev->bootindex,
2836 "bootindex", NULL,
2837 &pci_dev->qdev, NULL);
4a946268
EA
2838 vdev->host.domain = ~0U;
2839 vdev->host.bus = ~0U;
2840 vdev->host.slot = ~0U;
2841 vdev->host.function = ~0U;
abc5b3bf
GA
2842}
2843
65501a74 2844static Property vfio_pci_dev_properties[] = {
9ee27d73 2845 DEFINE_PROP_PCI_HOST_DEVADDR("host", VFIOPCIDevice, host),
7df9381b 2846 DEFINE_PROP_STRING("sysfsdev", VFIOPCIDevice, vbasedev.sysfsdev),
9ee27d73 2847 DEFINE_PROP_UINT32("x-intx-mmap-timeout-ms", VFIOPCIDevice,
ea486926 2848 intx.mmap_timeout, 1100),
9ee27d73 2849 DEFINE_PROP_BIT("x-vga", VFIOPCIDevice, features,
f15689c7 2850 VFIO_FEATURE_ENABLE_VGA_BIT, false),
47cbe50c
AW
2851 DEFINE_PROP_BIT("x-req", VFIOPCIDevice, features,
2852 VFIO_FEATURE_ENABLE_REQ_BIT, true),
6ced0bba
AW
2853 DEFINE_PROP_BIT("x-igd-opregion", VFIOPCIDevice, features,
2854 VFIO_FEATURE_ENABLE_IGD_OPREGION_BIT, false),
5e15d79b 2855 DEFINE_PROP_BOOL("x-no-mmap", VFIOPCIDevice, vbasedev.no_mmap, false),
46746dba
AW
2856 DEFINE_PROP_BOOL("x-no-kvm-intx", VFIOPCIDevice, no_kvm_intx, false),
2857 DEFINE_PROP_BOOL("x-no-kvm-msi", VFIOPCIDevice, no_kvm_msi, false),
2858 DEFINE_PROP_BOOL("x-no-kvm-msix", VFIOPCIDevice, no_kvm_msix, false),
89dcccc5
AW
2859 DEFINE_PROP_UINT32("x-pci-vendor-id", VFIOPCIDevice, vendor_id, PCI_ANY_ID),
2860 DEFINE_PROP_UINT32("x-pci-device-id", VFIOPCIDevice, device_id, PCI_ANY_ID),
2861 DEFINE_PROP_UINT32("x-pci-sub-vendor-id", VFIOPCIDevice,
2862 sub_vendor_id, PCI_ANY_ID),
2863 DEFINE_PROP_UINT32("x-pci-sub-device-id", VFIOPCIDevice,
2864 sub_device_id, PCI_ANY_ID),
c4c45e94 2865 DEFINE_PROP_UINT32("x-igd-gms", VFIOPCIDevice, igd_gms, 0),
65501a74
AW
2866 /*
2867 * TODO - support passed fds... is this necessary?
9ee27d73
EA
2868 * DEFINE_PROP_STRING("vfiofd", VFIOPCIDevice, vfiofd_name),
2869 * DEFINE_PROP_STRING("vfiogroupfd, VFIOPCIDevice, vfiogroupfd_name),
65501a74
AW
2870 */
2871 DEFINE_PROP_END_OF_LIST(),
2872};
2873
d9f0e638
AW
2874static const VMStateDescription vfio_pci_vmstate = {
2875 .name = "vfio-pci",
2876 .unmigratable = 1,
2877};
65501a74
AW
2878
2879static void vfio_pci_dev_class_init(ObjectClass *klass, void *data)
2880{
2881 DeviceClass *dc = DEVICE_CLASS(klass);
2882 PCIDeviceClass *pdc = PCI_DEVICE_CLASS(klass);
2883
2884 dc->reset = vfio_pci_reset;
2885 dc->props = vfio_pci_dev_properties;
d9f0e638
AW
2886 dc->vmsd = &vfio_pci_vmstate;
2887 dc->desc = "VFIO-based PCI device assignment";
125ee0ed 2888 set_bit(DEVICE_CATEGORY_MISC, dc->categories);
1a22aca1 2889 pdc->realize = vfio_realize;
65501a74
AW
2890 pdc->exit = vfio_exitfn;
2891 pdc->config_read = vfio_pci_read_config;
2892 pdc->config_write = vfio_pci_write_config;
6a659bbf 2893 pdc->is_express = 1; /* We might be */
65501a74
AW
2894}
2895
2896static const TypeInfo vfio_pci_dev_info = {
2897 .name = "vfio-pci",
2898 .parent = TYPE_PCI_DEVICE,
9ee27d73 2899 .instance_size = sizeof(VFIOPCIDevice),
65501a74 2900 .class_init = vfio_pci_dev_class_init,
abc5b3bf 2901 .instance_init = vfio_instance_init,
77a10d04 2902 .instance_finalize = vfio_instance_finalize,
65501a74
AW
2903};
2904
2905static void register_vfio_pci_dev_type(void)
2906{
2907 type_register_static(&vfio_pci_dev_info);
2908}
2909
2910type_init(register_vfio_pci_dev_type)
This page took 0.777912 seconds and 4 git commands to generate.