]>
Commit | Line | Data |
---|---|---|
65501a74 AW |
1 | /* |
2 | * vfio based device assignment support | |
3 | * | |
4 | * Copyright Red Hat, Inc. 2012 | |
5 | * | |
6 | * Authors: | |
7 | * Alex Williamson <[email protected]> | |
8 | * | |
9 | * This work is licensed under the terms of the GNU GPL, version 2. See | |
10 | * the COPYING file in the top-level directory. | |
11 | * | |
12 | * Based on qemu-kvm device-assignment: | |
13 | * Adapted for KVM by Qumranet. | |
14 | * Copyright (c) 2007, Neocleus, Alex Novik ([email protected]) | |
15 | * Copyright (c) 2007, Neocleus, Guy Zana ([email protected]) | |
16 | * Copyright (C) 2008, Qumranet, Amit Shah ([email protected]) | |
17 | * Copyright (C) 2008, Red Hat, Amit Shah ([email protected]) | |
18 | * Copyright (C) 2008, IBM, Muli Ben-Yehuda ([email protected]) | |
19 | */ | |
20 | ||
c6eacb1a | 21 | #include "qemu/osdep.h" |
6dcfdbad | 22 | #include <linux/vfio.h> |
65501a74 | 23 | #include <sys/ioctl.h> |
65501a74 | 24 | |
83c9f4ca PB |
25 | #include "hw/pci/msi.h" |
26 | #include "hw/pci/msix.h" | |
0282abf0 | 27 | #include "hw/pci/pci_bridge.h" |
1de7afc9 | 28 | #include "qemu/error-report.h" |
1de7afc9 | 29 | #include "qemu/range.h" |
6dcfdbad AW |
30 | #include "sysemu/kvm.h" |
31 | #include "sysemu/sysemu.h" | |
78f33d2b | 32 | #include "pci.h" |
385f57cf | 33 | #include "trace.h" |
1108b2f8 | 34 | #include "qapi/error.h" |
4b943029 | 35 | |
65501a74 AW |
36 | #define MSIX_CAP_LENGTH 12 |
37 | ||
9ee27d73 | 38 | static void vfio_disable_interrupts(VFIOPCIDevice *vdev); |
9ee27d73 | 39 | static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled); |
65501a74 | 40 | |
ea486926 AW |
41 | /* |
42 | * Disabling BAR mmaping can be slow, but toggling it around INTx can | |
43 | * also be a huge overhead. We try to get the best of both worlds by | |
44 | * waiting until an interrupt to disable mmaps (subsequent transitions | |
45 | * to the same state are effectively no overhead). If the interrupt has | |
46 | * been serviced and the time gap is long enough, we re-enable mmaps for | |
47 | * performance. This works well for things like graphics cards, which | |
48 | * may not use their interrupt at all and are penalized to an unusable | |
49 | * level by read/write BAR traps. Other devices, like NICs, have more | |
50 | * regular interrupts and see much better latency by staying in non-mmap | |
51 | * mode. We therefore set the default mmap_timeout such that a ping | |
52 | * is just enough to keep the mmap disabled. Users can experiment with | |
53 | * other options with the x-intx-mmap-timeout-ms parameter (a value of | |
54 | * zero disables the timer). | |
55 | */ | |
56 | static void vfio_intx_mmap_enable(void *opaque) | |
57 | { | |
9ee27d73 | 58 | VFIOPCIDevice *vdev = opaque; |
ea486926 AW |
59 | |
60 | if (vdev->intx.pending) { | |
bc72ad67 AB |
61 | timer_mod(vdev->intx.mmap_timer, |
62 | qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout); | |
ea486926 AW |
63 | return; |
64 | } | |
65 | ||
66 | vfio_mmap_set_enabled(vdev, true); | |
67 | } | |
68 | ||
65501a74 AW |
69 | static void vfio_intx_interrupt(void *opaque) |
70 | { | |
9ee27d73 | 71 | VFIOPCIDevice *vdev = opaque; |
65501a74 AW |
72 | |
73 | if (!event_notifier_test_and_clear(&vdev->intx.interrupt)) { | |
74 | return; | |
75 | } | |
76 | ||
df92ee44 | 77 | trace_vfio_intx_interrupt(vdev->vbasedev.name, 'A' + vdev->intx.pin); |
65501a74 AW |
78 | |
79 | vdev->intx.pending = true; | |
68919cac | 80 | pci_irq_assert(&vdev->pdev); |
ea486926 AW |
81 | vfio_mmap_set_enabled(vdev, false); |
82 | if (vdev->intx.mmap_timeout) { | |
bc72ad67 AB |
83 | timer_mod(vdev->intx.mmap_timer, |
84 | qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout); | |
ea486926 | 85 | } |
65501a74 AW |
86 | } |
87 | ||
870cb6f1 | 88 | static void vfio_intx_eoi(VFIODevice *vbasedev) |
65501a74 | 89 | { |
a664477d EA |
90 | VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev); |
91 | ||
65501a74 AW |
92 | if (!vdev->intx.pending) { |
93 | return; | |
94 | } | |
95 | ||
870cb6f1 | 96 | trace_vfio_intx_eoi(vbasedev->name); |
65501a74 AW |
97 | |
98 | vdev->intx.pending = false; | |
68919cac | 99 | pci_irq_deassert(&vdev->pdev); |
a664477d | 100 | vfio_unmask_single_irqindex(vbasedev, VFIO_PCI_INTX_IRQ_INDEX); |
65501a74 AW |
101 | } |
102 | ||
870cb6f1 | 103 | static void vfio_intx_enable_kvm(VFIOPCIDevice *vdev) |
e1d1e586 AW |
104 | { |
105 | #ifdef CONFIG_KVM | |
106 | struct kvm_irqfd irqfd = { | |
107 | .fd = event_notifier_get_fd(&vdev->intx.interrupt), | |
108 | .gsi = vdev->intx.route.irq, | |
109 | .flags = KVM_IRQFD_FLAG_RESAMPLE, | |
110 | }; | |
111 | struct vfio_irq_set *irq_set; | |
112 | int ret, argsz; | |
113 | int32_t *pfd; | |
114 | ||
46746dba | 115 | if (vdev->no_kvm_intx || !kvm_irqfds_enabled() || |
e1d1e586 | 116 | vdev->intx.route.mode != PCI_INTX_ENABLED || |
9fc0e2d8 | 117 | !kvm_resamplefds_enabled()) { |
e1d1e586 AW |
118 | return; |
119 | } | |
120 | ||
121 | /* Get to a known interrupt state */ | |
122 | qemu_set_fd_handler(irqfd.fd, NULL, NULL, vdev); | |
5546a621 | 123 | vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX); |
e1d1e586 | 124 | vdev->intx.pending = false; |
68919cac | 125 | pci_irq_deassert(&vdev->pdev); |
e1d1e586 AW |
126 | |
127 | /* Get an eventfd for resample/unmask */ | |
128 | if (event_notifier_init(&vdev->intx.unmask, 0)) { | |
312fd5f2 | 129 | error_report("vfio: Error: event_notifier_init failed eoi"); |
e1d1e586 AW |
130 | goto fail; |
131 | } | |
132 | ||
133 | /* KVM triggers it, VFIO listens for it */ | |
134 | irqfd.resamplefd = event_notifier_get_fd(&vdev->intx.unmask); | |
135 | ||
136 | if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) { | |
312fd5f2 | 137 | error_report("vfio: Error: Failed to setup resample irqfd: %m"); |
e1d1e586 AW |
138 | goto fail_irqfd; |
139 | } | |
140 | ||
141 | argsz = sizeof(*irq_set) + sizeof(*pfd); | |
142 | ||
143 | irq_set = g_malloc0(argsz); | |
144 | irq_set->argsz = argsz; | |
145 | irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_UNMASK; | |
146 | irq_set->index = VFIO_PCI_INTX_IRQ_INDEX; | |
147 | irq_set->start = 0; | |
148 | irq_set->count = 1; | |
149 | pfd = (int32_t *)&irq_set->data; | |
150 | ||
151 | *pfd = irqfd.resamplefd; | |
152 | ||
5546a621 | 153 | ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set); |
e1d1e586 AW |
154 | g_free(irq_set); |
155 | if (ret) { | |
312fd5f2 | 156 | error_report("vfio: Error: Failed to setup INTx unmask fd: %m"); |
e1d1e586 AW |
157 | goto fail_vfio; |
158 | } | |
159 | ||
160 | /* Let'em rip */ | |
5546a621 | 161 | vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX); |
e1d1e586 AW |
162 | |
163 | vdev->intx.kvm_accel = true; | |
164 | ||
870cb6f1 | 165 | trace_vfio_intx_enable_kvm(vdev->vbasedev.name); |
e1d1e586 AW |
166 | |
167 | return; | |
168 | ||
169 | fail_vfio: | |
170 | irqfd.flags = KVM_IRQFD_FLAG_DEASSIGN; | |
171 | kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd); | |
172 | fail_irqfd: | |
173 | event_notifier_cleanup(&vdev->intx.unmask); | |
174 | fail: | |
175 | qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev); | |
5546a621 | 176 | vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX); |
e1d1e586 AW |
177 | #endif |
178 | } | |
179 | ||
870cb6f1 | 180 | static void vfio_intx_disable_kvm(VFIOPCIDevice *vdev) |
e1d1e586 AW |
181 | { |
182 | #ifdef CONFIG_KVM | |
183 | struct kvm_irqfd irqfd = { | |
184 | .fd = event_notifier_get_fd(&vdev->intx.interrupt), | |
185 | .gsi = vdev->intx.route.irq, | |
186 | .flags = KVM_IRQFD_FLAG_DEASSIGN, | |
187 | }; | |
188 | ||
189 | if (!vdev->intx.kvm_accel) { | |
190 | return; | |
191 | } | |
192 | ||
193 | /* | |
194 | * Get to a known state, hardware masked, QEMU ready to accept new | |
195 | * interrupts, QEMU IRQ de-asserted. | |
196 | */ | |
5546a621 | 197 | vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX); |
e1d1e586 | 198 | vdev->intx.pending = false; |
68919cac | 199 | pci_irq_deassert(&vdev->pdev); |
e1d1e586 AW |
200 | |
201 | /* Tell KVM to stop listening for an INTx irqfd */ | |
202 | if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) { | |
312fd5f2 | 203 | error_report("vfio: Error: Failed to disable INTx irqfd: %m"); |
e1d1e586 AW |
204 | } |
205 | ||
206 | /* We only need to close the eventfd for VFIO to cleanup the kernel side */ | |
207 | event_notifier_cleanup(&vdev->intx.unmask); | |
208 | ||
209 | /* QEMU starts listening for interrupt events. */ | |
210 | qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev); | |
211 | ||
212 | vdev->intx.kvm_accel = false; | |
213 | ||
214 | /* If we've missed an event, let it re-fire through QEMU */ | |
5546a621 | 215 | vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX); |
e1d1e586 | 216 | |
870cb6f1 | 217 | trace_vfio_intx_disable_kvm(vdev->vbasedev.name); |
e1d1e586 AW |
218 | #endif |
219 | } | |
220 | ||
870cb6f1 | 221 | static void vfio_intx_update(PCIDevice *pdev) |
e1d1e586 | 222 | { |
9ee27d73 | 223 | VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev); |
e1d1e586 AW |
224 | PCIINTxRoute route; |
225 | ||
226 | if (vdev->interrupt != VFIO_INT_INTx) { | |
227 | return; | |
228 | } | |
229 | ||
230 | route = pci_device_route_intx_to_irq(&vdev->pdev, vdev->intx.pin); | |
231 | ||
232 | if (!pci_intx_route_changed(&vdev->intx.route, &route)) { | |
233 | return; /* Nothing changed */ | |
234 | } | |
235 | ||
870cb6f1 AW |
236 | trace_vfio_intx_update(vdev->vbasedev.name, |
237 | vdev->intx.route.irq, route.irq); | |
e1d1e586 | 238 | |
870cb6f1 | 239 | vfio_intx_disable_kvm(vdev); |
e1d1e586 AW |
240 | |
241 | vdev->intx.route = route; | |
242 | ||
243 | if (route.mode != PCI_INTX_ENABLED) { | |
244 | return; | |
245 | } | |
246 | ||
870cb6f1 | 247 | vfio_intx_enable_kvm(vdev); |
e1d1e586 AW |
248 | |
249 | /* Re-enable the interrupt in cased we missed an EOI */ | |
870cb6f1 | 250 | vfio_intx_eoi(&vdev->vbasedev); |
e1d1e586 AW |
251 | } |
252 | ||
870cb6f1 | 253 | static int vfio_intx_enable(VFIOPCIDevice *vdev) |
65501a74 | 254 | { |
65501a74 | 255 | uint8_t pin = vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1); |
1a403133 AW |
256 | int ret, argsz; |
257 | struct vfio_irq_set *irq_set; | |
258 | int32_t *pfd; | |
65501a74 | 259 | |
ea486926 | 260 | if (!pin) { |
65501a74 AW |
261 | return 0; |
262 | } | |
263 | ||
264 | vfio_disable_interrupts(vdev); | |
265 | ||
266 | vdev->intx.pin = pin - 1; /* Pin A (1) -> irq[0] */ | |
68919cac | 267 | pci_config_set_interrupt_pin(vdev->pdev.config, pin); |
e1d1e586 AW |
268 | |
269 | #ifdef CONFIG_KVM | |
270 | /* | |
271 | * Only conditional to avoid generating error messages on platforms | |
272 | * where we won't actually use the result anyway. | |
273 | */ | |
9fc0e2d8 | 274 | if (kvm_irqfds_enabled() && kvm_resamplefds_enabled()) { |
e1d1e586 AW |
275 | vdev->intx.route = pci_device_route_intx_to_irq(&vdev->pdev, |
276 | vdev->intx.pin); | |
277 | } | |
278 | #endif | |
279 | ||
65501a74 AW |
280 | ret = event_notifier_init(&vdev->intx.interrupt, 0); |
281 | if (ret) { | |
312fd5f2 | 282 | error_report("vfio: Error: event_notifier_init failed"); |
65501a74 AW |
283 | return ret; |
284 | } | |
285 | ||
1a403133 AW |
286 | argsz = sizeof(*irq_set) + sizeof(*pfd); |
287 | ||
288 | irq_set = g_malloc0(argsz); | |
289 | irq_set->argsz = argsz; | |
290 | irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER; | |
291 | irq_set->index = VFIO_PCI_INTX_IRQ_INDEX; | |
292 | irq_set->start = 0; | |
293 | irq_set->count = 1; | |
294 | pfd = (int32_t *)&irq_set->data; | |
295 | ||
296 | *pfd = event_notifier_get_fd(&vdev->intx.interrupt); | |
297 | qemu_set_fd_handler(*pfd, vfio_intx_interrupt, NULL, vdev); | |
65501a74 | 298 | |
5546a621 | 299 | ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set); |
1a403133 AW |
300 | g_free(irq_set); |
301 | if (ret) { | |
312fd5f2 | 302 | error_report("vfio: Error: Failed to setup INTx fd: %m"); |
1a403133 | 303 | qemu_set_fd_handler(*pfd, NULL, NULL, vdev); |
ce59af2d | 304 | event_notifier_cleanup(&vdev->intx.interrupt); |
65501a74 AW |
305 | return -errno; |
306 | } | |
307 | ||
870cb6f1 | 308 | vfio_intx_enable_kvm(vdev); |
e1d1e586 | 309 | |
65501a74 AW |
310 | vdev->interrupt = VFIO_INT_INTx; |
311 | ||
870cb6f1 | 312 | trace_vfio_intx_enable(vdev->vbasedev.name); |
65501a74 AW |
313 | |
314 | return 0; | |
315 | } | |
316 | ||
870cb6f1 | 317 | static void vfio_intx_disable(VFIOPCIDevice *vdev) |
65501a74 AW |
318 | { |
319 | int fd; | |
320 | ||
bc72ad67 | 321 | timer_del(vdev->intx.mmap_timer); |
870cb6f1 | 322 | vfio_intx_disable_kvm(vdev); |
5546a621 | 323 | vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX); |
65501a74 | 324 | vdev->intx.pending = false; |
68919cac | 325 | pci_irq_deassert(&vdev->pdev); |
65501a74 AW |
326 | vfio_mmap_set_enabled(vdev, true); |
327 | ||
328 | fd = event_notifier_get_fd(&vdev->intx.interrupt); | |
329 | qemu_set_fd_handler(fd, NULL, NULL, vdev); | |
330 | event_notifier_cleanup(&vdev->intx.interrupt); | |
331 | ||
332 | vdev->interrupt = VFIO_INT_NONE; | |
333 | ||
870cb6f1 | 334 | trace_vfio_intx_disable(vdev->vbasedev.name); |
65501a74 AW |
335 | } |
336 | ||
337 | /* | |
338 | * MSI/X | |
339 | */ | |
340 | static void vfio_msi_interrupt(void *opaque) | |
341 | { | |
342 | VFIOMSIVector *vector = opaque; | |
9ee27d73 | 343 | VFIOPCIDevice *vdev = vector->vdev; |
0de70dc7 AW |
344 | MSIMessage (*get_msg)(PCIDevice *dev, unsigned vector); |
345 | void (*notify)(PCIDevice *dev, unsigned vector); | |
346 | MSIMessage msg; | |
65501a74 AW |
347 | int nr = vector - vdev->msi_vectors; |
348 | ||
349 | if (!event_notifier_test_and_clear(&vector->interrupt)) { | |
350 | return; | |
351 | } | |
352 | ||
b3ebc10c | 353 | if (vdev->interrupt == VFIO_INT_MSIX) { |
0de70dc7 AW |
354 | get_msg = msix_get_message; |
355 | notify = msix_notify; | |
95239e16 AW |
356 | |
357 | /* A masked vector firing needs to use the PBA, enable it */ | |
358 | if (msix_is_masked(&vdev->pdev, nr)) { | |
359 | set_bit(nr, vdev->msix->pending); | |
360 | memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, true); | |
361 | trace_vfio_msix_pba_enable(vdev->vbasedev.name); | |
362 | } | |
9035f8c0 | 363 | } else if (vdev->interrupt == VFIO_INT_MSI) { |
0de70dc7 AW |
364 | get_msg = msi_get_message; |
365 | notify = msi_notify; | |
b3ebc10c AW |
366 | } else { |
367 | abort(); | |
368 | } | |
369 | ||
0de70dc7 | 370 | msg = get_msg(&vdev->pdev, nr); |
bc5baffa | 371 | trace_vfio_msi_interrupt(vdev->vbasedev.name, nr, msg.address, msg.data); |
0de70dc7 | 372 | notify(&vdev->pdev, nr); |
65501a74 AW |
373 | } |
374 | ||
9ee27d73 | 375 | static int vfio_enable_vectors(VFIOPCIDevice *vdev, bool msix) |
65501a74 AW |
376 | { |
377 | struct vfio_irq_set *irq_set; | |
378 | int ret = 0, i, argsz; | |
379 | int32_t *fds; | |
380 | ||
381 | argsz = sizeof(*irq_set) + (vdev->nr_vectors * sizeof(*fds)); | |
382 | ||
383 | irq_set = g_malloc0(argsz); | |
384 | irq_set->argsz = argsz; | |
385 | irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER; | |
386 | irq_set->index = msix ? VFIO_PCI_MSIX_IRQ_INDEX : VFIO_PCI_MSI_IRQ_INDEX; | |
387 | irq_set->start = 0; | |
388 | irq_set->count = vdev->nr_vectors; | |
389 | fds = (int32_t *)&irq_set->data; | |
390 | ||
391 | for (i = 0; i < vdev->nr_vectors; i++) { | |
c048be5c AW |
392 | int fd = -1; |
393 | ||
394 | /* | |
395 | * MSI vs MSI-X - The guest has direct access to MSI mask and pending | |
396 | * bits, therefore we always use the KVM signaling path when setup. | |
397 | * MSI-X mask and pending bits are emulated, so we want to use the | |
398 | * KVM signaling path only when configured and unmasked. | |
399 | */ | |
400 | if (vdev->msi_vectors[i].use) { | |
401 | if (vdev->msi_vectors[i].virq < 0 || | |
402 | (msix && msix_is_masked(&vdev->pdev, i))) { | |
403 | fd = event_notifier_get_fd(&vdev->msi_vectors[i].interrupt); | |
404 | } else { | |
405 | fd = event_notifier_get_fd(&vdev->msi_vectors[i].kvm_interrupt); | |
406 | } | |
65501a74 | 407 | } |
c048be5c AW |
408 | |
409 | fds[i] = fd; | |
65501a74 AW |
410 | } |
411 | ||
5546a621 | 412 | ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set); |
65501a74 AW |
413 | |
414 | g_free(irq_set); | |
415 | ||
65501a74 AW |
416 | return ret; |
417 | } | |
418 | ||
46746dba AW |
419 | static void vfio_add_kvm_msi_virq(VFIOPCIDevice *vdev, VFIOMSIVector *vector, |
420 | MSIMessage *msg, bool msix) | |
f4d45d47 AW |
421 | { |
422 | int virq; | |
423 | ||
46746dba | 424 | if ((msix && vdev->no_kvm_msix) || (!msix && vdev->no_kvm_msi) || !msg) { |
f4d45d47 AW |
425 | return; |
426 | } | |
427 | ||
428 | if (event_notifier_init(&vector->kvm_interrupt, 0)) { | |
429 | return; | |
430 | } | |
431 | ||
dc9f06ca | 432 | virq = kvm_irqchip_add_msi_route(kvm_state, *msg, &vdev->pdev); |
f4d45d47 AW |
433 | if (virq < 0) { |
434 | event_notifier_cleanup(&vector->kvm_interrupt); | |
435 | return; | |
436 | } | |
437 | ||
1c9b71a7 | 438 | if (kvm_irqchip_add_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt, |
f4d45d47 AW |
439 | NULL, virq) < 0) { |
440 | kvm_irqchip_release_virq(kvm_state, virq); | |
441 | event_notifier_cleanup(&vector->kvm_interrupt); | |
442 | return; | |
443 | } | |
444 | ||
f4d45d47 AW |
445 | vector->virq = virq; |
446 | } | |
447 | ||
448 | static void vfio_remove_kvm_msi_virq(VFIOMSIVector *vector) | |
449 | { | |
1c9b71a7 EA |
450 | kvm_irqchip_remove_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt, |
451 | vector->virq); | |
f4d45d47 AW |
452 | kvm_irqchip_release_virq(kvm_state, vector->virq); |
453 | vector->virq = -1; | |
454 | event_notifier_cleanup(&vector->kvm_interrupt); | |
455 | } | |
456 | ||
dc9f06ca PF |
457 | static void vfio_update_kvm_msi_virq(VFIOMSIVector *vector, MSIMessage msg, |
458 | PCIDevice *pdev) | |
f4d45d47 | 459 | { |
dc9f06ca | 460 | kvm_irqchip_update_msi_route(kvm_state, vector->virq, msg, pdev); |
f4d45d47 AW |
461 | } |
462 | ||
b0223e29 AW |
463 | static int vfio_msix_vector_do_use(PCIDevice *pdev, unsigned int nr, |
464 | MSIMessage *msg, IOHandler *handler) | |
65501a74 | 465 | { |
9ee27d73 | 466 | VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev); |
65501a74 AW |
467 | VFIOMSIVector *vector; |
468 | int ret; | |
469 | ||
df92ee44 | 470 | trace_vfio_msix_vector_do_use(vdev->vbasedev.name, nr); |
65501a74 | 471 | |
65501a74 | 472 | vector = &vdev->msi_vectors[nr]; |
65501a74 | 473 | |
f4d45d47 AW |
474 | if (!vector->use) { |
475 | vector->vdev = vdev; | |
476 | vector->virq = -1; | |
477 | if (event_notifier_init(&vector->interrupt, 0)) { | |
478 | error_report("vfio: Error: event_notifier_init failed"); | |
479 | } | |
480 | vector->use = true; | |
481 | msix_vector_use(pdev, nr); | |
65501a74 AW |
482 | } |
483 | ||
f4d45d47 AW |
484 | qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt), |
485 | handler, NULL, vector); | |
486 | ||
65501a74 AW |
487 | /* |
488 | * Attempt to enable route through KVM irqchip, | |
489 | * default to userspace handling if unavailable. | |
490 | */ | |
f4d45d47 AW |
491 | if (vector->virq >= 0) { |
492 | if (!msg) { | |
493 | vfio_remove_kvm_msi_virq(vector); | |
494 | } else { | |
dc9f06ca | 495 | vfio_update_kvm_msi_virq(vector, *msg, pdev); |
65501a74 | 496 | } |
f4d45d47 | 497 | } else { |
46746dba | 498 | vfio_add_kvm_msi_virq(vdev, vector, msg, true); |
65501a74 AW |
499 | } |
500 | ||
501 | /* | |
502 | * We don't want to have the host allocate all possible MSI vectors | |
503 | * for a device if they're not in use, so we shutdown and incrementally | |
504 | * increase them as needed. | |
505 | */ | |
506 | if (vdev->nr_vectors < nr + 1) { | |
5546a621 | 507 | vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX); |
65501a74 AW |
508 | vdev->nr_vectors = nr + 1; |
509 | ret = vfio_enable_vectors(vdev, true); | |
510 | if (ret) { | |
312fd5f2 | 511 | error_report("vfio: failed to enable vectors, %d", ret); |
65501a74 | 512 | } |
65501a74 | 513 | } else { |
1a403133 AW |
514 | int argsz; |
515 | struct vfio_irq_set *irq_set; | |
516 | int32_t *pfd; | |
517 | ||
518 | argsz = sizeof(*irq_set) + sizeof(*pfd); | |
519 | ||
520 | irq_set = g_malloc0(argsz); | |
521 | irq_set->argsz = argsz; | |
522 | irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | | |
523 | VFIO_IRQ_SET_ACTION_TRIGGER; | |
524 | irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX; | |
525 | irq_set->start = nr; | |
526 | irq_set->count = 1; | |
527 | pfd = (int32_t *)&irq_set->data; | |
528 | ||
f4d45d47 AW |
529 | if (vector->virq >= 0) { |
530 | *pfd = event_notifier_get_fd(&vector->kvm_interrupt); | |
531 | } else { | |
532 | *pfd = event_notifier_get_fd(&vector->interrupt); | |
533 | } | |
1a403133 | 534 | |
5546a621 | 535 | ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set); |
1a403133 | 536 | g_free(irq_set); |
65501a74 | 537 | if (ret) { |
312fd5f2 | 538 | error_report("vfio: failed to modify vector, %d", ret); |
65501a74 | 539 | } |
65501a74 AW |
540 | } |
541 | ||
95239e16 AW |
542 | /* Disable PBA emulation when nothing more is pending. */ |
543 | clear_bit(nr, vdev->msix->pending); | |
544 | if (find_first_bit(vdev->msix->pending, | |
545 | vdev->nr_vectors) == vdev->nr_vectors) { | |
546 | memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false); | |
547 | trace_vfio_msix_pba_disable(vdev->vbasedev.name); | |
548 | } | |
549 | ||
65501a74 AW |
550 | return 0; |
551 | } | |
552 | ||
b0223e29 AW |
553 | static int vfio_msix_vector_use(PCIDevice *pdev, |
554 | unsigned int nr, MSIMessage msg) | |
555 | { | |
556 | return vfio_msix_vector_do_use(pdev, nr, &msg, vfio_msi_interrupt); | |
557 | } | |
558 | ||
65501a74 AW |
559 | static void vfio_msix_vector_release(PCIDevice *pdev, unsigned int nr) |
560 | { | |
9ee27d73 | 561 | VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev); |
65501a74 | 562 | VFIOMSIVector *vector = &vdev->msi_vectors[nr]; |
65501a74 | 563 | |
df92ee44 | 564 | trace_vfio_msix_vector_release(vdev->vbasedev.name, nr); |
65501a74 AW |
565 | |
566 | /* | |
f4d45d47 AW |
567 | * There are still old guests that mask and unmask vectors on every |
568 | * interrupt. If we're using QEMU bypass with a KVM irqfd, leave all of | |
569 | * the KVM setup in place, simply switch VFIO to use the non-bypass | |
570 | * eventfd. We'll then fire the interrupt through QEMU and the MSI-X | |
571 | * core will mask the interrupt and set pending bits, allowing it to | |
572 | * be re-asserted on unmask. Nothing to do if already using QEMU mode. | |
65501a74 | 573 | */ |
f4d45d47 AW |
574 | if (vector->virq >= 0) { |
575 | int argsz; | |
576 | struct vfio_irq_set *irq_set; | |
577 | int32_t *pfd; | |
1a403133 | 578 | |
f4d45d47 | 579 | argsz = sizeof(*irq_set) + sizeof(*pfd); |
1a403133 | 580 | |
f4d45d47 AW |
581 | irq_set = g_malloc0(argsz); |
582 | irq_set->argsz = argsz; | |
583 | irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | | |
584 | VFIO_IRQ_SET_ACTION_TRIGGER; | |
585 | irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX; | |
586 | irq_set->start = nr; | |
587 | irq_set->count = 1; | |
588 | pfd = (int32_t *)&irq_set->data; | |
1a403133 | 589 | |
f4d45d47 | 590 | *pfd = event_notifier_get_fd(&vector->interrupt); |
1a403133 | 591 | |
5546a621 | 592 | ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set); |
65501a74 | 593 | |
f4d45d47 | 594 | g_free(irq_set); |
65501a74 | 595 | } |
65501a74 AW |
596 | } |
597 | ||
0de70dc7 | 598 | static void vfio_msix_enable(VFIOPCIDevice *vdev) |
fd704adc AW |
599 | { |
600 | vfio_disable_interrupts(vdev); | |
601 | ||
bdd81add | 602 | vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->msix->entries); |
fd704adc AW |
603 | |
604 | vdev->interrupt = VFIO_INT_MSIX; | |
605 | ||
b0223e29 AW |
606 | /* |
607 | * Some communication channels between VF & PF or PF & fw rely on the | |
608 | * physical state of the device and expect that enabling MSI-X from the | |
609 | * guest enables the same on the host. When our guest is Linux, the | |
610 | * guest driver call to pci_enable_msix() sets the enabling bit in the | |
611 | * MSI-X capability, but leaves the vector table masked. We therefore | |
612 | * can't rely on a vector_use callback (from request_irq() in the guest) | |
613 | * to switch the physical device into MSI-X mode because that may come a | |
614 | * long time after pci_enable_msix(). This code enables vector 0 with | |
615 | * triggering to userspace, then immediately release the vector, leaving | |
616 | * the physical device with no vectors enabled, but MSI-X enabled, just | |
617 | * like the guest view. | |
618 | */ | |
619 | vfio_msix_vector_do_use(&vdev->pdev, 0, NULL, NULL); | |
620 | vfio_msix_vector_release(&vdev->pdev, 0); | |
621 | ||
fd704adc | 622 | if (msix_set_vector_notifiers(&vdev->pdev, vfio_msix_vector_use, |
bbef882c | 623 | vfio_msix_vector_release, NULL)) { |
312fd5f2 | 624 | error_report("vfio: msix_set_vector_notifiers failed"); |
fd704adc AW |
625 | } |
626 | ||
0de70dc7 | 627 | trace_vfio_msix_enable(vdev->vbasedev.name); |
fd704adc AW |
628 | } |
629 | ||
0de70dc7 | 630 | static void vfio_msi_enable(VFIOPCIDevice *vdev) |
65501a74 AW |
631 | { |
632 | int ret, i; | |
633 | ||
634 | vfio_disable_interrupts(vdev); | |
635 | ||
636 | vdev->nr_vectors = msi_nr_vectors_allocated(&vdev->pdev); | |
637 | retry: | |
bdd81add | 638 | vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->nr_vectors); |
65501a74 AW |
639 | |
640 | for (i = 0; i < vdev->nr_vectors; i++) { | |
65501a74 | 641 | VFIOMSIVector *vector = &vdev->msi_vectors[i]; |
9b3af4c0 | 642 | MSIMessage msg = msi_get_message(&vdev->pdev, i); |
65501a74 AW |
643 | |
644 | vector->vdev = vdev; | |
f4d45d47 | 645 | vector->virq = -1; |
65501a74 AW |
646 | vector->use = true; |
647 | ||
648 | if (event_notifier_init(&vector->interrupt, 0)) { | |
312fd5f2 | 649 | error_report("vfio: Error: event_notifier_init failed"); |
65501a74 AW |
650 | } |
651 | ||
f4d45d47 AW |
652 | qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt), |
653 | vfio_msi_interrupt, NULL, vector); | |
654 | ||
65501a74 AW |
655 | /* |
656 | * Attempt to enable route through KVM irqchip, | |
657 | * default to userspace handling if unavailable. | |
658 | */ | |
46746dba | 659 | vfio_add_kvm_msi_virq(vdev, vector, &msg, false); |
65501a74 AW |
660 | } |
661 | ||
f4d45d47 AW |
662 | /* Set interrupt type prior to possible interrupts */ |
663 | vdev->interrupt = VFIO_INT_MSI; | |
664 | ||
65501a74 AW |
665 | ret = vfio_enable_vectors(vdev, false); |
666 | if (ret) { | |
667 | if (ret < 0) { | |
312fd5f2 | 668 | error_report("vfio: Error: Failed to setup MSI fds: %m"); |
65501a74 AW |
669 | } else if (ret != vdev->nr_vectors) { |
670 | error_report("vfio: Error: Failed to enable %d " | |
312fd5f2 | 671 | "MSI vectors, retry with %d", vdev->nr_vectors, ret); |
65501a74 AW |
672 | } |
673 | ||
674 | for (i = 0; i < vdev->nr_vectors; i++) { | |
675 | VFIOMSIVector *vector = &vdev->msi_vectors[i]; | |
676 | if (vector->virq >= 0) { | |
f4d45d47 | 677 | vfio_remove_kvm_msi_virq(vector); |
65501a74 | 678 | } |
f4d45d47 AW |
679 | qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt), |
680 | NULL, NULL, NULL); | |
65501a74 AW |
681 | event_notifier_cleanup(&vector->interrupt); |
682 | } | |
683 | ||
684 | g_free(vdev->msi_vectors); | |
685 | ||
686 | if (ret > 0 && ret != vdev->nr_vectors) { | |
687 | vdev->nr_vectors = ret; | |
688 | goto retry; | |
689 | } | |
690 | vdev->nr_vectors = 0; | |
691 | ||
f4d45d47 AW |
692 | /* |
693 | * Failing to setup MSI doesn't really fall within any specification. | |
694 | * Let's try leaving interrupts disabled and hope the guest figures | |
695 | * out to fall back to INTx for this device. | |
696 | */ | |
697 | error_report("vfio: Error: Failed to enable MSI"); | |
698 | vdev->interrupt = VFIO_INT_NONE; | |
699 | ||
65501a74 AW |
700 | return; |
701 | } | |
702 | ||
0de70dc7 | 703 | trace_vfio_msi_enable(vdev->vbasedev.name, vdev->nr_vectors); |
65501a74 AW |
704 | } |
705 | ||
0de70dc7 | 706 | static void vfio_msi_disable_common(VFIOPCIDevice *vdev) |
fd704adc | 707 | { |
f4d45d47 AW |
708 | int i; |
709 | ||
710 | for (i = 0; i < vdev->nr_vectors; i++) { | |
711 | VFIOMSIVector *vector = &vdev->msi_vectors[i]; | |
712 | if (vdev->msi_vectors[i].use) { | |
713 | if (vector->virq >= 0) { | |
714 | vfio_remove_kvm_msi_virq(vector); | |
715 | } | |
716 | qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt), | |
717 | NULL, NULL, NULL); | |
718 | event_notifier_cleanup(&vector->interrupt); | |
719 | } | |
720 | } | |
721 | ||
fd704adc AW |
722 | g_free(vdev->msi_vectors); |
723 | vdev->msi_vectors = NULL; | |
724 | vdev->nr_vectors = 0; | |
725 | vdev->interrupt = VFIO_INT_NONE; | |
726 | ||
870cb6f1 | 727 | vfio_intx_enable(vdev); |
fd704adc AW |
728 | } |
729 | ||
0de70dc7 | 730 | static void vfio_msix_disable(VFIOPCIDevice *vdev) |
fd704adc | 731 | { |
3e40ba0f AW |
732 | int i; |
733 | ||
fd704adc AW |
734 | msix_unset_vector_notifiers(&vdev->pdev); |
735 | ||
3e40ba0f AW |
736 | /* |
737 | * MSI-X will only release vectors if MSI-X is still enabled on the | |
738 | * device, check through the rest and release it ourselves if necessary. | |
739 | */ | |
740 | for (i = 0; i < vdev->nr_vectors; i++) { | |
741 | if (vdev->msi_vectors[i].use) { | |
742 | vfio_msix_vector_release(&vdev->pdev, i); | |
f4d45d47 | 743 | msix_vector_unuse(&vdev->pdev, i); |
3e40ba0f AW |
744 | } |
745 | } | |
746 | ||
fd704adc | 747 | if (vdev->nr_vectors) { |
5546a621 | 748 | vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX); |
fd704adc AW |
749 | } |
750 | ||
0de70dc7 | 751 | vfio_msi_disable_common(vdev); |
fd704adc | 752 | |
95239e16 AW |
753 | memset(vdev->msix->pending, 0, |
754 | BITS_TO_LONGS(vdev->msix->entries) * sizeof(unsigned long)); | |
755 | ||
0de70dc7 | 756 | trace_vfio_msix_disable(vdev->vbasedev.name); |
fd704adc AW |
757 | } |
758 | ||
0de70dc7 | 759 | static void vfio_msi_disable(VFIOPCIDevice *vdev) |
65501a74 | 760 | { |
5546a621 | 761 | vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSI_IRQ_INDEX); |
0de70dc7 | 762 | vfio_msi_disable_common(vdev); |
65501a74 | 763 | |
0de70dc7 | 764 | trace_vfio_msi_disable(vdev->vbasedev.name); |
65501a74 AW |
765 | } |
766 | ||
9ee27d73 | 767 | static void vfio_update_msi(VFIOPCIDevice *vdev) |
c7679d45 AW |
768 | { |
769 | int i; | |
770 | ||
771 | for (i = 0; i < vdev->nr_vectors; i++) { | |
772 | VFIOMSIVector *vector = &vdev->msi_vectors[i]; | |
773 | MSIMessage msg; | |
774 | ||
775 | if (!vector->use || vector->virq < 0) { | |
776 | continue; | |
777 | } | |
778 | ||
779 | msg = msi_get_message(&vdev->pdev, i); | |
dc9f06ca | 780 | vfio_update_kvm_msi_virq(vector, msg, &vdev->pdev); |
c7679d45 AW |
781 | } |
782 | } | |
783 | ||
9ee27d73 | 784 | static void vfio_pci_load_rom(VFIOPCIDevice *vdev) |
6f864e6e | 785 | { |
46900226 | 786 | struct vfio_region_info *reg_info; |
6f864e6e AW |
787 | uint64_t size; |
788 | off_t off = 0; | |
7d489dcd | 789 | ssize_t bytes; |
6f864e6e | 790 | |
46900226 AW |
791 | if (vfio_get_region_info(&vdev->vbasedev, |
792 | VFIO_PCI_ROM_REGION_INDEX, ®_info)) { | |
6f864e6e AW |
793 | error_report("vfio: Error getting ROM info: %m"); |
794 | return; | |
795 | } | |
796 | ||
46900226 AW |
797 | trace_vfio_pci_load_rom(vdev->vbasedev.name, (unsigned long)reg_info->size, |
798 | (unsigned long)reg_info->offset, | |
799 | (unsigned long)reg_info->flags); | |
800 | ||
801 | vdev->rom_size = size = reg_info->size; | |
802 | vdev->rom_offset = reg_info->offset; | |
6f864e6e | 803 | |
46900226 | 804 | g_free(reg_info); |
6f864e6e AW |
805 | |
806 | if (!vdev->rom_size) { | |
e638073c | 807 | vdev->rom_read_failed = true; |
d20b43df | 808 | error_report("vfio-pci: Cannot read device rom at " |
df92ee44 | 809 | "%s", vdev->vbasedev.name); |
d20b43df BD |
810 | error_printf("Device option ROM contents are probably invalid " |
811 | "(check dmesg).\nSkip option ROM probe with rombar=0, " | |
812 | "or load from file with romfile=\n"); | |
6f864e6e AW |
813 | return; |
814 | } | |
815 | ||
816 | vdev->rom = g_malloc(size); | |
817 | memset(vdev->rom, 0xff, size); | |
818 | ||
819 | while (size) { | |
5546a621 EA |
820 | bytes = pread(vdev->vbasedev.fd, vdev->rom + off, |
821 | size, vdev->rom_offset + off); | |
6f864e6e AW |
822 | if (bytes == 0) { |
823 | break; | |
824 | } else if (bytes > 0) { | |
825 | off += bytes; | |
826 | size -= bytes; | |
827 | } else { | |
828 | if (errno == EINTR || errno == EAGAIN) { | |
829 | continue; | |
830 | } | |
831 | error_report("vfio: Error reading device ROM: %m"); | |
832 | break; | |
833 | } | |
834 | } | |
e2e5ee9c AW |
835 | |
836 | /* | |
837 | * Test the ROM signature against our device, if the vendor is correct | |
838 | * but the device ID doesn't match, store the correct device ID and | |
839 | * recompute the checksum. Intel IGD devices need this and are known | |
840 | * to have bogus checksums so we can't simply adjust the checksum. | |
841 | */ | |
842 | if (pci_get_word(vdev->rom) == 0xaa55 && | |
843 | pci_get_word(vdev->rom + 0x18) + 8 < vdev->rom_size && | |
844 | !memcmp(vdev->rom + pci_get_word(vdev->rom + 0x18), "PCIR", 4)) { | |
845 | uint16_t vid, did; | |
846 | ||
847 | vid = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 4); | |
848 | did = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6); | |
849 | ||
850 | if (vid == vdev->vendor_id && did != vdev->device_id) { | |
851 | int i; | |
852 | uint8_t csum, *data = vdev->rom; | |
853 | ||
854 | pci_set_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6, | |
855 | vdev->device_id); | |
856 | data[6] = 0; | |
857 | ||
858 | for (csum = 0, i = 0; i < vdev->rom_size; i++) { | |
859 | csum += data[i]; | |
860 | } | |
861 | ||
862 | data[6] = -csum; | |
863 | } | |
864 | } | |
6f864e6e AW |
865 | } |
866 | ||
867 | static uint64_t vfio_rom_read(void *opaque, hwaddr addr, unsigned size) | |
868 | { | |
9ee27d73 | 869 | VFIOPCIDevice *vdev = opaque; |
75bd0c72 ND |
870 | union { |
871 | uint8_t byte; | |
872 | uint16_t word; | |
873 | uint32_t dword; | |
874 | uint64_t qword; | |
875 | } val; | |
876 | uint64_t data = 0; | |
6f864e6e AW |
877 | |
878 | /* Load the ROM lazily when the guest tries to read it */ | |
db01eedb | 879 | if (unlikely(!vdev->rom && !vdev->rom_read_failed)) { |
6f864e6e AW |
880 | vfio_pci_load_rom(vdev); |
881 | } | |
882 | ||
6758008e | 883 | memcpy(&val, vdev->rom + addr, |
6f864e6e AW |
884 | (addr < vdev->rom_size) ? MIN(size, vdev->rom_size - addr) : 0); |
885 | ||
75bd0c72 ND |
886 | switch (size) { |
887 | case 1: | |
888 | data = val.byte; | |
889 | break; | |
890 | case 2: | |
891 | data = le16_to_cpu(val.word); | |
892 | break; | |
893 | case 4: | |
894 | data = le32_to_cpu(val.dword); | |
895 | break; | |
896 | default: | |
897 | hw_error("vfio: unsupported read size, %d bytes\n", size); | |
898 | break; | |
899 | } | |
900 | ||
df92ee44 | 901 | trace_vfio_rom_read(vdev->vbasedev.name, addr, size, data); |
6f864e6e | 902 | |
75bd0c72 | 903 | return data; |
6f864e6e AW |
904 | } |
905 | ||
64fa25a0 AW |
906 | static void vfio_rom_write(void *opaque, hwaddr addr, |
907 | uint64_t data, unsigned size) | |
908 | { | |
909 | } | |
910 | ||
6f864e6e AW |
911 | static const MemoryRegionOps vfio_rom_ops = { |
912 | .read = vfio_rom_read, | |
64fa25a0 | 913 | .write = vfio_rom_write, |
6758008e | 914 | .endianness = DEVICE_LITTLE_ENDIAN, |
6f864e6e AW |
915 | }; |
916 | ||
9ee27d73 | 917 | static void vfio_pci_size_rom(VFIOPCIDevice *vdev) |
6f864e6e | 918 | { |
b1c50c5f | 919 | uint32_t orig, size = cpu_to_le32((uint32_t)PCI_ROM_ADDRESS_MASK); |
6f864e6e | 920 | off_t offset = vdev->config_offset + PCI_ROM_ADDRESS; |
4b943029 | 921 | DeviceState *dev = DEVICE(vdev); |
062ed5d8 | 922 | char *name; |
5546a621 | 923 | int fd = vdev->vbasedev.fd; |
6f864e6e AW |
924 | |
925 | if (vdev->pdev.romfile || !vdev->pdev.rom_bar) { | |
4b943029 BD |
926 | /* Since pci handles romfile, just print a message and return */ |
927 | if (vfio_blacklist_opt_rom(vdev) && vdev->pdev.romfile) { | |
7df9381b AW |
928 | error_printf("Warning : Device at %s is known to cause system instability issues during option rom execution. Proceeding anyway since user specified romfile\n", |
929 | vdev->vbasedev.name); | |
4b943029 | 930 | } |
6f864e6e AW |
931 | return; |
932 | } | |
933 | ||
934 | /* | |
935 | * Use the same size ROM BAR as the physical device. The contents | |
936 | * will get filled in later when the guest tries to read it. | |
937 | */ | |
5546a621 EA |
938 | if (pread(fd, &orig, 4, offset) != 4 || |
939 | pwrite(fd, &size, 4, offset) != 4 || | |
940 | pread(fd, &size, 4, offset) != 4 || | |
941 | pwrite(fd, &orig, 4, offset) != 4) { | |
7df9381b | 942 | error_report("%s(%s) failed: %m", __func__, vdev->vbasedev.name); |
6f864e6e AW |
943 | return; |
944 | } | |
945 | ||
b1c50c5f | 946 | size = ~(le32_to_cpu(size) & PCI_ROM_ADDRESS_MASK) + 1; |
6f864e6e AW |
947 | |
948 | if (!size) { | |
949 | return; | |
950 | } | |
951 | ||
4b943029 BD |
952 | if (vfio_blacklist_opt_rom(vdev)) { |
953 | if (dev->opts && qemu_opt_get(dev->opts, "rombar")) { | |
7df9381b AW |
954 | error_printf("Warning : Device at %s is known to cause system instability issues during option rom execution. Proceeding anyway since user specified non zero value for rombar\n", |
955 | vdev->vbasedev.name); | |
4b943029 | 956 | } else { |
7df9381b AW |
957 | error_printf("Warning : Rom loading for device at %s has been disabled due to system instability issues. Specify rombar=1 or romfile to force\n", |
958 | vdev->vbasedev.name); | |
4b943029 BD |
959 | return; |
960 | } | |
961 | } | |
962 | ||
df92ee44 | 963 | trace_vfio_pci_size_rom(vdev->vbasedev.name, size); |
6f864e6e | 964 | |
062ed5d8 | 965 | name = g_strdup_printf("vfio[%s].rom", vdev->vbasedev.name); |
6f864e6e AW |
966 | |
967 | memory_region_init_io(&vdev->pdev.rom, OBJECT(vdev), | |
968 | &vfio_rom_ops, vdev, name, size); | |
062ed5d8 | 969 | g_free(name); |
6f864e6e AW |
970 | |
971 | pci_register_bar(&vdev->pdev, PCI_ROM_SLOT, | |
972 | PCI_BASE_ADDRESS_SPACE_MEMORY, &vdev->pdev.rom); | |
973 | ||
974 | vdev->pdev.has_rom = true; | |
e638073c | 975 | vdev->rom_read_failed = false; |
6f864e6e AW |
976 | } |
977 | ||
c00d61d8 | 978 | void vfio_vga_write(void *opaque, hwaddr addr, |
f15689c7 AW |
979 | uint64_t data, unsigned size) |
980 | { | |
981 | VFIOVGARegion *region = opaque; | |
982 | VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]); | |
983 | union { | |
984 | uint8_t byte; | |
985 | uint16_t word; | |
986 | uint32_t dword; | |
987 | uint64_t qword; | |
988 | } buf; | |
989 | off_t offset = vga->fd_offset + region->offset + addr; | |
990 | ||
991 | switch (size) { | |
992 | case 1: | |
993 | buf.byte = data; | |
994 | break; | |
995 | case 2: | |
996 | buf.word = cpu_to_le16(data); | |
997 | break; | |
998 | case 4: | |
999 | buf.dword = cpu_to_le32(data); | |
1000 | break; | |
1001 | default: | |
4e505ddd | 1002 | hw_error("vfio: unsupported write size, %d bytes", size); |
f15689c7 AW |
1003 | break; |
1004 | } | |
1005 | ||
1006 | if (pwrite(vga->fd, &buf, size, offset) != size) { | |
1007 | error_report("%s(,0x%"HWADDR_PRIx", 0x%"PRIx64", %d) failed: %m", | |
1008 | __func__, region->offset + addr, data, size); | |
1009 | } | |
1010 | ||
385f57cf | 1011 | trace_vfio_vga_write(region->offset + addr, data, size); |
f15689c7 AW |
1012 | } |
1013 | ||
c00d61d8 | 1014 | uint64_t vfio_vga_read(void *opaque, hwaddr addr, unsigned size) |
f15689c7 AW |
1015 | { |
1016 | VFIOVGARegion *region = opaque; | |
1017 | VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]); | |
1018 | union { | |
1019 | uint8_t byte; | |
1020 | uint16_t word; | |
1021 | uint32_t dword; | |
1022 | uint64_t qword; | |
1023 | } buf; | |
1024 | uint64_t data = 0; | |
1025 | off_t offset = vga->fd_offset + region->offset + addr; | |
1026 | ||
1027 | if (pread(vga->fd, &buf, size, offset) != size) { | |
1028 | error_report("%s(,0x%"HWADDR_PRIx", %d) failed: %m", | |
1029 | __func__, region->offset + addr, size); | |
1030 | return (uint64_t)-1; | |
1031 | } | |
1032 | ||
1033 | switch (size) { | |
1034 | case 1: | |
1035 | data = buf.byte; | |
1036 | break; | |
1037 | case 2: | |
1038 | data = le16_to_cpu(buf.word); | |
1039 | break; | |
1040 | case 4: | |
1041 | data = le32_to_cpu(buf.dword); | |
1042 | break; | |
1043 | default: | |
4e505ddd | 1044 | hw_error("vfio: unsupported read size, %d bytes", size); |
f15689c7 AW |
1045 | break; |
1046 | } | |
1047 | ||
385f57cf | 1048 | trace_vfio_vga_read(region->offset + addr, size, data); |
f15689c7 AW |
1049 | |
1050 | return data; | |
1051 | } | |
1052 | ||
1053 | static const MemoryRegionOps vfio_vga_ops = { | |
1054 | .read = vfio_vga_read, | |
1055 | .write = vfio_vga_write, | |
1056 | .endianness = DEVICE_LITTLE_ENDIAN, | |
1057 | }; | |
1058 | ||
65501a74 AW |
1059 | /* |
1060 | * PCI config space | |
1061 | */ | |
c00d61d8 | 1062 | uint32_t vfio_pci_read_config(PCIDevice *pdev, uint32_t addr, int len) |
65501a74 | 1063 | { |
9ee27d73 | 1064 | VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev); |
4b5d5e87 | 1065 | uint32_t emu_bits = 0, emu_val = 0, phys_val = 0, val; |
65501a74 | 1066 | |
4b5d5e87 AW |
1067 | memcpy(&emu_bits, vdev->emulated_config_bits + addr, len); |
1068 | emu_bits = le32_to_cpu(emu_bits); | |
65501a74 | 1069 | |
4b5d5e87 AW |
1070 | if (emu_bits) { |
1071 | emu_val = pci_default_read_config(pdev, addr, len); | |
1072 | } | |
1073 | ||
1074 | if (~emu_bits & (0xffffffffU >> (32 - len * 8))) { | |
1075 | ssize_t ret; | |
1076 | ||
5546a621 EA |
1077 | ret = pread(vdev->vbasedev.fd, &phys_val, len, |
1078 | vdev->config_offset + addr); | |
4b5d5e87 | 1079 | if (ret != len) { |
7df9381b AW |
1080 | error_report("%s(%s, 0x%x, 0x%x) failed: %m", |
1081 | __func__, vdev->vbasedev.name, addr, len); | |
65501a74 AW |
1082 | return -errno; |
1083 | } | |
4b5d5e87 | 1084 | phys_val = le32_to_cpu(phys_val); |
65501a74 AW |
1085 | } |
1086 | ||
4b5d5e87 | 1087 | val = (emu_val & emu_bits) | (phys_val & ~emu_bits); |
65501a74 | 1088 | |
df92ee44 | 1089 | trace_vfio_pci_read_config(vdev->vbasedev.name, addr, len, val); |
65501a74 AW |
1090 | |
1091 | return val; | |
1092 | } | |
1093 | ||
c00d61d8 AW |
1094 | void vfio_pci_write_config(PCIDevice *pdev, |
1095 | uint32_t addr, uint32_t val, int len) | |
65501a74 | 1096 | { |
9ee27d73 | 1097 | VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev); |
65501a74 AW |
1098 | uint32_t val_le = cpu_to_le32(val); |
1099 | ||
df92ee44 | 1100 | trace_vfio_pci_write_config(vdev->vbasedev.name, addr, val, len); |
65501a74 AW |
1101 | |
1102 | /* Write everything to VFIO, let it filter out what we can't write */ | |
5546a621 EA |
1103 | if (pwrite(vdev->vbasedev.fd, &val_le, len, vdev->config_offset + addr) |
1104 | != len) { | |
7df9381b AW |
1105 | error_report("%s(%s, 0x%x, 0x%x, 0x%x) failed: %m", |
1106 | __func__, vdev->vbasedev.name, addr, val, len); | |
65501a74 AW |
1107 | } |
1108 | ||
65501a74 AW |
1109 | /* MSI/MSI-X Enabling/Disabling */ |
1110 | if (pdev->cap_present & QEMU_PCI_CAP_MSI && | |
1111 | ranges_overlap(addr, len, pdev->msi_cap, vdev->msi_cap_size)) { | |
1112 | int is_enabled, was_enabled = msi_enabled(pdev); | |
1113 | ||
1114 | pci_default_write_config(pdev, addr, val, len); | |
1115 | ||
1116 | is_enabled = msi_enabled(pdev); | |
1117 | ||
c7679d45 AW |
1118 | if (!was_enabled) { |
1119 | if (is_enabled) { | |
0de70dc7 | 1120 | vfio_msi_enable(vdev); |
c7679d45 AW |
1121 | } |
1122 | } else { | |
1123 | if (!is_enabled) { | |
0de70dc7 | 1124 | vfio_msi_disable(vdev); |
c7679d45 AW |
1125 | } else { |
1126 | vfio_update_msi(vdev); | |
1127 | } | |
65501a74 | 1128 | } |
4b5d5e87 | 1129 | } else if (pdev->cap_present & QEMU_PCI_CAP_MSIX && |
65501a74 AW |
1130 | ranges_overlap(addr, len, pdev->msix_cap, MSIX_CAP_LENGTH)) { |
1131 | int is_enabled, was_enabled = msix_enabled(pdev); | |
1132 | ||
1133 | pci_default_write_config(pdev, addr, val, len); | |
1134 | ||
1135 | is_enabled = msix_enabled(pdev); | |
1136 | ||
1137 | if (!was_enabled && is_enabled) { | |
0de70dc7 | 1138 | vfio_msix_enable(vdev); |
65501a74 | 1139 | } else if (was_enabled && !is_enabled) { |
0de70dc7 | 1140 | vfio_msix_disable(vdev); |
65501a74 | 1141 | } |
4b5d5e87 AW |
1142 | } else { |
1143 | /* Write everything to QEMU to keep emulated bits correct */ | |
1144 | pci_default_write_config(pdev, addr, val, len); | |
65501a74 AW |
1145 | } |
1146 | } | |
1147 | ||
65501a74 AW |
1148 | /* |
1149 | * Interrupt setup | |
1150 | */ | |
9ee27d73 | 1151 | static void vfio_disable_interrupts(VFIOPCIDevice *vdev) |
65501a74 | 1152 | { |
b3e27c3a AW |
1153 | /* |
1154 | * More complicated than it looks. Disabling MSI/X transitions the | |
1155 | * device to INTx mode (if supported). Therefore we need to first | |
1156 | * disable MSI/X and then cleanup by disabling INTx. | |
1157 | */ | |
1158 | if (vdev->interrupt == VFIO_INT_MSIX) { | |
0de70dc7 | 1159 | vfio_msix_disable(vdev); |
b3e27c3a | 1160 | } else if (vdev->interrupt == VFIO_INT_MSI) { |
0de70dc7 | 1161 | vfio_msi_disable(vdev); |
b3e27c3a AW |
1162 | } |
1163 | ||
1164 | if (vdev->interrupt == VFIO_INT_INTx) { | |
870cb6f1 | 1165 | vfio_intx_disable(vdev); |
65501a74 AW |
1166 | } |
1167 | } | |
1168 | ||
0de70dc7 | 1169 | static int vfio_msi_setup(VFIOPCIDevice *vdev, int pos) |
65501a74 AW |
1170 | { |
1171 | uint16_t ctrl; | |
1172 | bool msi_64bit, msi_maskbit; | |
1173 | int ret, entries; | |
1108b2f8 | 1174 | Error *err = NULL; |
65501a74 | 1175 | |
5546a621 | 1176 | if (pread(vdev->vbasedev.fd, &ctrl, sizeof(ctrl), |
65501a74 AW |
1177 | vdev->config_offset + pos + PCI_CAP_FLAGS) != sizeof(ctrl)) { |
1178 | return -errno; | |
1179 | } | |
1180 | ctrl = le16_to_cpu(ctrl); | |
1181 | ||
1182 | msi_64bit = !!(ctrl & PCI_MSI_FLAGS_64BIT); | |
1183 | msi_maskbit = !!(ctrl & PCI_MSI_FLAGS_MASKBIT); | |
1184 | entries = 1 << ((ctrl & PCI_MSI_FLAGS_QMASK) >> 1); | |
1185 | ||
0de70dc7 | 1186 | trace_vfio_msi_setup(vdev->vbasedev.name, pos); |
65501a74 | 1187 | |
1108b2f8 | 1188 | ret = msi_init(&vdev->pdev, pos, entries, msi_64bit, msi_maskbit, &err); |
65501a74 | 1189 | if (ret < 0) { |
e43b9a5a AW |
1190 | if (ret == -ENOTSUP) { |
1191 | return 0; | |
1192 | } | |
1108b2f8 C |
1193 | error_prepend(&err, "vfio: msi_init failed: "); |
1194 | error_report_err(err); | |
65501a74 AW |
1195 | return ret; |
1196 | } | |
1197 | vdev->msi_cap_size = 0xa + (msi_maskbit ? 0xa : 0) + (msi_64bit ? 0x4 : 0); | |
1198 | ||
1199 | return 0; | |
1200 | } | |
1201 | ||
db0da029 AW |
1202 | static void vfio_pci_fixup_msix_region(VFIOPCIDevice *vdev) |
1203 | { | |
1204 | off_t start, end; | |
1205 | VFIORegion *region = &vdev->bars[vdev->msix->table_bar].region; | |
1206 | ||
1207 | /* | |
1208 | * We expect to find a single mmap covering the whole BAR, anything else | |
1209 | * means it's either unsupported or already setup. | |
1210 | */ | |
1211 | if (region->nr_mmaps != 1 || region->mmaps[0].offset || | |
1212 | region->size != region->mmaps[0].size) { | |
1213 | return; | |
1214 | } | |
1215 | ||
1216 | /* MSI-X table start and end aligned to host page size */ | |
1217 | start = vdev->msix->table_offset & qemu_real_host_page_mask; | |
1218 | end = REAL_HOST_PAGE_ALIGN((uint64_t)vdev->msix->table_offset + | |
1219 | (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE)); | |
1220 | ||
1221 | /* | |
1222 | * Does the MSI-X table cover the beginning of the BAR? The whole BAR? | |
1223 | * NB - Host page size is necessarily a power of two and so is the PCI | |
1224 | * BAR (not counting EA yet), therefore if we have host page aligned | |
1225 | * @start and @end, then any remainder of the BAR before or after those | |
1226 | * must be at least host page sized and therefore mmap'able. | |
1227 | */ | |
1228 | if (!start) { | |
1229 | if (end >= region->size) { | |
1230 | region->nr_mmaps = 0; | |
1231 | g_free(region->mmaps); | |
1232 | region->mmaps = NULL; | |
1233 | trace_vfio_msix_fixup(vdev->vbasedev.name, | |
1234 | vdev->msix->table_bar, 0, 0); | |
1235 | } else { | |
1236 | region->mmaps[0].offset = end; | |
1237 | region->mmaps[0].size = region->size - end; | |
1238 | trace_vfio_msix_fixup(vdev->vbasedev.name, | |
1239 | vdev->msix->table_bar, region->mmaps[0].offset, | |
1240 | region->mmaps[0].offset + region->mmaps[0].size); | |
1241 | } | |
1242 | ||
1243 | /* Maybe it's aligned at the end of the BAR */ | |
1244 | } else if (end >= region->size) { | |
1245 | region->mmaps[0].size = start; | |
1246 | trace_vfio_msix_fixup(vdev->vbasedev.name, | |
1247 | vdev->msix->table_bar, region->mmaps[0].offset, | |
1248 | region->mmaps[0].offset + region->mmaps[0].size); | |
1249 | ||
1250 | /* Otherwise it must split the BAR */ | |
1251 | } else { | |
1252 | region->nr_mmaps = 2; | |
1253 | region->mmaps = g_renew(VFIOMmap, region->mmaps, 2); | |
1254 | ||
1255 | memcpy(®ion->mmaps[1], ®ion->mmaps[0], sizeof(VFIOMmap)); | |
1256 | ||
1257 | region->mmaps[0].size = start; | |
1258 | trace_vfio_msix_fixup(vdev->vbasedev.name, | |
1259 | vdev->msix->table_bar, region->mmaps[0].offset, | |
1260 | region->mmaps[0].offset + region->mmaps[0].size); | |
1261 | ||
1262 | region->mmaps[1].offset = end; | |
1263 | region->mmaps[1].size = region->size - end; | |
1264 | trace_vfio_msix_fixup(vdev->vbasedev.name, | |
1265 | vdev->msix->table_bar, region->mmaps[1].offset, | |
1266 | region->mmaps[1].offset + region->mmaps[1].size); | |
1267 | } | |
1268 | } | |
1269 | ||
65501a74 AW |
1270 | /* |
1271 | * We don't have any control over how pci_add_capability() inserts | |
1272 | * capabilities into the chain. In order to setup MSI-X we need a | |
1273 | * MemoryRegion for the BAR. In order to setup the BAR and not | |
1274 | * attempt to mmap the MSI-X table area, which VFIO won't allow, we | |
1275 | * need to first look for where the MSI-X table lives. So we | |
1276 | * unfortunately split MSI-X setup across two functions. | |
1277 | */ | |
0de70dc7 | 1278 | static int vfio_msix_early_setup(VFIOPCIDevice *vdev) |
65501a74 AW |
1279 | { |
1280 | uint8_t pos; | |
1281 | uint16_t ctrl; | |
1282 | uint32_t table, pba; | |
5546a621 | 1283 | int fd = vdev->vbasedev.fd; |
b5bd049f | 1284 | VFIOMSIXInfo *msix; |
65501a74 AW |
1285 | |
1286 | pos = pci_find_capability(&vdev->pdev, PCI_CAP_ID_MSIX); | |
1287 | if (!pos) { | |
1288 | return 0; | |
1289 | } | |
1290 | ||
5546a621 | 1291 | if (pread(fd, &ctrl, sizeof(ctrl), |
b58b17f7 | 1292 | vdev->config_offset + pos + PCI_MSIX_FLAGS) != sizeof(ctrl)) { |
65501a74 AW |
1293 | return -errno; |
1294 | } | |
1295 | ||
5546a621 | 1296 | if (pread(fd, &table, sizeof(table), |
65501a74 AW |
1297 | vdev->config_offset + pos + PCI_MSIX_TABLE) != sizeof(table)) { |
1298 | return -errno; | |
1299 | } | |
1300 | ||
5546a621 | 1301 | if (pread(fd, &pba, sizeof(pba), |
65501a74 AW |
1302 | vdev->config_offset + pos + PCI_MSIX_PBA) != sizeof(pba)) { |
1303 | return -errno; | |
1304 | } | |
1305 | ||
1306 | ctrl = le16_to_cpu(ctrl); | |
1307 | table = le32_to_cpu(table); | |
1308 | pba = le32_to_cpu(pba); | |
1309 | ||
b5bd049f AW |
1310 | msix = g_malloc0(sizeof(*msix)); |
1311 | msix->table_bar = table & PCI_MSIX_FLAGS_BIRMASK; | |
1312 | msix->table_offset = table & ~PCI_MSIX_FLAGS_BIRMASK; | |
1313 | msix->pba_bar = pba & PCI_MSIX_FLAGS_BIRMASK; | |
1314 | msix->pba_offset = pba & ~PCI_MSIX_FLAGS_BIRMASK; | |
1315 | msix->entries = (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1; | |
65501a74 | 1316 | |
43302969 GL |
1317 | /* |
1318 | * Test the size of the pba_offset variable and catch if it extends outside | |
1319 | * of the specified BAR. If it is the case, we need to apply a hardware | |
1320 | * specific quirk if the device is known or we have a broken configuration. | |
1321 | */ | |
b5bd049f | 1322 | if (msix->pba_offset >= vdev->bars[msix->pba_bar].region.size) { |
43302969 GL |
1323 | /* |
1324 | * Chelsio T5 Virtual Function devices are encoded as 0x58xx for T5 | |
1325 | * adapters. The T5 hardware returns an incorrect value of 0x8000 for | |
1326 | * the VF PBA offset while the BAR itself is only 8k. The correct value | |
1327 | * is 0x1000, so we hard code that here. | |
1328 | */ | |
ff635e37 AW |
1329 | if (vdev->vendor_id == PCI_VENDOR_ID_CHELSIO && |
1330 | (vdev->device_id & 0xff00) == 0x5800) { | |
b5bd049f | 1331 | msix->pba_offset = 0x1000; |
43302969 GL |
1332 | } else { |
1333 | error_report("vfio: Hardware reports invalid configuration, " | |
1334 | "MSIX PBA outside of specified BAR"); | |
b5bd049f | 1335 | g_free(msix); |
43302969 GL |
1336 | return -EINVAL; |
1337 | } | |
1338 | } | |
1339 | ||
0de70dc7 | 1340 | trace_vfio_msix_early_setup(vdev->vbasedev.name, pos, msix->table_bar, |
b5bd049f AW |
1341 | msix->table_offset, msix->entries); |
1342 | vdev->msix = msix; | |
65501a74 | 1343 | |
db0da029 AW |
1344 | vfio_pci_fixup_msix_region(vdev); |
1345 | ||
65501a74 AW |
1346 | return 0; |
1347 | } | |
1348 | ||
0de70dc7 | 1349 | static int vfio_msix_setup(VFIOPCIDevice *vdev, int pos) |
65501a74 AW |
1350 | { |
1351 | int ret; | |
1352 | ||
95239e16 AW |
1353 | vdev->msix->pending = g_malloc0(BITS_TO_LONGS(vdev->msix->entries) * |
1354 | sizeof(unsigned long)); | |
65501a74 | 1355 | ret = msix_init(&vdev->pdev, vdev->msix->entries, |
db0da029 | 1356 | vdev->bars[vdev->msix->table_bar].region.mem, |
65501a74 | 1357 | vdev->msix->table_bar, vdev->msix->table_offset, |
db0da029 | 1358 | vdev->bars[vdev->msix->pba_bar].region.mem, |
65501a74 AW |
1359 | vdev->msix->pba_bar, vdev->msix->pba_offset, pos); |
1360 | if (ret < 0) { | |
e43b9a5a AW |
1361 | if (ret == -ENOTSUP) { |
1362 | return 0; | |
1363 | } | |
312fd5f2 | 1364 | error_report("vfio: msix_init failed"); |
65501a74 AW |
1365 | return ret; |
1366 | } | |
1367 | ||
95239e16 AW |
1368 | /* |
1369 | * The PCI spec suggests that devices provide additional alignment for | |
1370 | * MSI-X structures and avoid overlapping non-MSI-X related registers. | |
1371 | * For an assigned device, this hopefully means that emulation of MSI-X | |
1372 | * structures does not affect the performance of the device. If devices | |
1373 | * fail to provide that alignment, a significant performance penalty may | |
1374 | * result, for instance Mellanox MT27500 VFs: | |
1375 | * http://www.spinics.net/lists/kvm/msg125881.html | |
1376 | * | |
1377 | * The PBA is simply not that important for such a serious regression and | |
1378 | * most drivers do not appear to look at it. The solution for this is to | |
1379 | * disable the PBA MemoryRegion unless it's being used. We disable it | |
1380 | * here and only enable it if a masked vector fires through QEMU. As the | |
1381 | * vector-use notifier is called, which occurs on unmask, we test whether | |
1382 | * PBA emulation is needed and again disable if not. | |
1383 | */ | |
1384 | memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false); | |
1385 | ||
65501a74 AW |
1386 | return 0; |
1387 | } | |
1388 | ||
9ee27d73 | 1389 | static void vfio_teardown_msi(VFIOPCIDevice *vdev) |
65501a74 AW |
1390 | { |
1391 | msi_uninit(&vdev->pdev); | |
1392 | ||
1393 | if (vdev->msix) { | |
a664477d | 1394 | msix_uninit(&vdev->pdev, |
db0da029 AW |
1395 | vdev->bars[vdev->msix->table_bar].region.mem, |
1396 | vdev->bars[vdev->msix->pba_bar].region.mem); | |
95239e16 | 1397 | g_free(vdev->msix->pending); |
65501a74 AW |
1398 | } |
1399 | } | |
1400 | ||
1401 | /* | |
1402 | * Resource setup | |
1403 | */ | |
9ee27d73 | 1404 | static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled) |
65501a74 AW |
1405 | { |
1406 | int i; | |
1407 | ||
1408 | for (i = 0; i < PCI_ROM_SLOT; i++) { | |
db0da029 | 1409 | vfio_region_mmaps_set_enabled(&vdev->bars[i].region, enabled); |
65501a74 AW |
1410 | } |
1411 | } | |
1412 | ||
2d82f8a3 | 1413 | static void vfio_bar_setup(VFIOPCIDevice *vdev, int nr) |
65501a74 AW |
1414 | { |
1415 | VFIOBAR *bar = &vdev->bars[nr]; | |
1416 | ||
65501a74 AW |
1417 | uint32_t pci_bar; |
1418 | uint8_t type; | |
1419 | int ret; | |
1420 | ||
1421 | /* Skip both unimplemented BARs and the upper half of 64bit BARS. */ | |
2d82f8a3 | 1422 | if (!bar->region.size) { |
65501a74 AW |
1423 | return; |
1424 | } | |
1425 | ||
65501a74 | 1426 | /* Determine what type of BAR this is for registration */ |
5546a621 | 1427 | ret = pread(vdev->vbasedev.fd, &pci_bar, sizeof(pci_bar), |
65501a74 AW |
1428 | vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr)); |
1429 | if (ret != sizeof(pci_bar)) { | |
312fd5f2 | 1430 | error_report("vfio: Failed to read BAR %d (%m)", nr); |
65501a74 AW |
1431 | return; |
1432 | } | |
1433 | ||
1434 | pci_bar = le32_to_cpu(pci_bar); | |
39360f0b AW |
1435 | bar->ioport = (pci_bar & PCI_BASE_ADDRESS_SPACE_IO); |
1436 | bar->mem64 = bar->ioport ? 0 : (pci_bar & PCI_BASE_ADDRESS_MEM_TYPE_64); | |
1437 | type = pci_bar & (bar->ioport ? ~PCI_BASE_ADDRESS_IO_MASK : | |
1438 | ~PCI_BASE_ADDRESS_MEM_MASK); | |
65501a74 | 1439 | |
db0da029 AW |
1440 | if (vfio_region_mmap(&bar->region)) { |
1441 | error_report("Failed to mmap %s BAR %d. Performance may be slow", | |
1442 | vdev->vbasedev.name, nr); | |
65501a74 | 1443 | } |
7076eabc | 1444 | |
2d82f8a3 | 1445 | pci_register_bar(&vdev->pdev, nr, type, bar->region.mem); |
65501a74 AW |
1446 | } |
1447 | ||
2d82f8a3 | 1448 | static void vfio_bars_setup(VFIOPCIDevice *vdev) |
65501a74 AW |
1449 | { |
1450 | int i; | |
1451 | ||
1452 | for (i = 0; i < PCI_ROM_SLOT; i++) { | |
2d82f8a3 | 1453 | vfio_bar_setup(vdev, i); |
65501a74 AW |
1454 | } |
1455 | } | |
1456 | ||
2d82f8a3 | 1457 | static void vfio_bars_exit(VFIOPCIDevice *vdev) |
65501a74 AW |
1458 | { |
1459 | int i; | |
1460 | ||
1461 | for (i = 0; i < PCI_ROM_SLOT; i++) { | |
2d82f8a3 AW |
1462 | vfio_bar_quirk_exit(vdev, i); |
1463 | vfio_region_exit(&vdev->bars[i].region); | |
65501a74 | 1464 | } |
f15689c7 | 1465 | |
2d82f8a3 | 1466 | if (vdev->vga) { |
f15689c7 | 1467 | pci_unregister_vga(&vdev->pdev); |
2d82f8a3 | 1468 | vfio_vga_quirk_exit(vdev); |
f15689c7 | 1469 | } |
65501a74 AW |
1470 | } |
1471 | ||
2d82f8a3 | 1472 | static void vfio_bars_finalize(VFIOPCIDevice *vdev) |
ba5e6bfa PB |
1473 | { |
1474 | int i; | |
1475 | ||
1476 | for (i = 0; i < PCI_ROM_SLOT; i++) { | |
2d82f8a3 AW |
1477 | vfio_bar_quirk_finalize(vdev, i); |
1478 | vfio_region_finalize(&vdev->bars[i].region); | |
ba5e6bfa PB |
1479 | } |
1480 | ||
2d82f8a3 AW |
1481 | if (vdev->vga) { |
1482 | vfio_vga_quirk_finalize(vdev); | |
1483 | for (i = 0; i < ARRAY_SIZE(vdev->vga->region); i++) { | |
1484 | object_unparent(OBJECT(&vdev->vga->region[i].mem)); | |
1485 | } | |
1486 | g_free(vdev->vga); | |
ba5e6bfa PB |
1487 | } |
1488 | } | |
1489 | ||
65501a74 AW |
1490 | /* |
1491 | * General setup | |
1492 | */ | |
1493 | static uint8_t vfio_std_cap_max_size(PCIDevice *pdev, uint8_t pos) | |
1494 | { | |
88caf177 CF |
1495 | uint8_t tmp; |
1496 | uint16_t next = PCI_CONFIG_SPACE_SIZE; | |
65501a74 AW |
1497 | |
1498 | for (tmp = pdev->config[PCI_CAPABILITY_LIST]; tmp; | |
3fc1c182 | 1499 | tmp = pdev->config[tmp + PCI_CAP_LIST_NEXT]) { |
65501a74 AW |
1500 | if (tmp > pos && tmp < next) { |
1501 | next = tmp; | |
1502 | } | |
1503 | } | |
1504 | ||
1505 | return next - pos; | |
1506 | } | |
1507 | ||
325ae8d5 CF |
1508 | |
1509 | static uint16_t vfio_ext_cap_max_size(const uint8_t *config, uint16_t pos) | |
1510 | { | |
1511 | uint16_t tmp, next = PCIE_CONFIG_SPACE_SIZE; | |
1512 | ||
1513 | for (tmp = PCI_CONFIG_SPACE_SIZE; tmp; | |
1514 | tmp = PCI_EXT_CAP_NEXT(pci_get_long(config + tmp))) { | |
1515 | if (tmp > pos && tmp < next) { | |
1516 | next = tmp; | |
1517 | } | |
1518 | } | |
1519 | ||
1520 | return next - pos; | |
1521 | } | |
1522 | ||
96adc5c7 AW |
1523 | static void vfio_set_word_bits(uint8_t *buf, uint16_t val, uint16_t mask) |
1524 | { | |
1525 | pci_set_word(buf, (pci_get_word(buf) & ~mask) | val); | |
1526 | } | |
1527 | ||
9ee27d73 | 1528 | static void vfio_add_emulated_word(VFIOPCIDevice *vdev, int pos, |
96adc5c7 AW |
1529 | uint16_t val, uint16_t mask) |
1530 | { | |
1531 | vfio_set_word_bits(vdev->pdev.config + pos, val, mask); | |
1532 | vfio_set_word_bits(vdev->pdev.wmask + pos, ~mask, mask); | |
1533 | vfio_set_word_bits(vdev->emulated_config_bits + pos, mask, mask); | |
1534 | } | |
1535 | ||
1536 | static void vfio_set_long_bits(uint8_t *buf, uint32_t val, uint32_t mask) | |
1537 | { | |
1538 | pci_set_long(buf, (pci_get_long(buf) & ~mask) | val); | |
1539 | } | |
1540 | ||
9ee27d73 | 1541 | static void vfio_add_emulated_long(VFIOPCIDevice *vdev, int pos, |
96adc5c7 AW |
1542 | uint32_t val, uint32_t mask) |
1543 | { | |
1544 | vfio_set_long_bits(vdev->pdev.config + pos, val, mask); | |
1545 | vfio_set_long_bits(vdev->pdev.wmask + pos, ~mask, mask); | |
1546 | vfio_set_long_bits(vdev->emulated_config_bits + pos, mask, mask); | |
1547 | } | |
1548 | ||
9ee27d73 | 1549 | static int vfio_setup_pcie_cap(VFIOPCIDevice *vdev, int pos, uint8_t size) |
96adc5c7 AW |
1550 | { |
1551 | uint16_t flags; | |
1552 | uint8_t type; | |
1553 | ||
1554 | flags = pci_get_word(vdev->pdev.config + pos + PCI_CAP_FLAGS); | |
1555 | type = (flags & PCI_EXP_FLAGS_TYPE) >> 4; | |
1556 | ||
1557 | if (type != PCI_EXP_TYPE_ENDPOINT && | |
1558 | type != PCI_EXP_TYPE_LEG_END && | |
1559 | type != PCI_EXP_TYPE_RC_END) { | |
1560 | ||
1561 | error_report("vfio: Assignment of PCIe type 0x%x " | |
1562 | "devices is not currently supported", type); | |
1563 | return -EINVAL; | |
1564 | } | |
1565 | ||
1566 | if (!pci_bus_is_express(vdev->pdev.bus)) { | |
0282abf0 AW |
1567 | PCIBus *bus = vdev->pdev.bus; |
1568 | PCIDevice *bridge; | |
1569 | ||
96adc5c7 | 1570 | /* |
0282abf0 AW |
1571 | * Traditionally PCI device assignment exposes the PCIe capability |
1572 | * as-is on non-express buses. The reason being that some drivers | |
1573 | * simply assume that it's there, for example tg3. However when | |
1574 | * we're running on a native PCIe machine type, like Q35, we need | |
1575 | * to hide the PCIe capability. The reason for this is twofold; | |
1576 | * first Windows guests get a Code 10 error when the PCIe capability | |
1577 | * is exposed in this configuration. Therefore express devices won't | |
1578 | * work at all unless they're attached to express buses in the VM. | |
1579 | * Second, a native PCIe machine introduces the possibility of fine | |
1580 | * granularity IOMMUs supporting both translation and isolation. | |
1581 | * Guest code to discover the IOMMU visibility of a device, such as | |
1582 | * IOMMU grouping code on Linux, is very aware of device types and | |
1583 | * valid transitions between bus types. An express device on a non- | |
1584 | * express bus is not a valid combination on bare metal systems. | |
1585 | * | |
1586 | * Drivers that require a PCIe capability to make the device | |
1587 | * functional are simply going to need to have their devices placed | |
1588 | * on a PCIe bus in the VM. | |
96adc5c7 | 1589 | */ |
0282abf0 AW |
1590 | while (!pci_bus_is_root(bus)) { |
1591 | bridge = pci_bridge_get_device(bus); | |
1592 | bus = bridge->bus; | |
1593 | } | |
1594 | ||
1595 | if (pci_bus_is_express(bus)) { | |
1596 | return 0; | |
1597 | } | |
1598 | ||
96adc5c7 AW |
1599 | } else if (pci_bus_is_root(vdev->pdev.bus)) { |
1600 | /* | |
1601 | * On a Root Complex bus Endpoints become Root Complex Integrated | |
1602 | * Endpoints, which changes the type and clears the LNK & LNK2 fields. | |
1603 | */ | |
1604 | if (type == PCI_EXP_TYPE_ENDPOINT) { | |
1605 | vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS, | |
1606 | PCI_EXP_TYPE_RC_END << 4, | |
1607 | PCI_EXP_FLAGS_TYPE); | |
1608 | ||
1609 | /* Link Capabilities, Status, and Control goes away */ | |
1610 | if (size > PCI_EXP_LNKCTL) { | |
1611 | vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP, 0, ~0); | |
1612 | vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0); | |
1613 | vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA, 0, ~0); | |
1614 | ||
1615 | #ifndef PCI_EXP_LNKCAP2 | |
1616 | #define PCI_EXP_LNKCAP2 44 | |
1617 | #endif | |
1618 | #ifndef PCI_EXP_LNKSTA2 | |
1619 | #define PCI_EXP_LNKSTA2 50 | |
1620 | #endif | |
1621 | /* Link 2 Capabilities, Status, and Control goes away */ | |
1622 | if (size > PCI_EXP_LNKCAP2) { | |
1623 | vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP2, 0, ~0); | |
1624 | vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL2, 0, ~0); | |
1625 | vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA2, 0, ~0); | |
1626 | } | |
1627 | } | |
1628 | ||
1629 | } else if (type == PCI_EXP_TYPE_LEG_END) { | |
1630 | /* | |
1631 | * Legacy endpoints don't belong on the root complex. Windows | |
1632 | * seems to be happier with devices if we skip the capability. | |
1633 | */ | |
1634 | return 0; | |
1635 | } | |
1636 | ||
1637 | } else { | |
1638 | /* | |
1639 | * Convert Root Complex Integrated Endpoints to regular endpoints. | |
1640 | * These devices don't support LNK/LNK2 capabilities, so make them up. | |
1641 | */ | |
1642 | if (type == PCI_EXP_TYPE_RC_END) { | |
1643 | vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS, | |
1644 | PCI_EXP_TYPE_ENDPOINT << 4, | |
1645 | PCI_EXP_FLAGS_TYPE); | |
1646 | vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP, | |
1647 | PCI_EXP_LNK_MLW_1 | PCI_EXP_LNK_LS_25, ~0); | |
1648 | vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0); | |
1649 | } | |
1650 | ||
1651 | /* Mark the Link Status bits as emulated to allow virtual negotiation */ | |
1652 | vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA, | |
1653 | pci_get_word(vdev->pdev.config + pos + | |
1654 | PCI_EXP_LNKSTA), | |
1655 | PCI_EXP_LNKCAP_MLW | PCI_EXP_LNKCAP_SLS); | |
1656 | } | |
1657 | ||
1658 | pos = pci_add_capability(&vdev->pdev, PCI_CAP_ID_EXP, pos, size); | |
1659 | if (pos >= 0) { | |
1660 | vdev->pdev.exp.exp_cap = pos; | |
1661 | } | |
1662 | ||
1663 | return pos; | |
1664 | } | |
1665 | ||
9ee27d73 | 1666 | static void vfio_check_pcie_flr(VFIOPCIDevice *vdev, uint8_t pos) |
befe5176 AW |
1667 | { |
1668 | uint32_t cap = pci_get_long(vdev->pdev.config + pos + PCI_EXP_DEVCAP); | |
1669 | ||
1670 | if (cap & PCI_EXP_DEVCAP_FLR) { | |
df92ee44 | 1671 | trace_vfio_check_pcie_flr(vdev->vbasedev.name); |
befe5176 AW |
1672 | vdev->has_flr = true; |
1673 | } | |
1674 | } | |
1675 | ||
9ee27d73 | 1676 | static void vfio_check_pm_reset(VFIOPCIDevice *vdev, uint8_t pos) |
befe5176 AW |
1677 | { |
1678 | uint16_t csr = pci_get_word(vdev->pdev.config + pos + PCI_PM_CTRL); | |
1679 | ||
1680 | if (!(csr & PCI_PM_CTRL_NO_SOFT_RESET)) { | |
df92ee44 | 1681 | trace_vfio_check_pm_reset(vdev->vbasedev.name); |
befe5176 AW |
1682 | vdev->has_pm_reset = true; |
1683 | } | |
1684 | } | |
1685 | ||
9ee27d73 | 1686 | static void vfio_check_af_flr(VFIOPCIDevice *vdev, uint8_t pos) |
befe5176 AW |
1687 | { |
1688 | uint8_t cap = pci_get_byte(vdev->pdev.config + pos + PCI_AF_CAP); | |
1689 | ||
1690 | if ((cap & PCI_AF_CAP_TP) && (cap & PCI_AF_CAP_FLR)) { | |
df92ee44 | 1691 | trace_vfio_check_af_flr(vdev->vbasedev.name); |
befe5176 AW |
1692 | vdev->has_flr = true; |
1693 | } | |
1694 | } | |
1695 | ||
9ee27d73 | 1696 | static int vfio_add_std_cap(VFIOPCIDevice *vdev, uint8_t pos) |
65501a74 AW |
1697 | { |
1698 | PCIDevice *pdev = &vdev->pdev; | |
1699 | uint8_t cap_id, next, size; | |
1700 | int ret; | |
1701 | ||
1702 | cap_id = pdev->config[pos]; | |
3fc1c182 | 1703 | next = pdev->config[pos + PCI_CAP_LIST_NEXT]; |
65501a74 AW |
1704 | |
1705 | /* | |
1706 | * If it becomes important to configure capabilities to their actual | |
1707 | * size, use this as the default when it's something we don't recognize. | |
1708 | * Since QEMU doesn't actually handle many of the config accesses, | |
1709 | * exact size doesn't seem worthwhile. | |
1710 | */ | |
1711 | size = vfio_std_cap_max_size(pdev, pos); | |
1712 | ||
1713 | /* | |
1714 | * pci_add_capability always inserts the new capability at the head | |
1715 | * of the chain. Therefore to end up with a chain that matches the | |
1716 | * physical device, we insert from the end by making this recursive. | |
3fc1c182 | 1717 | * This is also why we pre-calculate size above as cached config space |
65501a74 AW |
1718 | * will be changed as we unwind the stack. |
1719 | */ | |
1720 | if (next) { | |
1721 | ret = vfio_add_std_cap(vdev, next); | |
1722 | if (ret) { | |
1723 | return ret; | |
1724 | } | |
1725 | } else { | |
96adc5c7 AW |
1726 | /* Begin the rebuild, use QEMU emulated list bits */ |
1727 | pdev->config[PCI_CAPABILITY_LIST] = 0; | |
1728 | vdev->emulated_config_bits[PCI_CAPABILITY_LIST] = 0xff; | |
1729 | vdev->emulated_config_bits[PCI_STATUS] |= PCI_STATUS_CAP_LIST; | |
65501a74 AW |
1730 | } |
1731 | ||
96adc5c7 | 1732 | /* Use emulated next pointer to allow dropping caps */ |
3fc1c182 | 1733 | pci_set_byte(vdev->emulated_config_bits + pos + PCI_CAP_LIST_NEXT, 0xff); |
96adc5c7 | 1734 | |
65501a74 AW |
1735 | switch (cap_id) { |
1736 | case PCI_CAP_ID_MSI: | |
0de70dc7 | 1737 | ret = vfio_msi_setup(vdev, pos); |
65501a74 | 1738 | break; |
96adc5c7 | 1739 | case PCI_CAP_ID_EXP: |
befe5176 | 1740 | vfio_check_pcie_flr(vdev, pos); |
96adc5c7 AW |
1741 | ret = vfio_setup_pcie_cap(vdev, pos, size); |
1742 | break; | |
65501a74 | 1743 | case PCI_CAP_ID_MSIX: |
0de70dc7 | 1744 | ret = vfio_msix_setup(vdev, pos); |
65501a74 | 1745 | break; |
ba661818 | 1746 | case PCI_CAP_ID_PM: |
befe5176 | 1747 | vfio_check_pm_reset(vdev, pos); |
ba661818 | 1748 | vdev->pm_cap = pos; |
befe5176 AW |
1749 | ret = pci_add_capability(pdev, cap_id, pos, size); |
1750 | break; | |
1751 | case PCI_CAP_ID_AF: | |
1752 | vfio_check_af_flr(vdev, pos); | |
1753 | ret = pci_add_capability(pdev, cap_id, pos, size); | |
1754 | break; | |
65501a74 AW |
1755 | default: |
1756 | ret = pci_add_capability(pdev, cap_id, pos, size); | |
1757 | break; | |
1758 | } | |
1759 | ||
1760 | if (ret < 0) { | |
7df9381b AW |
1761 | error_report("vfio: %s Error adding PCI capability " |
1762 | "0x%x[0x%x]@0x%x: %d", vdev->vbasedev.name, | |
65501a74 AW |
1763 | cap_id, size, pos, ret); |
1764 | return ret; | |
1765 | } | |
1766 | ||
1767 | return 0; | |
1768 | } | |
1769 | ||
325ae8d5 CF |
1770 | static int vfio_add_ext_cap(VFIOPCIDevice *vdev) |
1771 | { | |
1772 | PCIDevice *pdev = &vdev->pdev; | |
1773 | uint32_t header; | |
1774 | uint16_t cap_id, next, size; | |
1775 | uint8_t cap_ver; | |
1776 | uint8_t *config; | |
1777 | ||
e37dac06 AW |
1778 | /* Only add extended caps if we have them and the guest can see them */ |
1779 | if (!pci_is_express(pdev) || !pci_bus_is_express(pdev->bus) || | |
1780 | !pci_get_long(pdev->config + PCI_CONFIG_SPACE_SIZE)) { | |
1781 | return 0; | |
1782 | } | |
1783 | ||
325ae8d5 CF |
1784 | /* |
1785 | * pcie_add_capability always inserts the new capability at the tail | |
1786 | * of the chain. Therefore to end up with a chain that matches the | |
1787 | * physical device, we cache the config space to avoid overwriting | |
1788 | * the original config space when we parse the extended capabilities. | |
1789 | */ | |
1790 | config = g_memdup(pdev->config, vdev->config_size); | |
1791 | ||
e37dac06 AW |
1792 | /* |
1793 | * Extended capabilities are chained with each pointing to the next, so we | |
1794 | * can drop anything other than the head of the chain simply by modifying | |
1795 | * the previous next pointer. For the head of the chain, we can modify the | |
1796 | * capability ID to something that cannot match a valid capability. ID | |
1797 | * 0 is reserved for this since absence of capabilities is indicated by | |
1798 | * 0 for the ID, version, AND next pointer. However, pcie_add_capability() | |
1799 | * uses ID 0 as reserved for list management and will incorrectly match and | |
1800 | * assert if we attempt to pre-load the head of the chain with with this | |
1801 | * ID. Use ID 0xFFFF temporarily since it is also seems to be reserved in | |
1802 | * part for identifying absence of capabilities in a root complex register | |
1803 | * block. If the ID still exists after adding capabilities, switch back to | |
1804 | * zero. We'll mark this entire first dword as emulated for this purpose. | |
1805 | */ | |
1806 | pci_set_long(pdev->config + PCI_CONFIG_SPACE_SIZE, | |
1807 | PCI_EXT_CAP(0xFFFF, 0, 0)); | |
1808 | pci_set_long(pdev->wmask + PCI_CONFIG_SPACE_SIZE, 0); | |
1809 | pci_set_long(vdev->emulated_config_bits + PCI_CONFIG_SPACE_SIZE, ~0); | |
1810 | ||
325ae8d5 CF |
1811 | for (next = PCI_CONFIG_SPACE_SIZE; next; |
1812 | next = PCI_EXT_CAP_NEXT(pci_get_long(config + next))) { | |
1813 | header = pci_get_long(config + next); | |
1814 | cap_id = PCI_EXT_CAP_ID(header); | |
1815 | cap_ver = PCI_EXT_CAP_VER(header); | |
1816 | ||
1817 | /* | |
1818 | * If it becomes important to configure extended capabilities to their | |
1819 | * actual size, use this as the default when it's something we don't | |
1820 | * recognize. Since QEMU doesn't actually handle many of the config | |
1821 | * accesses, exact size doesn't seem worthwhile. | |
1822 | */ | |
1823 | size = vfio_ext_cap_max_size(config, next); | |
1824 | ||
325ae8d5 CF |
1825 | /* Use emulated next pointer to allow dropping extended caps */ |
1826 | pci_long_test_and_set_mask(vdev->emulated_config_bits + next, | |
1827 | PCI_EXT_CAP_NEXT_MASK); | |
e37dac06 AW |
1828 | |
1829 | switch (cap_id) { | |
1830 | case PCI_EXT_CAP_ID_SRIOV: /* Read-only VF BARs confuse OVMF */ | |
1831 | trace_vfio_add_ext_cap_dropped(vdev->vbasedev.name, cap_id, next); | |
1832 | break; | |
1833 | default: | |
1834 | pcie_add_capability(pdev, cap_id, cap_ver, next, size); | |
1835 | } | |
1836 | ||
1837 | } | |
1838 | ||
1839 | /* Cleanup chain head ID if necessary */ | |
1840 | if (pci_get_word(pdev->config + PCI_CONFIG_SPACE_SIZE) == 0xFFFF) { | |
1841 | pci_set_word(pdev->config + PCI_CONFIG_SPACE_SIZE, 0); | |
325ae8d5 CF |
1842 | } |
1843 | ||
1844 | g_free(config); | |
1845 | return 0; | |
1846 | } | |
1847 | ||
9ee27d73 | 1848 | static int vfio_add_capabilities(VFIOPCIDevice *vdev) |
65501a74 AW |
1849 | { |
1850 | PCIDevice *pdev = &vdev->pdev; | |
325ae8d5 | 1851 | int ret; |
65501a74 AW |
1852 | |
1853 | if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST) || | |
1854 | !pdev->config[PCI_CAPABILITY_LIST]) { | |
1855 | return 0; /* Nothing to add */ | |
1856 | } | |
1857 | ||
325ae8d5 CF |
1858 | ret = vfio_add_std_cap(vdev, pdev->config[PCI_CAPABILITY_LIST]); |
1859 | if (ret) { | |
1860 | return ret; | |
1861 | } | |
1862 | ||
325ae8d5 | 1863 | return vfio_add_ext_cap(vdev); |
65501a74 AW |
1864 | } |
1865 | ||
9ee27d73 | 1866 | static void vfio_pci_pre_reset(VFIOPCIDevice *vdev) |
f16f39c3 AW |
1867 | { |
1868 | PCIDevice *pdev = &vdev->pdev; | |
1869 | uint16_t cmd; | |
1870 | ||
1871 | vfio_disable_interrupts(vdev); | |
1872 | ||
1873 | /* Make sure the device is in D0 */ | |
1874 | if (vdev->pm_cap) { | |
1875 | uint16_t pmcsr; | |
1876 | uint8_t state; | |
1877 | ||
1878 | pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2); | |
1879 | state = pmcsr & PCI_PM_CTRL_STATE_MASK; | |
1880 | if (state) { | |
1881 | pmcsr &= ~PCI_PM_CTRL_STATE_MASK; | |
1882 | vfio_pci_write_config(pdev, vdev->pm_cap + PCI_PM_CTRL, pmcsr, 2); | |
1883 | /* vfio handles the necessary delay here */ | |
1884 | pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2); | |
1885 | state = pmcsr & PCI_PM_CTRL_STATE_MASK; | |
1886 | if (state) { | |
4e505ddd | 1887 | error_report("vfio: Unable to power on device, stuck in D%d", |
f16f39c3 AW |
1888 | state); |
1889 | } | |
1890 | } | |
1891 | } | |
1892 | ||
1893 | /* | |
1894 | * Stop any ongoing DMA by disconecting I/O, MMIO, and bus master. | |
1895 | * Also put INTx Disable in known state. | |
1896 | */ | |
1897 | cmd = vfio_pci_read_config(pdev, PCI_COMMAND, 2); | |
1898 | cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | | |
1899 | PCI_COMMAND_INTX_DISABLE); | |
1900 | vfio_pci_write_config(pdev, PCI_COMMAND, cmd, 2); | |
1901 | } | |
1902 | ||
9ee27d73 | 1903 | static void vfio_pci_post_reset(VFIOPCIDevice *vdev) |
f16f39c3 | 1904 | { |
870cb6f1 | 1905 | vfio_intx_enable(vdev); |
f16f39c3 AW |
1906 | } |
1907 | ||
7df9381b | 1908 | static bool vfio_pci_host_match(PCIHostDeviceAddress *addr, const char *name) |
f16f39c3 | 1909 | { |
7df9381b AW |
1910 | char tmp[13]; |
1911 | ||
1912 | sprintf(tmp, "%04x:%02x:%02x.%1x", addr->domain, | |
1913 | addr->bus, addr->slot, addr->function); | |
1914 | ||
1915 | return (strcmp(tmp, name) == 0); | |
f16f39c3 AW |
1916 | } |
1917 | ||
9ee27d73 | 1918 | static int vfio_pci_hot_reset(VFIOPCIDevice *vdev, bool single) |
f16f39c3 AW |
1919 | { |
1920 | VFIOGroup *group; | |
1921 | struct vfio_pci_hot_reset_info *info; | |
1922 | struct vfio_pci_dependent_device *devices; | |
1923 | struct vfio_pci_hot_reset *reset; | |
1924 | int32_t *fds; | |
1925 | int ret, i, count; | |
1926 | bool multi = false; | |
1927 | ||
df92ee44 | 1928 | trace_vfio_pci_hot_reset(vdev->vbasedev.name, single ? "one" : "multi"); |
f16f39c3 AW |
1929 | |
1930 | vfio_pci_pre_reset(vdev); | |
b47d8efa | 1931 | vdev->vbasedev.needs_reset = false; |
f16f39c3 AW |
1932 | |
1933 | info = g_malloc0(sizeof(*info)); | |
1934 | info->argsz = sizeof(*info); | |
1935 | ||
5546a621 | 1936 | ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info); |
f16f39c3 AW |
1937 | if (ret && errno != ENOSPC) { |
1938 | ret = -errno; | |
1939 | if (!vdev->has_pm_reset) { | |
7df9381b AW |
1940 | error_report("vfio: Cannot reset device %s, " |
1941 | "no available reset mechanism.", vdev->vbasedev.name); | |
f16f39c3 AW |
1942 | } |
1943 | goto out_single; | |
1944 | } | |
1945 | ||
1946 | count = info->count; | |
1947 | info = g_realloc(info, sizeof(*info) + (count * sizeof(*devices))); | |
1948 | info->argsz = sizeof(*info) + (count * sizeof(*devices)); | |
1949 | devices = &info->devices[0]; | |
1950 | ||
5546a621 | 1951 | ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info); |
f16f39c3 AW |
1952 | if (ret) { |
1953 | ret = -errno; | |
1954 | error_report("vfio: hot reset info failed: %m"); | |
1955 | goto out_single; | |
1956 | } | |
1957 | ||
df92ee44 | 1958 | trace_vfio_pci_hot_reset_has_dep_devices(vdev->vbasedev.name); |
f16f39c3 AW |
1959 | |
1960 | /* Verify that we have all the groups required */ | |
1961 | for (i = 0; i < info->count; i++) { | |
1962 | PCIHostDeviceAddress host; | |
9ee27d73 | 1963 | VFIOPCIDevice *tmp; |
b47d8efa | 1964 | VFIODevice *vbasedev_iter; |
f16f39c3 AW |
1965 | |
1966 | host.domain = devices[i].segment; | |
1967 | host.bus = devices[i].bus; | |
1968 | host.slot = PCI_SLOT(devices[i].devfn); | |
1969 | host.function = PCI_FUNC(devices[i].devfn); | |
1970 | ||
385f57cf | 1971 | trace_vfio_pci_hot_reset_dep_devices(host.domain, |
f16f39c3 AW |
1972 | host.bus, host.slot, host.function, devices[i].group_id); |
1973 | ||
7df9381b | 1974 | if (vfio_pci_host_match(&host, vdev->vbasedev.name)) { |
f16f39c3 AW |
1975 | continue; |
1976 | } | |
1977 | ||
62356b72 | 1978 | QLIST_FOREACH(group, &vfio_group_list, next) { |
f16f39c3 AW |
1979 | if (group->groupid == devices[i].group_id) { |
1980 | break; | |
1981 | } | |
1982 | } | |
1983 | ||
1984 | if (!group) { | |
1985 | if (!vdev->has_pm_reset) { | |
df92ee44 | 1986 | error_report("vfio: Cannot reset device %s, " |
f16f39c3 | 1987 | "depends on group %d which is not owned.", |
df92ee44 | 1988 | vdev->vbasedev.name, devices[i].group_id); |
f16f39c3 AW |
1989 | } |
1990 | ret = -EPERM; | |
1991 | goto out; | |
1992 | } | |
1993 | ||
1994 | /* Prep dependent devices for reset and clear our marker. */ | |
b47d8efa EA |
1995 | QLIST_FOREACH(vbasedev_iter, &group->device_list, next) { |
1996 | if (vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) { | |
1997 | continue; | |
1998 | } | |
1999 | tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev); | |
7df9381b | 2000 | if (vfio_pci_host_match(&host, tmp->vbasedev.name)) { |
f16f39c3 | 2001 | if (single) { |
f16f39c3 AW |
2002 | ret = -EINVAL; |
2003 | goto out_single; | |
2004 | } | |
2005 | vfio_pci_pre_reset(tmp); | |
b47d8efa | 2006 | tmp->vbasedev.needs_reset = false; |
f16f39c3 AW |
2007 | multi = true; |
2008 | break; | |
2009 | } | |
2010 | } | |
2011 | } | |
2012 | ||
2013 | if (!single && !multi) { | |
f16f39c3 AW |
2014 | ret = -EINVAL; |
2015 | goto out_single; | |
2016 | } | |
2017 | ||
2018 | /* Determine how many group fds need to be passed */ | |
2019 | count = 0; | |
62356b72 | 2020 | QLIST_FOREACH(group, &vfio_group_list, next) { |
f16f39c3 AW |
2021 | for (i = 0; i < info->count; i++) { |
2022 | if (group->groupid == devices[i].group_id) { | |
2023 | count++; | |
2024 | break; | |
2025 | } | |
2026 | } | |
2027 | } | |
2028 | ||
2029 | reset = g_malloc0(sizeof(*reset) + (count * sizeof(*fds))); | |
2030 | reset->argsz = sizeof(*reset) + (count * sizeof(*fds)); | |
2031 | fds = &reset->group_fds[0]; | |
2032 | ||
2033 | /* Fill in group fds */ | |
62356b72 | 2034 | QLIST_FOREACH(group, &vfio_group_list, next) { |
f16f39c3 AW |
2035 | for (i = 0; i < info->count; i++) { |
2036 | if (group->groupid == devices[i].group_id) { | |
2037 | fds[reset->count++] = group->fd; | |
2038 | break; | |
2039 | } | |
2040 | } | |
2041 | } | |
2042 | ||
2043 | /* Bus reset! */ | |
5546a621 | 2044 | ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_PCI_HOT_RESET, reset); |
f16f39c3 AW |
2045 | g_free(reset); |
2046 | ||
df92ee44 | 2047 | trace_vfio_pci_hot_reset_result(vdev->vbasedev.name, |
385f57cf | 2048 | ret ? "%m" : "Success"); |
f16f39c3 AW |
2049 | |
2050 | out: | |
2051 | /* Re-enable INTx on affected devices */ | |
2052 | for (i = 0; i < info->count; i++) { | |
2053 | PCIHostDeviceAddress host; | |
9ee27d73 | 2054 | VFIOPCIDevice *tmp; |
b47d8efa | 2055 | VFIODevice *vbasedev_iter; |
f16f39c3 AW |
2056 | |
2057 | host.domain = devices[i].segment; | |
2058 | host.bus = devices[i].bus; | |
2059 | host.slot = PCI_SLOT(devices[i].devfn); | |
2060 | host.function = PCI_FUNC(devices[i].devfn); | |
2061 | ||
7df9381b | 2062 | if (vfio_pci_host_match(&host, vdev->vbasedev.name)) { |
f16f39c3 AW |
2063 | continue; |
2064 | } | |
2065 | ||
62356b72 | 2066 | QLIST_FOREACH(group, &vfio_group_list, next) { |
f16f39c3 AW |
2067 | if (group->groupid == devices[i].group_id) { |
2068 | break; | |
2069 | } | |
2070 | } | |
2071 | ||
2072 | if (!group) { | |
2073 | break; | |
2074 | } | |
2075 | ||
b47d8efa EA |
2076 | QLIST_FOREACH(vbasedev_iter, &group->device_list, next) { |
2077 | if (vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) { | |
2078 | continue; | |
2079 | } | |
2080 | tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev); | |
7df9381b | 2081 | if (vfio_pci_host_match(&host, tmp->vbasedev.name)) { |
f16f39c3 AW |
2082 | vfio_pci_post_reset(tmp); |
2083 | break; | |
2084 | } | |
2085 | } | |
2086 | } | |
2087 | out_single: | |
2088 | vfio_pci_post_reset(vdev); | |
2089 | g_free(info); | |
2090 | ||
2091 | return ret; | |
2092 | } | |
2093 | ||
2094 | /* | |
2095 | * We want to differentiate hot reset of mulitple in-use devices vs hot reset | |
2096 | * of a single in-use device. VFIO_DEVICE_RESET will already handle the case | |
2097 | * of doing hot resets when there is only a single device per bus. The in-use | |
2098 | * here refers to how many VFIODevices are affected. A hot reset that affects | |
2099 | * multiple devices, but only a single in-use device, means that we can call | |
2100 | * it from our bus ->reset() callback since the extent is effectively a single | |
2101 | * device. This allows us to make use of it in the hotplug path. When there | |
2102 | * are multiple in-use devices, we can only trigger the hot reset during a | |
2103 | * system reset and thus from our reset handler. We separate _one vs _multi | |
2104 | * here so that we don't overlap and do a double reset on the system reset | |
2105 | * path where both our reset handler and ->reset() callback are used. Calling | |
2106 | * _one() will only do a hot reset for the one in-use devices case, calling | |
2107 | * _multi() will do nothing if a _one() would have been sufficient. | |
2108 | */ | |
9ee27d73 | 2109 | static int vfio_pci_hot_reset_one(VFIOPCIDevice *vdev) |
f16f39c3 AW |
2110 | { |
2111 | return vfio_pci_hot_reset(vdev, true); | |
2112 | } | |
2113 | ||
b47d8efa | 2114 | static int vfio_pci_hot_reset_multi(VFIODevice *vbasedev) |
f16f39c3 | 2115 | { |
b47d8efa | 2116 | VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev); |
f16f39c3 AW |
2117 | return vfio_pci_hot_reset(vdev, false); |
2118 | } | |
2119 | ||
b47d8efa EA |
2120 | static void vfio_pci_compute_needs_reset(VFIODevice *vbasedev) |
2121 | { | |
2122 | VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev); | |
2123 | if (!vbasedev->reset_works || (!vdev->has_flr && vdev->has_pm_reset)) { | |
2124 | vbasedev->needs_reset = true; | |
2125 | } | |
2126 | } | |
2127 | ||
2128 | static VFIODeviceOps vfio_pci_ops = { | |
2129 | .vfio_compute_needs_reset = vfio_pci_compute_needs_reset, | |
2130 | .vfio_hot_reset_multi = vfio_pci_hot_reset_multi, | |
870cb6f1 | 2131 | .vfio_eoi = vfio_intx_eoi, |
b47d8efa EA |
2132 | }; |
2133 | ||
e593c021 AW |
2134 | int vfio_populate_vga(VFIOPCIDevice *vdev) |
2135 | { | |
2136 | VFIODevice *vbasedev = &vdev->vbasedev; | |
2137 | struct vfio_region_info *reg_info; | |
2138 | int ret; | |
2139 | ||
4225f2b6 AW |
2140 | ret = vfio_get_region_info(vbasedev, VFIO_PCI_VGA_REGION_INDEX, ®_info); |
2141 | if (ret) { | |
2142 | return ret; | |
2143 | } | |
e593c021 | 2144 | |
4225f2b6 AW |
2145 | if (!(reg_info->flags & VFIO_REGION_INFO_FLAG_READ) || |
2146 | !(reg_info->flags & VFIO_REGION_INFO_FLAG_WRITE) || | |
2147 | reg_info->size < 0xbffff + 1) { | |
2148 | error_report("vfio: Unexpected VGA info, flags 0x%lx, size 0x%lx", | |
2149 | (unsigned long)reg_info->flags, | |
2150 | (unsigned long)reg_info->size); | |
2151 | g_free(reg_info); | |
2152 | return -EINVAL; | |
2153 | } | |
e593c021 | 2154 | |
4225f2b6 | 2155 | vdev->vga = g_new0(VFIOVGA, 1); |
e593c021 | 2156 | |
4225f2b6 AW |
2157 | vdev->vga->fd_offset = reg_info->offset; |
2158 | vdev->vga->fd = vdev->vbasedev.fd; | |
e593c021 | 2159 | |
4225f2b6 | 2160 | g_free(reg_info); |
e593c021 | 2161 | |
4225f2b6 AW |
2162 | vdev->vga->region[QEMU_PCI_VGA_MEM].offset = QEMU_PCI_VGA_MEM_BASE; |
2163 | vdev->vga->region[QEMU_PCI_VGA_MEM].nr = QEMU_PCI_VGA_MEM; | |
2164 | QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_MEM].quirks); | |
e593c021 | 2165 | |
182bca45 AW |
2166 | memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_MEM].mem, |
2167 | OBJECT(vdev), &vfio_vga_ops, | |
2168 | &vdev->vga->region[QEMU_PCI_VGA_MEM], | |
2169 | "vfio-vga-mmio@0xa0000", | |
2170 | QEMU_PCI_VGA_MEM_SIZE); | |
2171 | ||
4225f2b6 AW |
2172 | vdev->vga->region[QEMU_PCI_VGA_IO_LO].offset = QEMU_PCI_VGA_IO_LO_BASE; |
2173 | vdev->vga->region[QEMU_PCI_VGA_IO_LO].nr = QEMU_PCI_VGA_IO_LO; | |
2174 | QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].quirks); | |
e593c021 | 2175 | |
182bca45 AW |
2176 | memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem, |
2177 | OBJECT(vdev), &vfio_vga_ops, | |
2178 | &vdev->vga->region[QEMU_PCI_VGA_IO_LO], | |
2179 | "vfio-vga-io@0x3b0", | |
2180 | QEMU_PCI_VGA_IO_LO_SIZE); | |
2181 | ||
4225f2b6 AW |
2182 | vdev->vga->region[QEMU_PCI_VGA_IO_HI].offset = QEMU_PCI_VGA_IO_HI_BASE; |
2183 | vdev->vga->region[QEMU_PCI_VGA_IO_HI].nr = QEMU_PCI_VGA_IO_HI; | |
2184 | QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].quirks); | |
e593c021 | 2185 | |
182bca45 AW |
2186 | memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem, |
2187 | OBJECT(vdev), &vfio_vga_ops, | |
2188 | &vdev->vga->region[QEMU_PCI_VGA_IO_HI], | |
2189 | "vfio-vga-io@0x3c0", | |
2190 | QEMU_PCI_VGA_IO_HI_SIZE); | |
2191 | ||
2192 | pci_register_vga(&vdev->pdev, &vdev->vga->region[QEMU_PCI_VGA_MEM].mem, | |
2193 | &vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem, | |
2194 | &vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem); | |
2195 | ||
e593c021 AW |
2196 | return 0; |
2197 | } | |
2198 | ||
217e9fdc | 2199 | static int vfio_populate_device(VFIOPCIDevice *vdev) |
65501a74 | 2200 | { |
217e9fdc | 2201 | VFIODevice *vbasedev = &vdev->vbasedev; |
46900226 | 2202 | struct vfio_region_info *reg_info; |
7b4b0e9e | 2203 | struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info) }; |
d13dd2d7 | 2204 | int i, ret = -1; |
65501a74 AW |
2205 | |
2206 | /* Sanity check device */ | |
d13dd2d7 | 2207 | if (!(vbasedev->flags & VFIO_DEVICE_FLAGS_PCI)) { |
312fd5f2 | 2208 | error_report("vfio: Um, this isn't a PCI device"); |
65501a74 AW |
2209 | goto error; |
2210 | } | |
2211 | ||
d13dd2d7 | 2212 | if (vbasedev->num_regions < VFIO_PCI_CONFIG_REGION_INDEX + 1) { |
312fd5f2 | 2213 | error_report("vfio: unexpected number of io regions %u", |
d13dd2d7 | 2214 | vbasedev->num_regions); |
65501a74 AW |
2215 | goto error; |
2216 | } | |
2217 | ||
d13dd2d7 EA |
2218 | if (vbasedev->num_irqs < VFIO_PCI_MSIX_IRQ_INDEX + 1) { |
2219 | error_report("vfio: unexpected number of irqs %u", vbasedev->num_irqs); | |
65501a74 AW |
2220 | goto error; |
2221 | } | |
2222 | ||
2223 | for (i = VFIO_PCI_BAR0_REGION_INDEX; i < VFIO_PCI_ROM_REGION_INDEX; i++) { | |
db0da029 AW |
2224 | char *name = g_strdup_printf("%s BAR %d", vbasedev->name, i); |
2225 | ||
2226 | ret = vfio_region_setup(OBJECT(vdev), vbasedev, | |
2227 | &vdev->bars[i].region, i, name); | |
2228 | g_free(name); | |
2229 | ||
65501a74 | 2230 | if (ret) { |
312fd5f2 | 2231 | error_report("vfio: Error getting region %d info: %m", i); |
65501a74 AW |
2232 | goto error; |
2233 | } | |
2234 | ||
7076eabc | 2235 | QLIST_INIT(&vdev->bars[i].quirks); |
46900226 | 2236 | } |
65501a74 | 2237 | |
46900226 AW |
2238 | ret = vfio_get_region_info(vbasedev, |
2239 | VFIO_PCI_CONFIG_REGION_INDEX, ®_info); | |
65501a74 | 2240 | if (ret) { |
312fd5f2 | 2241 | error_report("vfio: Error getting config info: %m"); |
65501a74 AW |
2242 | goto error; |
2243 | } | |
2244 | ||
d13dd2d7 | 2245 | trace_vfio_populate_device_config(vdev->vbasedev.name, |
46900226 AW |
2246 | (unsigned long)reg_info->size, |
2247 | (unsigned long)reg_info->offset, | |
2248 | (unsigned long)reg_info->flags); | |
65501a74 | 2249 | |
46900226 | 2250 | vdev->config_size = reg_info->size; |
6a659bbf AW |
2251 | if (vdev->config_size == PCI_CONFIG_SPACE_SIZE) { |
2252 | vdev->pdev.cap_present &= ~QEMU_PCI_CAP_EXPRESS; | |
2253 | } | |
46900226 AW |
2254 | vdev->config_offset = reg_info->offset; |
2255 | ||
2256 | g_free(reg_info); | |
65501a74 | 2257 | |
e593c021 AW |
2258 | if (vdev->features & VFIO_FEATURE_ENABLE_VGA) { |
2259 | ret = vfio_populate_vga(vdev); | |
f15689c7 AW |
2260 | if (ret) { |
2261 | error_report( | |
2262 | "vfio: Device does not support requested feature x-vga"); | |
2263 | goto error; | |
2264 | } | |
f15689c7 | 2265 | } |
47cbe50c | 2266 | |
7b4b0e9e VMP |
2267 | irq_info.index = VFIO_PCI_ERR_IRQ_INDEX; |
2268 | ||
5546a621 | 2269 | ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_IRQ_INFO, &irq_info); |
7b4b0e9e VMP |
2270 | if (ret) { |
2271 | /* This can fail for an old kernel or legacy PCI dev */ | |
d13dd2d7 | 2272 | trace_vfio_populate_device_get_irq_info_failure(); |
7b4b0e9e VMP |
2273 | ret = 0; |
2274 | } else if (irq_info.count == 1) { | |
2275 | vdev->pci_aer = true; | |
2276 | } else { | |
df92ee44 | 2277 | error_report("vfio: %s " |
8fbf47c3 | 2278 | "Could not enable error recovery for the device", |
df92ee44 | 2279 | vbasedev->name); |
7b4b0e9e | 2280 | } |
f15689c7 | 2281 | |
d13dd2d7 EA |
2282 | error: |
2283 | return ret; | |
2284 | } | |
2285 | ||
9ee27d73 | 2286 | static void vfio_put_device(VFIOPCIDevice *vdev) |
65501a74 | 2287 | { |
462037c9 | 2288 | g_free(vdev->vbasedev.name); |
db0da029 AW |
2289 | g_free(vdev->msix); |
2290 | ||
d13dd2d7 | 2291 | vfio_put_base_device(&vdev->vbasedev); |
65501a74 AW |
2292 | } |
2293 | ||
7b4b0e9e VMP |
2294 | static void vfio_err_notifier_handler(void *opaque) |
2295 | { | |
9ee27d73 | 2296 | VFIOPCIDevice *vdev = opaque; |
7b4b0e9e VMP |
2297 | |
2298 | if (!event_notifier_test_and_clear(&vdev->err_notifier)) { | |
2299 | return; | |
2300 | } | |
2301 | ||
2302 | /* | |
2303 | * TBD. Retrieve the error details and decide what action | |
2304 | * needs to be taken. One of the actions could be to pass | |
2305 | * the error to the guest and have the guest driver recover | |
2306 | * from the error. This requires that PCIe capabilities be | |
2307 | * exposed to the guest. For now, we just terminate the | |
2308 | * guest to contain the error. | |
2309 | */ | |
2310 | ||
7df9381b | 2311 | error_report("%s(%s) Unrecoverable error detected. Please collect any data possible and then kill the guest", __func__, vdev->vbasedev.name); |
7b4b0e9e | 2312 | |
ba29776f | 2313 | vm_stop(RUN_STATE_INTERNAL_ERROR); |
7b4b0e9e VMP |
2314 | } |
2315 | ||
2316 | /* | |
2317 | * Registers error notifier for devices supporting error recovery. | |
2318 | * If we encounter a failure in this function, we report an error | |
2319 | * and continue after disabling error recovery support for the | |
2320 | * device. | |
2321 | */ | |
9ee27d73 | 2322 | static void vfio_register_err_notifier(VFIOPCIDevice *vdev) |
7b4b0e9e VMP |
2323 | { |
2324 | int ret; | |
2325 | int argsz; | |
2326 | struct vfio_irq_set *irq_set; | |
2327 | int32_t *pfd; | |
2328 | ||
2329 | if (!vdev->pci_aer) { | |
2330 | return; | |
2331 | } | |
2332 | ||
2333 | if (event_notifier_init(&vdev->err_notifier, 0)) { | |
8fbf47c3 | 2334 | error_report("vfio: Unable to init event notifier for error detection"); |
7b4b0e9e VMP |
2335 | vdev->pci_aer = false; |
2336 | return; | |
2337 | } | |
2338 | ||
2339 | argsz = sizeof(*irq_set) + sizeof(*pfd); | |
2340 | ||
2341 | irq_set = g_malloc0(argsz); | |
2342 | irq_set->argsz = argsz; | |
2343 | irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | | |
2344 | VFIO_IRQ_SET_ACTION_TRIGGER; | |
2345 | irq_set->index = VFIO_PCI_ERR_IRQ_INDEX; | |
2346 | irq_set->start = 0; | |
2347 | irq_set->count = 1; | |
2348 | pfd = (int32_t *)&irq_set->data; | |
2349 | ||
2350 | *pfd = event_notifier_get_fd(&vdev->err_notifier); | |
2351 | qemu_set_fd_handler(*pfd, vfio_err_notifier_handler, NULL, vdev); | |
2352 | ||
5546a621 | 2353 | ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set); |
7b4b0e9e | 2354 | if (ret) { |
8fbf47c3 | 2355 | error_report("vfio: Failed to set up error notification"); |
7b4b0e9e VMP |
2356 | qemu_set_fd_handler(*pfd, NULL, NULL, vdev); |
2357 | event_notifier_cleanup(&vdev->err_notifier); | |
2358 | vdev->pci_aer = false; | |
2359 | } | |
2360 | g_free(irq_set); | |
2361 | } | |
2362 | ||
9ee27d73 | 2363 | static void vfio_unregister_err_notifier(VFIOPCIDevice *vdev) |
7b4b0e9e VMP |
2364 | { |
2365 | int argsz; | |
2366 | struct vfio_irq_set *irq_set; | |
2367 | int32_t *pfd; | |
2368 | int ret; | |
2369 | ||
2370 | if (!vdev->pci_aer) { | |
2371 | return; | |
2372 | } | |
2373 | ||
2374 | argsz = sizeof(*irq_set) + sizeof(*pfd); | |
2375 | ||
2376 | irq_set = g_malloc0(argsz); | |
2377 | irq_set->argsz = argsz; | |
2378 | irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | | |
2379 | VFIO_IRQ_SET_ACTION_TRIGGER; | |
2380 | irq_set->index = VFIO_PCI_ERR_IRQ_INDEX; | |
2381 | irq_set->start = 0; | |
2382 | irq_set->count = 1; | |
2383 | pfd = (int32_t *)&irq_set->data; | |
2384 | *pfd = -1; | |
2385 | ||
5546a621 | 2386 | ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set); |
7b4b0e9e | 2387 | if (ret) { |
8fbf47c3 | 2388 | error_report("vfio: Failed to de-assign error fd: %m"); |
7b4b0e9e VMP |
2389 | } |
2390 | g_free(irq_set); | |
2391 | qemu_set_fd_handler(event_notifier_get_fd(&vdev->err_notifier), | |
2392 | NULL, NULL, vdev); | |
2393 | event_notifier_cleanup(&vdev->err_notifier); | |
2394 | } | |
2395 | ||
47cbe50c AW |
2396 | static void vfio_req_notifier_handler(void *opaque) |
2397 | { | |
2398 | VFIOPCIDevice *vdev = opaque; | |
2399 | ||
2400 | if (!event_notifier_test_and_clear(&vdev->req_notifier)) { | |
2401 | return; | |
2402 | } | |
2403 | ||
2404 | qdev_unplug(&vdev->pdev.qdev, NULL); | |
2405 | } | |
2406 | ||
2407 | static void vfio_register_req_notifier(VFIOPCIDevice *vdev) | |
2408 | { | |
2409 | struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info), | |
2410 | .index = VFIO_PCI_REQ_IRQ_INDEX }; | |
2411 | int argsz; | |
2412 | struct vfio_irq_set *irq_set; | |
2413 | int32_t *pfd; | |
2414 | ||
2415 | if (!(vdev->features & VFIO_FEATURE_ENABLE_REQ)) { | |
2416 | return; | |
2417 | } | |
2418 | ||
2419 | if (ioctl(vdev->vbasedev.fd, | |
2420 | VFIO_DEVICE_GET_IRQ_INFO, &irq_info) < 0 || irq_info.count < 1) { | |
2421 | return; | |
2422 | } | |
2423 | ||
2424 | if (event_notifier_init(&vdev->req_notifier, 0)) { | |
2425 | error_report("vfio: Unable to init event notifier for device request"); | |
2426 | return; | |
2427 | } | |
2428 | ||
2429 | argsz = sizeof(*irq_set) + sizeof(*pfd); | |
2430 | ||
2431 | irq_set = g_malloc0(argsz); | |
2432 | irq_set->argsz = argsz; | |
2433 | irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | | |
2434 | VFIO_IRQ_SET_ACTION_TRIGGER; | |
2435 | irq_set->index = VFIO_PCI_REQ_IRQ_INDEX; | |
2436 | irq_set->start = 0; | |
2437 | irq_set->count = 1; | |
2438 | pfd = (int32_t *)&irq_set->data; | |
2439 | ||
2440 | *pfd = event_notifier_get_fd(&vdev->req_notifier); | |
2441 | qemu_set_fd_handler(*pfd, vfio_req_notifier_handler, NULL, vdev); | |
2442 | ||
2443 | if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) { | |
2444 | error_report("vfio: Failed to set up device request notification"); | |
2445 | qemu_set_fd_handler(*pfd, NULL, NULL, vdev); | |
2446 | event_notifier_cleanup(&vdev->req_notifier); | |
2447 | } else { | |
2448 | vdev->req_enabled = true; | |
2449 | } | |
2450 | ||
2451 | g_free(irq_set); | |
2452 | } | |
2453 | ||
2454 | static void vfio_unregister_req_notifier(VFIOPCIDevice *vdev) | |
2455 | { | |
2456 | int argsz; | |
2457 | struct vfio_irq_set *irq_set; | |
2458 | int32_t *pfd; | |
2459 | ||
2460 | if (!vdev->req_enabled) { | |
2461 | return; | |
2462 | } | |
2463 | ||
2464 | argsz = sizeof(*irq_set) + sizeof(*pfd); | |
2465 | ||
2466 | irq_set = g_malloc0(argsz); | |
2467 | irq_set->argsz = argsz; | |
2468 | irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | | |
2469 | VFIO_IRQ_SET_ACTION_TRIGGER; | |
2470 | irq_set->index = VFIO_PCI_REQ_IRQ_INDEX; | |
2471 | irq_set->start = 0; | |
2472 | irq_set->count = 1; | |
2473 | pfd = (int32_t *)&irq_set->data; | |
2474 | *pfd = -1; | |
2475 | ||
2476 | if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) { | |
2477 | error_report("vfio: Failed to de-assign device request fd: %m"); | |
2478 | } | |
2479 | g_free(irq_set); | |
2480 | qemu_set_fd_handler(event_notifier_get_fd(&vdev->req_notifier), | |
2481 | NULL, NULL, vdev); | |
2482 | event_notifier_cleanup(&vdev->req_notifier); | |
2483 | ||
2484 | vdev->req_enabled = false; | |
2485 | } | |
2486 | ||
65501a74 AW |
2487 | static int vfio_initfn(PCIDevice *pdev) |
2488 | { | |
b47d8efa EA |
2489 | VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev); |
2490 | VFIODevice *vbasedev_iter; | |
65501a74 | 2491 | VFIOGroup *group; |
7df9381b | 2492 | char *tmp, group_path[PATH_MAX], *group_name; |
65501a74 AW |
2493 | ssize_t len; |
2494 | struct stat st; | |
2495 | int groupid; | |
581406e0 | 2496 | int i, ret; |
65501a74 | 2497 | |
7df9381b AW |
2498 | if (!vdev->vbasedev.sysfsdev) { |
2499 | vdev->vbasedev.sysfsdev = | |
2500 | g_strdup_printf("/sys/bus/pci/devices/%04x:%02x:%02x.%01x", | |
2501 | vdev->host.domain, vdev->host.bus, | |
2502 | vdev->host.slot, vdev->host.function); | |
2503 | } | |
2504 | ||
2505 | if (stat(vdev->vbasedev.sysfsdev, &st) < 0) { | |
2506 | error_report("vfio: error: no such host device: %s", | |
2507 | vdev->vbasedev.sysfsdev); | |
65501a74 AW |
2508 | return -errno; |
2509 | } | |
2510 | ||
7df9381b | 2511 | vdev->vbasedev.name = g_strdup(basename(vdev->vbasedev.sysfsdev)); |
b47d8efa | 2512 | vdev->vbasedev.ops = &vfio_pci_ops; |
462037c9 | 2513 | vdev->vbasedev.type = VFIO_DEVICE_TYPE_PCI; |
462037c9 | 2514 | |
7df9381b AW |
2515 | tmp = g_strdup_printf("%s/iommu_group", vdev->vbasedev.sysfsdev); |
2516 | len = readlink(tmp, group_path, sizeof(group_path)); | |
2517 | g_free(tmp); | |
65501a74 | 2518 | |
7df9381b | 2519 | if (len <= 0 || len >= sizeof(group_path)) { |
312fd5f2 | 2520 | error_report("vfio: error no iommu_group for device"); |
c6d231e2 | 2521 | return len < 0 ? -errno : -ENAMETOOLONG; |
65501a74 AW |
2522 | } |
2523 | ||
7df9381b | 2524 | group_path[len] = 0; |
65501a74 | 2525 | |
7df9381b | 2526 | group_name = basename(group_path); |
65501a74 | 2527 | if (sscanf(group_name, "%d", &groupid) != 1) { |
7df9381b | 2528 | error_report("vfio: error reading %s: %m", group_path); |
65501a74 AW |
2529 | return -errno; |
2530 | } | |
2531 | ||
df92ee44 | 2532 | trace_vfio_initfn(vdev->vbasedev.name, groupid); |
65501a74 | 2533 | |
0688448b | 2534 | group = vfio_get_group(groupid, pci_device_iommu_address_space(pdev)); |
65501a74 | 2535 | if (!group) { |
312fd5f2 | 2536 | error_report("vfio: failed to get group %d", groupid); |
65501a74 AW |
2537 | return -ENOENT; |
2538 | } | |
2539 | ||
b47d8efa EA |
2540 | QLIST_FOREACH(vbasedev_iter, &group->device_list, next) { |
2541 | if (strcmp(vbasedev_iter->name, vdev->vbasedev.name) == 0) { | |
7df9381b AW |
2542 | error_report("vfio: error: device %s is already attached", |
2543 | vdev->vbasedev.name); | |
65501a74 AW |
2544 | vfio_put_group(group); |
2545 | return -EBUSY; | |
2546 | } | |
2547 | } | |
2548 | ||
7df9381b | 2549 | ret = vfio_get_device(group, vdev->vbasedev.name, &vdev->vbasedev); |
65501a74 | 2550 | if (ret) { |
7df9381b | 2551 | error_report("vfio: failed to get device %s", vdev->vbasedev.name); |
65501a74 AW |
2552 | vfio_put_group(group); |
2553 | return ret; | |
2554 | } | |
2555 | ||
217e9fdc PB |
2556 | ret = vfio_populate_device(vdev); |
2557 | if (ret) { | |
77a10d04 | 2558 | return ret; |
217e9fdc PB |
2559 | } |
2560 | ||
65501a74 | 2561 | /* Get a copy of config space */ |
5546a621 | 2562 | ret = pread(vdev->vbasedev.fd, vdev->pdev.config, |
65501a74 AW |
2563 | MIN(pci_config_size(&vdev->pdev), vdev->config_size), |
2564 | vdev->config_offset); | |
2565 | if (ret < (int)MIN(pci_config_size(&vdev->pdev), vdev->config_size)) { | |
2566 | ret = ret < 0 ? -errno : -EFAULT; | |
312fd5f2 | 2567 | error_report("vfio: Failed to read device config space"); |
77a10d04 | 2568 | return ret; |
65501a74 AW |
2569 | } |
2570 | ||
4b5d5e87 AW |
2571 | /* vfio emulates a lot for us, but some bits need extra love */ |
2572 | vdev->emulated_config_bits = g_malloc0(vdev->config_size); | |
2573 | ||
2574 | /* QEMU can choose to expose the ROM or not */ | |
2575 | memset(vdev->emulated_config_bits + PCI_ROM_ADDRESS, 0xff, 4); | |
2576 | ||
89dcccc5 AW |
2577 | /* |
2578 | * The PCI spec reserves vendor ID 0xffff as an invalid value. The | |
2579 | * device ID is managed by the vendor and need only be a 16-bit value. | |
2580 | * Allow any 16-bit value for subsystem so they can be hidden or changed. | |
2581 | */ | |
2582 | if (vdev->vendor_id != PCI_ANY_ID) { | |
2583 | if (vdev->vendor_id >= 0xffff) { | |
2584 | error_report("vfio: Invalid PCI vendor ID provided"); | |
2585 | return -EINVAL; | |
2586 | } | |
2587 | vfio_add_emulated_word(vdev, PCI_VENDOR_ID, vdev->vendor_id, ~0); | |
2588 | trace_vfio_pci_emulated_vendor_id(vdev->vbasedev.name, vdev->vendor_id); | |
2589 | } else { | |
2590 | vdev->vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID); | |
2591 | } | |
2592 | ||
2593 | if (vdev->device_id != PCI_ANY_ID) { | |
2594 | if (vdev->device_id > 0xffff) { | |
2595 | error_report("vfio: Invalid PCI device ID provided"); | |
2596 | return -EINVAL; | |
2597 | } | |
2598 | vfio_add_emulated_word(vdev, PCI_DEVICE_ID, vdev->device_id, ~0); | |
2599 | trace_vfio_pci_emulated_device_id(vdev->vbasedev.name, vdev->device_id); | |
2600 | } else { | |
2601 | vdev->device_id = pci_get_word(pdev->config + PCI_DEVICE_ID); | |
2602 | } | |
2603 | ||
2604 | if (vdev->sub_vendor_id != PCI_ANY_ID) { | |
2605 | if (vdev->sub_vendor_id > 0xffff) { | |
2606 | error_report("vfio: Invalid PCI subsystem vendor ID provided"); | |
2607 | return -EINVAL; | |
2608 | } | |
2609 | vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_VENDOR_ID, | |
2610 | vdev->sub_vendor_id, ~0); | |
2611 | trace_vfio_pci_emulated_sub_vendor_id(vdev->vbasedev.name, | |
2612 | vdev->sub_vendor_id); | |
2613 | } | |
2614 | ||
2615 | if (vdev->sub_device_id != PCI_ANY_ID) { | |
2616 | if (vdev->sub_device_id > 0xffff) { | |
2617 | error_report("vfio: Invalid PCI subsystem device ID provided"); | |
2618 | return -EINVAL; | |
2619 | } | |
2620 | vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_ID, vdev->sub_device_id, ~0); | |
2621 | trace_vfio_pci_emulated_sub_device_id(vdev->vbasedev.name, | |
2622 | vdev->sub_device_id); | |
2623 | } | |
ff635e37 | 2624 | |
4b5d5e87 AW |
2625 | /* QEMU can change multi-function devices to single function, or reverse */ |
2626 | vdev->emulated_config_bits[PCI_HEADER_TYPE] = | |
2627 | PCI_HEADER_TYPE_MULTI_FUNCTION; | |
2628 | ||
187d6232 AW |
2629 | /* Restore or clear multifunction, this is always controlled by QEMU */ |
2630 | if (vdev->pdev.cap_present & QEMU_PCI_CAP_MULTIFUNCTION) { | |
2631 | vdev->pdev.config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION; | |
2632 | } else { | |
2633 | vdev->pdev.config[PCI_HEADER_TYPE] &= ~PCI_HEADER_TYPE_MULTI_FUNCTION; | |
2634 | } | |
2635 | ||
65501a74 AW |
2636 | /* |
2637 | * Clear host resource mapping info. If we choose not to register a | |
2638 | * BAR, such as might be the case with the option ROM, we can get | |
2639 | * confusing, unwritable, residual addresses from the host here. | |
2640 | */ | |
2641 | memset(&vdev->pdev.config[PCI_BASE_ADDRESS_0], 0, 24); | |
2642 | memset(&vdev->pdev.config[PCI_ROM_ADDRESS], 0, 4); | |
2643 | ||
6f864e6e | 2644 | vfio_pci_size_rom(vdev); |
65501a74 | 2645 | |
0de70dc7 | 2646 | ret = vfio_msix_early_setup(vdev); |
65501a74 | 2647 | if (ret) { |
77a10d04 | 2648 | return ret; |
65501a74 AW |
2649 | } |
2650 | ||
2d82f8a3 | 2651 | vfio_bars_setup(vdev); |
65501a74 AW |
2652 | |
2653 | ret = vfio_add_capabilities(vdev); | |
2654 | if (ret) { | |
2655 | goto out_teardown; | |
2656 | } | |
2657 | ||
182bca45 AW |
2658 | if (vdev->vga) { |
2659 | vfio_vga_quirk_setup(vdev); | |
2660 | } | |
2661 | ||
581406e0 AW |
2662 | for (i = 0; i < PCI_ROM_SLOT; i++) { |
2663 | vfio_bar_quirk_setup(vdev, i); | |
2664 | } | |
2665 | ||
6ced0bba AW |
2666 | if (!vdev->igd_opregion && |
2667 | vdev->features & VFIO_FEATURE_ENABLE_IGD_OPREGION) { | |
2668 | struct vfio_region_info *opregion; | |
2669 | ||
2670 | if (vdev->pdev.qdev.hotplugged) { | |
2671 | error_report("Cannot support IGD OpRegion feature on hotplugged " | |
2672 | "device %s", vdev->vbasedev.name); | |
2673 | ret = -EINVAL; | |
2674 | goto out_teardown; | |
2675 | } | |
2676 | ||
2677 | ret = vfio_get_dev_region_info(&vdev->vbasedev, | |
2678 | VFIO_REGION_TYPE_PCI_VENDOR_TYPE | PCI_VENDOR_ID_INTEL, | |
2679 | VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION, &opregion); | |
2680 | if (ret) { | |
2681 | error_report("Device %s does not support requested IGD OpRegion " | |
2682 | "feature", vdev->vbasedev.name); | |
2683 | goto out_teardown; | |
2684 | } | |
2685 | ||
2686 | ret = vfio_pci_igd_opregion_init(vdev, opregion); | |
2687 | g_free(opregion); | |
2688 | if (ret) { | |
2689 | error_report("Device %s IGD OpRegion initialization failed", | |
2690 | vdev->vbasedev.name); | |
2691 | goto out_teardown; | |
2692 | } | |
2693 | } | |
2694 | ||
4b5d5e87 AW |
2695 | /* QEMU emulates all of MSI & MSIX */ |
2696 | if (pdev->cap_present & QEMU_PCI_CAP_MSIX) { | |
2697 | memset(vdev->emulated_config_bits + pdev->msix_cap, 0xff, | |
2698 | MSIX_CAP_LENGTH); | |
2699 | } | |
2700 | ||
2701 | if (pdev->cap_present & QEMU_PCI_CAP_MSI) { | |
2702 | memset(vdev->emulated_config_bits + pdev->msi_cap, 0xff, | |
2703 | vdev->msi_cap_size); | |
2704 | } | |
2705 | ||
65501a74 | 2706 | if (vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1)) { |
bc72ad67 | 2707 | vdev->intx.mmap_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, |
ea486926 | 2708 | vfio_intx_mmap_enable, vdev); |
870cb6f1 AW |
2709 | pci_device_set_intx_routing_notifier(&vdev->pdev, vfio_intx_update); |
2710 | ret = vfio_intx_enable(vdev); | |
65501a74 AW |
2711 | if (ret) { |
2712 | goto out_teardown; | |
2713 | } | |
2714 | } | |
2715 | ||
7b4b0e9e | 2716 | vfio_register_err_notifier(vdev); |
47cbe50c | 2717 | vfio_register_req_notifier(vdev); |
c9c50009 | 2718 | vfio_setup_resetfn_quirk(vdev); |
c29029dd | 2719 | |
65501a74 AW |
2720 | return 0; |
2721 | ||
2722 | out_teardown: | |
2723 | pci_device_set_intx_routing_notifier(&vdev->pdev, NULL); | |
2724 | vfio_teardown_msi(vdev); | |
2d82f8a3 | 2725 | vfio_bars_exit(vdev); |
77a10d04 PB |
2726 | return ret; |
2727 | } | |
2728 | ||
2729 | static void vfio_instance_finalize(Object *obj) | |
2730 | { | |
2731 | PCIDevice *pci_dev = PCI_DEVICE(obj); | |
2732 | VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pci_dev); | |
2733 | VFIOGroup *group = vdev->vbasedev.group; | |
2734 | ||
2d82f8a3 | 2735 | vfio_bars_finalize(vdev); |
4b5d5e87 | 2736 | g_free(vdev->emulated_config_bits); |
77a10d04 | 2737 | g_free(vdev->rom); |
c4c45e94 AW |
2738 | /* |
2739 | * XXX Leaking igd_opregion is not an oversight, we can't remove the | |
2740 | * fw_cfg entry therefore leaking this allocation seems like the safest | |
2741 | * option. | |
2742 | * | |
2743 | * g_free(vdev->igd_opregion); | |
2744 | */ | |
65501a74 AW |
2745 | vfio_put_device(vdev); |
2746 | vfio_put_group(group); | |
65501a74 AW |
2747 | } |
2748 | ||
2749 | static void vfio_exitfn(PCIDevice *pdev) | |
2750 | { | |
9ee27d73 | 2751 | VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev); |
65501a74 | 2752 | |
47cbe50c | 2753 | vfio_unregister_req_notifier(vdev); |
7b4b0e9e | 2754 | vfio_unregister_err_notifier(vdev); |
65501a74 AW |
2755 | pci_device_set_intx_routing_notifier(&vdev->pdev, NULL); |
2756 | vfio_disable_interrupts(vdev); | |
ea486926 | 2757 | if (vdev->intx.mmap_timer) { |
bc72ad67 | 2758 | timer_free(vdev->intx.mmap_timer); |
ea486926 | 2759 | } |
65501a74 | 2760 | vfio_teardown_msi(vdev); |
2d82f8a3 | 2761 | vfio_bars_exit(vdev); |
65501a74 AW |
2762 | } |
2763 | ||
2764 | static void vfio_pci_reset(DeviceState *dev) | |
2765 | { | |
2766 | PCIDevice *pdev = DO_UPCAST(PCIDevice, qdev, dev); | |
9ee27d73 | 2767 | VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev); |
65501a74 | 2768 | |
df92ee44 | 2769 | trace_vfio_pci_reset(vdev->vbasedev.name); |
5834a83f | 2770 | |
f16f39c3 | 2771 | vfio_pci_pre_reset(vdev); |
ba661818 | 2772 | |
5655f931 AW |
2773 | if (vdev->resetfn && !vdev->resetfn(vdev)) { |
2774 | goto post_reset; | |
2775 | } | |
2776 | ||
b47d8efa EA |
2777 | if (vdev->vbasedev.reset_works && |
2778 | (vdev->has_flr || !vdev->has_pm_reset) && | |
5546a621 | 2779 | !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) { |
df92ee44 | 2780 | trace_vfio_pci_reset_flr(vdev->vbasedev.name); |
f16f39c3 | 2781 | goto post_reset; |
ba661818 AW |
2782 | } |
2783 | ||
f16f39c3 AW |
2784 | /* See if we can do our own bus reset */ |
2785 | if (!vfio_pci_hot_reset_one(vdev)) { | |
2786 | goto post_reset; | |
2787 | } | |
5834a83f | 2788 | |
f16f39c3 | 2789 | /* If nothing else works and the device supports PM reset, use it */ |
b47d8efa | 2790 | if (vdev->vbasedev.reset_works && vdev->has_pm_reset && |
5546a621 | 2791 | !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) { |
df92ee44 | 2792 | trace_vfio_pci_reset_pm(vdev->vbasedev.name); |
f16f39c3 | 2793 | goto post_reset; |
65501a74 | 2794 | } |
5834a83f | 2795 | |
f16f39c3 AW |
2796 | post_reset: |
2797 | vfio_pci_post_reset(vdev); | |
65501a74 AW |
2798 | } |
2799 | ||
abc5b3bf GA |
2800 | static void vfio_instance_init(Object *obj) |
2801 | { | |
2802 | PCIDevice *pci_dev = PCI_DEVICE(obj); | |
9ee27d73 | 2803 | VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, PCI_DEVICE(obj)); |
abc5b3bf GA |
2804 | |
2805 | device_add_bootindex_property(obj, &vdev->bootindex, | |
2806 | "bootindex", NULL, | |
2807 | &pci_dev->qdev, NULL); | |
2808 | } | |
2809 | ||
65501a74 | 2810 | static Property vfio_pci_dev_properties[] = { |
9ee27d73 | 2811 | DEFINE_PROP_PCI_HOST_DEVADDR("host", VFIOPCIDevice, host), |
7df9381b | 2812 | DEFINE_PROP_STRING("sysfsdev", VFIOPCIDevice, vbasedev.sysfsdev), |
9ee27d73 | 2813 | DEFINE_PROP_UINT32("x-intx-mmap-timeout-ms", VFIOPCIDevice, |
ea486926 | 2814 | intx.mmap_timeout, 1100), |
9ee27d73 | 2815 | DEFINE_PROP_BIT("x-vga", VFIOPCIDevice, features, |
f15689c7 | 2816 | VFIO_FEATURE_ENABLE_VGA_BIT, false), |
47cbe50c AW |
2817 | DEFINE_PROP_BIT("x-req", VFIOPCIDevice, features, |
2818 | VFIO_FEATURE_ENABLE_REQ_BIT, true), | |
6ced0bba AW |
2819 | DEFINE_PROP_BIT("x-igd-opregion", VFIOPCIDevice, features, |
2820 | VFIO_FEATURE_ENABLE_IGD_OPREGION_BIT, false), | |
5e15d79b | 2821 | DEFINE_PROP_BOOL("x-no-mmap", VFIOPCIDevice, vbasedev.no_mmap, false), |
46746dba AW |
2822 | DEFINE_PROP_BOOL("x-no-kvm-intx", VFIOPCIDevice, no_kvm_intx, false), |
2823 | DEFINE_PROP_BOOL("x-no-kvm-msi", VFIOPCIDevice, no_kvm_msi, false), | |
2824 | DEFINE_PROP_BOOL("x-no-kvm-msix", VFIOPCIDevice, no_kvm_msix, false), | |
89dcccc5 AW |
2825 | DEFINE_PROP_UINT32("x-pci-vendor-id", VFIOPCIDevice, vendor_id, PCI_ANY_ID), |
2826 | DEFINE_PROP_UINT32("x-pci-device-id", VFIOPCIDevice, device_id, PCI_ANY_ID), | |
2827 | DEFINE_PROP_UINT32("x-pci-sub-vendor-id", VFIOPCIDevice, | |
2828 | sub_vendor_id, PCI_ANY_ID), | |
2829 | DEFINE_PROP_UINT32("x-pci-sub-device-id", VFIOPCIDevice, | |
2830 | sub_device_id, PCI_ANY_ID), | |
c4c45e94 | 2831 | DEFINE_PROP_UINT32("x-igd-gms", VFIOPCIDevice, igd_gms, 0), |
65501a74 AW |
2832 | /* |
2833 | * TODO - support passed fds... is this necessary? | |
9ee27d73 EA |
2834 | * DEFINE_PROP_STRING("vfiofd", VFIOPCIDevice, vfiofd_name), |
2835 | * DEFINE_PROP_STRING("vfiogroupfd, VFIOPCIDevice, vfiogroupfd_name), | |
65501a74 AW |
2836 | */ |
2837 | DEFINE_PROP_END_OF_LIST(), | |
2838 | }; | |
2839 | ||
d9f0e638 AW |
2840 | static const VMStateDescription vfio_pci_vmstate = { |
2841 | .name = "vfio-pci", | |
2842 | .unmigratable = 1, | |
2843 | }; | |
65501a74 AW |
2844 | |
2845 | static void vfio_pci_dev_class_init(ObjectClass *klass, void *data) | |
2846 | { | |
2847 | DeviceClass *dc = DEVICE_CLASS(klass); | |
2848 | PCIDeviceClass *pdc = PCI_DEVICE_CLASS(klass); | |
2849 | ||
2850 | dc->reset = vfio_pci_reset; | |
2851 | dc->props = vfio_pci_dev_properties; | |
d9f0e638 AW |
2852 | dc->vmsd = &vfio_pci_vmstate; |
2853 | dc->desc = "VFIO-based PCI device assignment"; | |
125ee0ed | 2854 | set_bit(DEVICE_CATEGORY_MISC, dc->categories); |
65501a74 AW |
2855 | pdc->init = vfio_initfn; |
2856 | pdc->exit = vfio_exitfn; | |
2857 | pdc->config_read = vfio_pci_read_config; | |
2858 | pdc->config_write = vfio_pci_write_config; | |
6a659bbf | 2859 | pdc->is_express = 1; /* We might be */ |
65501a74 AW |
2860 | } |
2861 | ||
2862 | static const TypeInfo vfio_pci_dev_info = { | |
2863 | .name = "vfio-pci", | |
2864 | .parent = TYPE_PCI_DEVICE, | |
9ee27d73 | 2865 | .instance_size = sizeof(VFIOPCIDevice), |
65501a74 | 2866 | .class_init = vfio_pci_dev_class_init, |
abc5b3bf | 2867 | .instance_init = vfio_instance_init, |
77a10d04 | 2868 | .instance_finalize = vfio_instance_finalize, |
65501a74 AW |
2869 | }; |
2870 | ||
2871 | static void register_vfio_pci_dev_type(void) | |
2872 | { | |
2873 | type_register_static(&vfio_pci_dev_info); | |
2874 | } | |
2875 | ||
2876 | type_init(register_vfio_pci_dev_type) |