]> Git Repo - qemu.git/blame - hw/vfio/pci.c
vfio/pci: Fix return of vfio_populate_vga()
[qemu.git] / hw / vfio / pci.c
CommitLineData
65501a74
AW
1/*
2 * vfio based device assignment support
3 *
4 * Copyright Red Hat, Inc. 2012
5 *
6 * Authors:
7 * Alex Williamson <[email protected]>
8 *
9 * This work is licensed under the terms of the GNU GPL, version 2. See
10 * the COPYING file in the top-level directory.
11 *
12 * Based on qemu-kvm device-assignment:
13 * Adapted for KVM by Qumranet.
14 * Copyright (c) 2007, Neocleus, Alex Novik ([email protected])
15 * Copyright (c) 2007, Neocleus, Guy Zana ([email protected])
16 * Copyright (C) 2008, Qumranet, Amit Shah ([email protected])
17 * Copyright (C) 2008, Red Hat, Amit Shah ([email protected])
18 * Copyright (C) 2008, IBM, Muli Ben-Yehuda ([email protected])
19 */
20
c6eacb1a 21#include "qemu/osdep.h"
6dcfdbad 22#include <linux/vfio.h>
65501a74
AW
23#include <sys/ioctl.h>
24#include <sys/mman.h>
65501a74 25
83c9f4ca
PB
26#include "hw/pci/msi.h"
27#include "hw/pci/msix.h"
0282abf0 28#include "hw/pci/pci_bridge.h"
1de7afc9 29#include "qemu/error-report.h"
1de7afc9 30#include "qemu/range.h"
6dcfdbad
AW
31#include "sysemu/kvm.h"
32#include "sysemu/sysemu.h"
78f33d2b 33#include "pci.h"
385f57cf 34#include "trace.h"
4b943029 35
65501a74
AW
36#define MSIX_CAP_LENGTH 12
37
9ee27d73 38static void vfio_disable_interrupts(VFIOPCIDevice *vdev);
9ee27d73 39static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled);
65501a74 40
ea486926
AW
41/*
42 * Disabling BAR mmaping can be slow, but toggling it around INTx can
43 * also be a huge overhead. We try to get the best of both worlds by
44 * waiting until an interrupt to disable mmaps (subsequent transitions
45 * to the same state are effectively no overhead). If the interrupt has
46 * been serviced and the time gap is long enough, we re-enable mmaps for
47 * performance. This works well for things like graphics cards, which
48 * may not use their interrupt at all and are penalized to an unusable
49 * level by read/write BAR traps. Other devices, like NICs, have more
50 * regular interrupts and see much better latency by staying in non-mmap
51 * mode. We therefore set the default mmap_timeout such that a ping
52 * is just enough to keep the mmap disabled. Users can experiment with
53 * other options with the x-intx-mmap-timeout-ms parameter (a value of
54 * zero disables the timer).
55 */
56static void vfio_intx_mmap_enable(void *opaque)
57{
9ee27d73 58 VFIOPCIDevice *vdev = opaque;
ea486926
AW
59
60 if (vdev->intx.pending) {
bc72ad67
AB
61 timer_mod(vdev->intx.mmap_timer,
62 qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
ea486926
AW
63 return;
64 }
65
66 vfio_mmap_set_enabled(vdev, true);
67}
68
65501a74
AW
69static void vfio_intx_interrupt(void *opaque)
70{
9ee27d73 71 VFIOPCIDevice *vdev = opaque;
65501a74
AW
72
73 if (!event_notifier_test_and_clear(&vdev->intx.interrupt)) {
74 return;
75 }
76
df92ee44 77 trace_vfio_intx_interrupt(vdev->vbasedev.name, 'A' + vdev->intx.pin);
65501a74
AW
78
79 vdev->intx.pending = true;
68919cac 80 pci_irq_assert(&vdev->pdev);
ea486926
AW
81 vfio_mmap_set_enabled(vdev, false);
82 if (vdev->intx.mmap_timeout) {
bc72ad67
AB
83 timer_mod(vdev->intx.mmap_timer,
84 qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
ea486926 85 }
65501a74
AW
86}
87
870cb6f1 88static void vfio_intx_eoi(VFIODevice *vbasedev)
65501a74 89{
a664477d
EA
90 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
91
65501a74
AW
92 if (!vdev->intx.pending) {
93 return;
94 }
95
870cb6f1 96 trace_vfio_intx_eoi(vbasedev->name);
65501a74
AW
97
98 vdev->intx.pending = false;
68919cac 99 pci_irq_deassert(&vdev->pdev);
a664477d 100 vfio_unmask_single_irqindex(vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
65501a74
AW
101}
102
870cb6f1 103static void vfio_intx_enable_kvm(VFIOPCIDevice *vdev)
e1d1e586
AW
104{
105#ifdef CONFIG_KVM
106 struct kvm_irqfd irqfd = {
107 .fd = event_notifier_get_fd(&vdev->intx.interrupt),
108 .gsi = vdev->intx.route.irq,
109 .flags = KVM_IRQFD_FLAG_RESAMPLE,
110 };
111 struct vfio_irq_set *irq_set;
112 int ret, argsz;
113 int32_t *pfd;
114
46746dba 115 if (vdev->no_kvm_intx || !kvm_irqfds_enabled() ||
e1d1e586 116 vdev->intx.route.mode != PCI_INTX_ENABLED ||
9fc0e2d8 117 !kvm_resamplefds_enabled()) {
e1d1e586
AW
118 return;
119 }
120
121 /* Get to a known interrupt state */
122 qemu_set_fd_handler(irqfd.fd, NULL, NULL, vdev);
5546a621 123 vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 124 vdev->intx.pending = false;
68919cac 125 pci_irq_deassert(&vdev->pdev);
e1d1e586
AW
126
127 /* Get an eventfd for resample/unmask */
128 if (event_notifier_init(&vdev->intx.unmask, 0)) {
312fd5f2 129 error_report("vfio: Error: event_notifier_init failed eoi");
e1d1e586
AW
130 goto fail;
131 }
132
133 /* KVM triggers it, VFIO listens for it */
134 irqfd.resamplefd = event_notifier_get_fd(&vdev->intx.unmask);
135
136 if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
312fd5f2 137 error_report("vfio: Error: Failed to setup resample irqfd: %m");
e1d1e586
AW
138 goto fail_irqfd;
139 }
140
141 argsz = sizeof(*irq_set) + sizeof(*pfd);
142
143 irq_set = g_malloc0(argsz);
144 irq_set->argsz = argsz;
145 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_UNMASK;
146 irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
147 irq_set->start = 0;
148 irq_set->count = 1;
149 pfd = (int32_t *)&irq_set->data;
150
151 *pfd = irqfd.resamplefd;
152
5546a621 153 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
e1d1e586
AW
154 g_free(irq_set);
155 if (ret) {
312fd5f2 156 error_report("vfio: Error: Failed to setup INTx unmask fd: %m");
e1d1e586
AW
157 goto fail_vfio;
158 }
159
160 /* Let'em rip */
5546a621 161 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586
AW
162
163 vdev->intx.kvm_accel = true;
164
870cb6f1 165 trace_vfio_intx_enable_kvm(vdev->vbasedev.name);
e1d1e586
AW
166
167 return;
168
169fail_vfio:
170 irqfd.flags = KVM_IRQFD_FLAG_DEASSIGN;
171 kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd);
172fail_irqfd:
173 event_notifier_cleanup(&vdev->intx.unmask);
174fail:
175 qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
5546a621 176 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586
AW
177#endif
178}
179
870cb6f1 180static void vfio_intx_disable_kvm(VFIOPCIDevice *vdev)
e1d1e586
AW
181{
182#ifdef CONFIG_KVM
183 struct kvm_irqfd irqfd = {
184 .fd = event_notifier_get_fd(&vdev->intx.interrupt),
185 .gsi = vdev->intx.route.irq,
186 .flags = KVM_IRQFD_FLAG_DEASSIGN,
187 };
188
189 if (!vdev->intx.kvm_accel) {
190 return;
191 }
192
193 /*
194 * Get to a known state, hardware masked, QEMU ready to accept new
195 * interrupts, QEMU IRQ de-asserted.
196 */
5546a621 197 vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 198 vdev->intx.pending = false;
68919cac 199 pci_irq_deassert(&vdev->pdev);
e1d1e586
AW
200
201 /* Tell KVM to stop listening for an INTx irqfd */
202 if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
312fd5f2 203 error_report("vfio: Error: Failed to disable INTx irqfd: %m");
e1d1e586
AW
204 }
205
206 /* We only need to close the eventfd for VFIO to cleanup the kernel side */
207 event_notifier_cleanup(&vdev->intx.unmask);
208
209 /* QEMU starts listening for interrupt events. */
210 qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
211
212 vdev->intx.kvm_accel = false;
213
214 /* If we've missed an event, let it re-fire through QEMU */
5546a621 215 vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
e1d1e586 216
870cb6f1 217 trace_vfio_intx_disable_kvm(vdev->vbasedev.name);
e1d1e586
AW
218#endif
219}
220
870cb6f1 221static void vfio_intx_update(PCIDevice *pdev)
e1d1e586 222{
9ee27d73 223 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
e1d1e586
AW
224 PCIINTxRoute route;
225
226 if (vdev->interrupt != VFIO_INT_INTx) {
227 return;
228 }
229
230 route = pci_device_route_intx_to_irq(&vdev->pdev, vdev->intx.pin);
231
232 if (!pci_intx_route_changed(&vdev->intx.route, &route)) {
233 return; /* Nothing changed */
234 }
235
870cb6f1
AW
236 trace_vfio_intx_update(vdev->vbasedev.name,
237 vdev->intx.route.irq, route.irq);
e1d1e586 238
870cb6f1 239 vfio_intx_disable_kvm(vdev);
e1d1e586
AW
240
241 vdev->intx.route = route;
242
243 if (route.mode != PCI_INTX_ENABLED) {
244 return;
245 }
246
870cb6f1 247 vfio_intx_enable_kvm(vdev);
e1d1e586
AW
248
249 /* Re-enable the interrupt in cased we missed an EOI */
870cb6f1 250 vfio_intx_eoi(&vdev->vbasedev);
e1d1e586
AW
251}
252
870cb6f1 253static int vfio_intx_enable(VFIOPCIDevice *vdev)
65501a74 254{
65501a74 255 uint8_t pin = vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1);
1a403133
AW
256 int ret, argsz;
257 struct vfio_irq_set *irq_set;
258 int32_t *pfd;
65501a74 259
ea486926 260 if (!pin) {
65501a74
AW
261 return 0;
262 }
263
264 vfio_disable_interrupts(vdev);
265
266 vdev->intx.pin = pin - 1; /* Pin A (1) -> irq[0] */
68919cac 267 pci_config_set_interrupt_pin(vdev->pdev.config, pin);
e1d1e586
AW
268
269#ifdef CONFIG_KVM
270 /*
271 * Only conditional to avoid generating error messages on platforms
272 * where we won't actually use the result anyway.
273 */
9fc0e2d8 274 if (kvm_irqfds_enabled() && kvm_resamplefds_enabled()) {
e1d1e586
AW
275 vdev->intx.route = pci_device_route_intx_to_irq(&vdev->pdev,
276 vdev->intx.pin);
277 }
278#endif
279
65501a74
AW
280 ret = event_notifier_init(&vdev->intx.interrupt, 0);
281 if (ret) {
312fd5f2 282 error_report("vfio: Error: event_notifier_init failed");
65501a74
AW
283 return ret;
284 }
285
1a403133
AW
286 argsz = sizeof(*irq_set) + sizeof(*pfd);
287
288 irq_set = g_malloc0(argsz);
289 irq_set->argsz = argsz;
290 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
291 irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
292 irq_set->start = 0;
293 irq_set->count = 1;
294 pfd = (int32_t *)&irq_set->data;
295
296 *pfd = event_notifier_get_fd(&vdev->intx.interrupt);
297 qemu_set_fd_handler(*pfd, vfio_intx_interrupt, NULL, vdev);
65501a74 298
5546a621 299 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
1a403133
AW
300 g_free(irq_set);
301 if (ret) {
312fd5f2 302 error_report("vfio: Error: Failed to setup INTx fd: %m");
1a403133 303 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
ce59af2d 304 event_notifier_cleanup(&vdev->intx.interrupt);
65501a74
AW
305 return -errno;
306 }
307
870cb6f1 308 vfio_intx_enable_kvm(vdev);
e1d1e586 309
65501a74
AW
310 vdev->interrupt = VFIO_INT_INTx;
311
870cb6f1 312 trace_vfio_intx_enable(vdev->vbasedev.name);
65501a74
AW
313
314 return 0;
315}
316
870cb6f1 317static void vfio_intx_disable(VFIOPCIDevice *vdev)
65501a74
AW
318{
319 int fd;
320
bc72ad67 321 timer_del(vdev->intx.mmap_timer);
870cb6f1 322 vfio_intx_disable_kvm(vdev);
5546a621 323 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
65501a74 324 vdev->intx.pending = false;
68919cac 325 pci_irq_deassert(&vdev->pdev);
65501a74
AW
326 vfio_mmap_set_enabled(vdev, true);
327
328 fd = event_notifier_get_fd(&vdev->intx.interrupt);
329 qemu_set_fd_handler(fd, NULL, NULL, vdev);
330 event_notifier_cleanup(&vdev->intx.interrupt);
331
332 vdev->interrupt = VFIO_INT_NONE;
333
870cb6f1 334 trace_vfio_intx_disable(vdev->vbasedev.name);
65501a74
AW
335}
336
337/*
338 * MSI/X
339 */
340static void vfio_msi_interrupt(void *opaque)
341{
342 VFIOMSIVector *vector = opaque;
9ee27d73 343 VFIOPCIDevice *vdev = vector->vdev;
0de70dc7
AW
344 MSIMessage (*get_msg)(PCIDevice *dev, unsigned vector);
345 void (*notify)(PCIDevice *dev, unsigned vector);
346 MSIMessage msg;
65501a74
AW
347 int nr = vector - vdev->msi_vectors;
348
349 if (!event_notifier_test_and_clear(&vector->interrupt)) {
350 return;
351 }
352
b3ebc10c 353 if (vdev->interrupt == VFIO_INT_MSIX) {
0de70dc7
AW
354 get_msg = msix_get_message;
355 notify = msix_notify;
95239e16
AW
356
357 /* A masked vector firing needs to use the PBA, enable it */
358 if (msix_is_masked(&vdev->pdev, nr)) {
359 set_bit(nr, vdev->msix->pending);
360 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, true);
361 trace_vfio_msix_pba_enable(vdev->vbasedev.name);
362 }
9035f8c0 363 } else if (vdev->interrupt == VFIO_INT_MSI) {
0de70dc7
AW
364 get_msg = msi_get_message;
365 notify = msi_notify;
b3ebc10c
AW
366 } else {
367 abort();
368 }
369
0de70dc7 370 msg = get_msg(&vdev->pdev, nr);
bc5baffa 371 trace_vfio_msi_interrupt(vdev->vbasedev.name, nr, msg.address, msg.data);
0de70dc7 372 notify(&vdev->pdev, nr);
65501a74
AW
373}
374
9ee27d73 375static int vfio_enable_vectors(VFIOPCIDevice *vdev, bool msix)
65501a74
AW
376{
377 struct vfio_irq_set *irq_set;
378 int ret = 0, i, argsz;
379 int32_t *fds;
380
381 argsz = sizeof(*irq_set) + (vdev->nr_vectors * sizeof(*fds));
382
383 irq_set = g_malloc0(argsz);
384 irq_set->argsz = argsz;
385 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
386 irq_set->index = msix ? VFIO_PCI_MSIX_IRQ_INDEX : VFIO_PCI_MSI_IRQ_INDEX;
387 irq_set->start = 0;
388 irq_set->count = vdev->nr_vectors;
389 fds = (int32_t *)&irq_set->data;
390
391 for (i = 0; i < vdev->nr_vectors; i++) {
c048be5c
AW
392 int fd = -1;
393
394 /*
395 * MSI vs MSI-X - The guest has direct access to MSI mask and pending
396 * bits, therefore we always use the KVM signaling path when setup.
397 * MSI-X mask and pending bits are emulated, so we want to use the
398 * KVM signaling path only when configured and unmasked.
399 */
400 if (vdev->msi_vectors[i].use) {
401 if (vdev->msi_vectors[i].virq < 0 ||
402 (msix && msix_is_masked(&vdev->pdev, i))) {
403 fd = event_notifier_get_fd(&vdev->msi_vectors[i].interrupt);
404 } else {
405 fd = event_notifier_get_fd(&vdev->msi_vectors[i].kvm_interrupt);
406 }
65501a74 407 }
c048be5c
AW
408
409 fds[i] = fd;
65501a74
AW
410 }
411
5546a621 412 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
65501a74
AW
413
414 g_free(irq_set);
415
65501a74
AW
416 return ret;
417}
418
46746dba
AW
419static void vfio_add_kvm_msi_virq(VFIOPCIDevice *vdev, VFIOMSIVector *vector,
420 MSIMessage *msg, bool msix)
f4d45d47
AW
421{
422 int virq;
423
46746dba 424 if ((msix && vdev->no_kvm_msix) || (!msix && vdev->no_kvm_msi) || !msg) {
f4d45d47
AW
425 return;
426 }
427
428 if (event_notifier_init(&vector->kvm_interrupt, 0)) {
429 return;
430 }
431
dc9f06ca 432 virq = kvm_irqchip_add_msi_route(kvm_state, *msg, &vdev->pdev);
f4d45d47
AW
433 if (virq < 0) {
434 event_notifier_cleanup(&vector->kvm_interrupt);
435 return;
436 }
437
1c9b71a7 438 if (kvm_irqchip_add_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
f4d45d47
AW
439 NULL, virq) < 0) {
440 kvm_irqchip_release_virq(kvm_state, virq);
441 event_notifier_cleanup(&vector->kvm_interrupt);
442 return;
443 }
444
f4d45d47
AW
445 vector->virq = virq;
446}
447
448static void vfio_remove_kvm_msi_virq(VFIOMSIVector *vector)
449{
1c9b71a7
EA
450 kvm_irqchip_remove_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
451 vector->virq);
f4d45d47
AW
452 kvm_irqchip_release_virq(kvm_state, vector->virq);
453 vector->virq = -1;
454 event_notifier_cleanup(&vector->kvm_interrupt);
455}
456
dc9f06ca
PF
457static void vfio_update_kvm_msi_virq(VFIOMSIVector *vector, MSIMessage msg,
458 PCIDevice *pdev)
f4d45d47 459{
dc9f06ca 460 kvm_irqchip_update_msi_route(kvm_state, vector->virq, msg, pdev);
f4d45d47
AW
461}
462
b0223e29
AW
463static int vfio_msix_vector_do_use(PCIDevice *pdev, unsigned int nr,
464 MSIMessage *msg, IOHandler *handler)
65501a74 465{
9ee27d73 466 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74
AW
467 VFIOMSIVector *vector;
468 int ret;
469
df92ee44 470 trace_vfio_msix_vector_do_use(vdev->vbasedev.name, nr);
65501a74 471
65501a74 472 vector = &vdev->msi_vectors[nr];
65501a74 473
f4d45d47
AW
474 if (!vector->use) {
475 vector->vdev = vdev;
476 vector->virq = -1;
477 if (event_notifier_init(&vector->interrupt, 0)) {
478 error_report("vfio: Error: event_notifier_init failed");
479 }
480 vector->use = true;
481 msix_vector_use(pdev, nr);
65501a74
AW
482 }
483
f4d45d47
AW
484 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
485 handler, NULL, vector);
486
65501a74
AW
487 /*
488 * Attempt to enable route through KVM irqchip,
489 * default to userspace handling if unavailable.
490 */
f4d45d47
AW
491 if (vector->virq >= 0) {
492 if (!msg) {
493 vfio_remove_kvm_msi_virq(vector);
494 } else {
dc9f06ca 495 vfio_update_kvm_msi_virq(vector, *msg, pdev);
65501a74 496 }
f4d45d47 497 } else {
46746dba 498 vfio_add_kvm_msi_virq(vdev, vector, msg, true);
65501a74
AW
499 }
500
501 /*
502 * We don't want to have the host allocate all possible MSI vectors
503 * for a device if they're not in use, so we shutdown and incrementally
504 * increase them as needed.
505 */
506 if (vdev->nr_vectors < nr + 1) {
5546a621 507 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
65501a74
AW
508 vdev->nr_vectors = nr + 1;
509 ret = vfio_enable_vectors(vdev, true);
510 if (ret) {
312fd5f2 511 error_report("vfio: failed to enable vectors, %d", ret);
65501a74 512 }
65501a74 513 } else {
1a403133
AW
514 int argsz;
515 struct vfio_irq_set *irq_set;
516 int32_t *pfd;
517
518 argsz = sizeof(*irq_set) + sizeof(*pfd);
519
520 irq_set = g_malloc0(argsz);
521 irq_set->argsz = argsz;
522 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
523 VFIO_IRQ_SET_ACTION_TRIGGER;
524 irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
525 irq_set->start = nr;
526 irq_set->count = 1;
527 pfd = (int32_t *)&irq_set->data;
528
f4d45d47
AW
529 if (vector->virq >= 0) {
530 *pfd = event_notifier_get_fd(&vector->kvm_interrupt);
531 } else {
532 *pfd = event_notifier_get_fd(&vector->interrupt);
533 }
1a403133 534
5546a621 535 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
1a403133 536 g_free(irq_set);
65501a74 537 if (ret) {
312fd5f2 538 error_report("vfio: failed to modify vector, %d", ret);
65501a74 539 }
65501a74
AW
540 }
541
95239e16
AW
542 /* Disable PBA emulation when nothing more is pending. */
543 clear_bit(nr, vdev->msix->pending);
544 if (find_first_bit(vdev->msix->pending,
545 vdev->nr_vectors) == vdev->nr_vectors) {
546 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
547 trace_vfio_msix_pba_disable(vdev->vbasedev.name);
548 }
549
65501a74
AW
550 return 0;
551}
552
b0223e29
AW
553static int vfio_msix_vector_use(PCIDevice *pdev,
554 unsigned int nr, MSIMessage msg)
555{
556 return vfio_msix_vector_do_use(pdev, nr, &msg, vfio_msi_interrupt);
557}
558
65501a74
AW
559static void vfio_msix_vector_release(PCIDevice *pdev, unsigned int nr)
560{
9ee27d73 561 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74 562 VFIOMSIVector *vector = &vdev->msi_vectors[nr];
65501a74 563
df92ee44 564 trace_vfio_msix_vector_release(vdev->vbasedev.name, nr);
65501a74
AW
565
566 /*
f4d45d47
AW
567 * There are still old guests that mask and unmask vectors on every
568 * interrupt. If we're using QEMU bypass with a KVM irqfd, leave all of
569 * the KVM setup in place, simply switch VFIO to use the non-bypass
570 * eventfd. We'll then fire the interrupt through QEMU and the MSI-X
571 * core will mask the interrupt and set pending bits, allowing it to
572 * be re-asserted on unmask. Nothing to do if already using QEMU mode.
65501a74 573 */
f4d45d47
AW
574 if (vector->virq >= 0) {
575 int argsz;
576 struct vfio_irq_set *irq_set;
577 int32_t *pfd;
1a403133 578
f4d45d47 579 argsz = sizeof(*irq_set) + sizeof(*pfd);
1a403133 580
f4d45d47
AW
581 irq_set = g_malloc0(argsz);
582 irq_set->argsz = argsz;
583 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
584 VFIO_IRQ_SET_ACTION_TRIGGER;
585 irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
586 irq_set->start = nr;
587 irq_set->count = 1;
588 pfd = (int32_t *)&irq_set->data;
1a403133 589
f4d45d47 590 *pfd = event_notifier_get_fd(&vector->interrupt);
1a403133 591
5546a621 592 ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
65501a74 593
f4d45d47 594 g_free(irq_set);
65501a74 595 }
65501a74
AW
596}
597
0de70dc7 598static void vfio_msix_enable(VFIOPCIDevice *vdev)
fd704adc
AW
599{
600 vfio_disable_interrupts(vdev);
601
bdd81add 602 vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->msix->entries);
fd704adc
AW
603
604 vdev->interrupt = VFIO_INT_MSIX;
605
b0223e29
AW
606 /*
607 * Some communication channels between VF & PF or PF & fw rely on the
608 * physical state of the device and expect that enabling MSI-X from the
609 * guest enables the same on the host. When our guest is Linux, the
610 * guest driver call to pci_enable_msix() sets the enabling bit in the
611 * MSI-X capability, but leaves the vector table masked. We therefore
612 * can't rely on a vector_use callback (from request_irq() in the guest)
613 * to switch the physical device into MSI-X mode because that may come a
614 * long time after pci_enable_msix(). This code enables vector 0 with
615 * triggering to userspace, then immediately release the vector, leaving
616 * the physical device with no vectors enabled, but MSI-X enabled, just
617 * like the guest view.
618 */
619 vfio_msix_vector_do_use(&vdev->pdev, 0, NULL, NULL);
620 vfio_msix_vector_release(&vdev->pdev, 0);
621
fd704adc 622 if (msix_set_vector_notifiers(&vdev->pdev, vfio_msix_vector_use,
bbef882c 623 vfio_msix_vector_release, NULL)) {
312fd5f2 624 error_report("vfio: msix_set_vector_notifiers failed");
fd704adc
AW
625 }
626
0de70dc7 627 trace_vfio_msix_enable(vdev->vbasedev.name);
fd704adc
AW
628}
629
0de70dc7 630static void vfio_msi_enable(VFIOPCIDevice *vdev)
65501a74
AW
631{
632 int ret, i;
633
634 vfio_disable_interrupts(vdev);
635
636 vdev->nr_vectors = msi_nr_vectors_allocated(&vdev->pdev);
637retry:
bdd81add 638 vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->nr_vectors);
65501a74
AW
639
640 for (i = 0; i < vdev->nr_vectors; i++) {
65501a74 641 VFIOMSIVector *vector = &vdev->msi_vectors[i];
9b3af4c0 642 MSIMessage msg = msi_get_message(&vdev->pdev, i);
65501a74
AW
643
644 vector->vdev = vdev;
f4d45d47 645 vector->virq = -1;
65501a74
AW
646 vector->use = true;
647
648 if (event_notifier_init(&vector->interrupt, 0)) {
312fd5f2 649 error_report("vfio: Error: event_notifier_init failed");
65501a74
AW
650 }
651
f4d45d47
AW
652 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
653 vfio_msi_interrupt, NULL, vector);
654
65501a74
AW
655 /*
656 * Attempt to enable route through KVM irqchip,
657 * default to userspace handling if unavailable.
658 */
46746dba 659 vfio_add_kvm_msi_virq(vdev, vector, &msg, false);
65501a74
AW
660 }
661
f4d45d47
AW
662 /* Set interrupt type prior to possible interrupts */
663 vdev->interrupt = VFIO_INT_MSI;
664
65501a74
AW
665 ret = vfio_enable_vectors(vdev, false);
666 if (ret) {
667 if (ret < 0) {
312fd5f2 668 error_report("vfio: Error: Failed to setup MSI fds: %m");
65501a74
AW
669 } else if (ret != vdev->nr_vectors) {
670 error_report("vfio: Error: Failed to enable %d "
312fd5f2 671 "MSI vectors, retry with %d", vdev->nr_vectors, ret);
65501a74
AW
672 }
673
674 for (i = 0; i < vdev->nr_vectors; i++) {
675 VFIOMSIVector *vector = &vdev->msi_vectors[i];
676 if (vector->virq >= 0) {
f4d45d47 677 vfio_remove_kvm_msi_virq(vector);
65501a74 678 }
f4d45d47
AW
679 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
680 NULL, NULL, NULL);
65501a74
AW
681 event_notifier_cleanup(&vector->interrupt);
682 }
683
684 g_free(vdev->msi_vectors);
685
686 if (ret > 0 && ret != vdev->nr_vectors) {
687 vdev->nr_vectors = ret;
688 goto retry;
689 }
690 vdev->nr_vectors = 0;
691
f4d45d47
AW
692 /*
693 * Failing to setup MSI doesn't really fall within any specification.
694 * Let's try leaving interrupts disabled and hope the guest figures
695 * out to fall back to INTx for this device.
696 */
697 error_report("vfio: Error: Failed to enable MSI");
698 vdev->interrupt = VFIO_INT_NONE;
699
65501a74
AW
700 return;
701 }
702
0de70dc7 703 trace_vfio_msi_enable(vdev->vbasedev.name, vdev->nr_vectors);
65501a74
AW
704}
705
0de70dc7 706static void vfio_msi_disable_common(VFIOPCIDevice *vdev)
fd704adc 707{
f4d45d47
AW
708 int i;
709
710 for (i = 0; i < vdev->nr_vectors; i++) {
711 VFIOMSIVector *vector = &vdev->msi_vectors[i];
712 if (vdev->msi_vectors[i].use) {
713 if (vector->virq >= 0) {
714 vfio_remove_kvm_msi_virq(vector);
715 }
716 qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
717 NULL, NULL, NULL);
718 event_notifier_cleanup(&vector->interrupt);
719 }
720 }
721
fd704adc
AW
722 g_free(vdev->msi_vectors);
723 vdev->msi_vectors = NULL;
724 vdev->nr_vectors = 0;
725 vdev->interrupt = VFIO_INT_NONE;
726
870cb6f1 727 vfio_intx_enable(vdev);
fd704adc
AW
728}
729
0de70dc7 730static void vfio_msix_disable(VFIOPCIDevice *vdev)
fd704adc 731{
3e40ba0f
AW
732 int i;
733
fd704adc
AW
734 msix_unset_vector_notifiers(&vdev->pdev);
735
3e40ba0f
AW
736 /*
737 * MSI-X will only release vectors if MSI-X is still enabled on the
738 * device, check through the rest and release it ourselves if necessary.
739 */
740 for (i = 0; i < vdev->nr_vectors; i++) {
741 if (vdev->msi_vectors[i].use) {
742 vfio_msix_vector_release(&vdev->pdev, i);
f4d45d47 743 msix_vector_unuse(&vdev->pdev, i);
3e40ba0f
AW
744 }
745 }
746
fd704adc 747 if (vdev->nr_vectors) {
5546a621 748 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
fd704adc
AW
749 }
750
0de70dc7 751 vfio_msi_disable_common(vdev);
fd704adc 752
95239e16
AW
753 memset(vdev->msix->pending, 0,
754 BITS_TO_LONGS(vdev->msix->entries) * sizeof(unsigned long));
755
0de70dc7 756 trace_vfio_msix_disable(vdev->vbasedev.name);
fd704adc
AW
757}
758
0de70dc7 759static void vfio_msi_disable(VFIOPCIDevice *vdev)
65501a74 760{
5546a621 761 vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSI_IRQ_INDEX);
0de70dc7 762 vfio_msi_disable_common(vdev);
65501a74 763
0de70dc7 764 trace_vfio_msi_disable(vdev->vbasedev.name);
65501a74
AW
765}
766
9ee27d73 767static void vfio_update_msi(VFIOPCIDevice *vdev)
c7679d45
AW
768{
769 int i;
770
771 for (i = 0; i < vdev->nr_vectors; i++) {
772 VFIOMSIVector *vector = &vdev->msi_vectors[i];
773 MSIMessage msg;
774
775 if (!vector->use || vector->virq < 0) {
776 continue;
777 }
778
779 msg = msi_get_message(&vdev->pdev, i);
dc9f06ca 780 vfio_update_kvm_msi_virq(vector, msg, &vdev->pdev);
c7679d45
AW
781 }
782}
783
9ee27d73 784static void vfio_pci_load_rom(VFIOPCIDevice *vdev)
6f864e6e 785{
46900226 786 struct vfio_region_info *reg_info;
6f864e6e
AW
787 uint64_t size;
788 off_t off = 0;
7d489dcd 789 ssize_t bytes;
6f864e6e 790
46900226
AW
791 if (vfio_get_region_info(&vdev->vbasedev,
792 VFIO_PCI_ROM_REGION_INDEX, &reg_info)) {
6f864e6e
AW
793 error_report("vfio: Error getting ROM info: %m");
794 return;
795 }
796
46900226
AW
797 trace_vfio_pci_load_rom(vdev->vbasedev.name, (unsigned long)reg_info->size,
798 (unsigned long)reg_info->offset,
799 (unsigned long)reg_info->flags);
800
801 vdev->rom_size = size = reg_info->size;
802 vdev->rom_offset = reg_info->offset;
6f864e6e 803
46900226 804 g_free(reg_info);
6f864e6e
AW
805
806 if (!vdev->rom_size) {
e638073c 807 vdev->rom_read_failed = true;
d20b43df 808 error_report("vfio-pci: Cannot read device rom at "
df92ee44 809 "%s", vdev->vbasedev.name);
d20b43df
BD
810 error_printf("Device option ROM contents are probably invalid "
811 "(check dmesg).\nSkip option ROM probe with rombar=0, "
812 "or load from file with romfile=\n");
6f864e6e
AW
813 return;
814 }
815
816 vdev->rom = g_malloc(size);
817 memset(vdev->rom, 0xff, size);
818
819 while (size) {
5546a621
EA
820 bytes = pread(vdev->vbasedev.fd, vdev->rom + off,
821 size, vdev->rom_offset + off);
6f864e6e
AW
822 if (bytes == 0) {
823 break;
824 } else if (bytes > 0) {
825 off += bytes;
826 size -= bytes;
827 } else {
828 if (errno == EINTR || errno == EAGAIN) {
829 continue;
830 }
831 error_report("vfio: Error reading device ROM: %m");
832 break;
833 }
834 }
e2e5ee9c
AW
835
836 /*
837 * Test the ROM signature against our device, if the vendor is correct
838 * but the device ID doesn't match, store the correct device ID and
839 * recompute the checksum. Intel IGD devices need this and are known
840 * to have bogus checksums so we can't simply adjust the checksum.
841 */
842 if (pci_get_word(vdev->rom) == 0xaa55 &&
843 pci_get_word(vdev->rom + 0x18) + 8 < vdev->rom_size &&
844 !memcmp(vdev->rom + pci_get_word(vdev->rom + 0x18), "PCIR", 4)) {
845 uint16_t vid, did;
846
847 vid = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 4);
848 did = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6);
849
850 if (vid == vdev->vendor_id && did != vdev->device_id) {
851 int i;
852 uint8_t csum, *data = vdev->rom;
853
854 pci_set_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6,
855 vdev->device_id);
856 data[6] = 0;
857
858 for (csum = 0, i = 0; i < vdev->rom_size; i++) {
859 csum += data[i];
860 }
861
862 data[6] = -csum;
863 }
864 }
6f864e6e
AW
865}
866
867static uint64_t vfio_rom_read(void *opaque, hwaddr addr, unsigned size)
868{
9ee27d73 869 VFIOPCIDevice *vdev = opaque;
75bd0c72
ND
870 union {
871 uint8_t byte;
872 uint16_t word;
873 uint32_t dword;
874 uint64_t qword;
875 } val;
876 uint64_t data = 0;
6f864e6e
AW
877
878 /* Load the ROM lazily when the guest tries to read it */
db01eedb 879 if (unlikely(!vdev->rom && !vdev->rom_read_failed)) {
6f864e6e
AW
880 vfio_pci_load_rom(vdev);
881 }
882
6758008e 883 memcpy(&val, vdev->rom + addr,
6f864e6e
AW
884 (addr < vdev->rom_size) ? MIN(size, vdev->rom_size - addr) : 0);
885
75bd0c72
ND
886 switch (size) {
887 case 1:
888 data = val.byte;
889 break;
890 case 2:
891 data = le16_to_cpu(val.word);
892 break;
893 case 4:
894 data = le32_to_cpu(val.dword);
895 break;
896 default:
897 hw_error("vfio: unsupported read size, %d bytes\n", size);
898 break;
899 }
900
df92ee44 901 trace_vfio_rom_read(vdev->vbasedev.name, addr, size, data);
6f864e6e 902
75bd0c72 903 return data;
6f864e6e
AW
904}
905
64fa25a0
AW
906static void vfio_rom_write(void *opaque, hwaddr addr,
907 uint64_t data, unsigned size)
908{
909}
910
6f864e6e
AW
911static const MemoryRegionOps vfio_rom_ops = {
912 .read = vfio_rom_read,
64fa25a0 913 .write = vfio_rom_write,
6758008e 914 .endianness = DEVICE_LITTLE_ENDIAN,
6f864e6e
AW
915};
916
9ee27d73 917static void vfio_pci_size_rom(VFIOPCIDevice *vdev)
6f864e6e 918{
b1c50c5f 919 uint32_t orig, size = cpu_to_le32((uint32_t)PCI_ROM_ADDRESS_MASK);
6f864e6e 920 off_t offset = vdev->config_offset + PCI_ROM_ADDRESS;
4b943029 921 DeviceState *dev = DEVICE(vdev);
062ed5d8 922 char *name;
5546a621 923 int fd = vdev->vbasedev.fd;
6f864e6e
AW
924
925 if (vdev->pdev.romfile || !vdev->pdev.rom_bar) {
4b943029
BD
926 /* Since pci handles romfile, just print a message and return */
927 if (vfio_blacklist_opt_rom(vdev) && vdev->pdev.romfile) {
7df9381b
AW
928 error_printf("Warning : Device at %s is known to cause system instability issues during option rom execution. Proceeding anyway since user specified romfile\n",
929 vdev->vbasedev.name);
4b943029 930 }
6f864e6e
AW
931 return;
932 }
933
934 /*
935 * Use the same size ROM BAR as the physical device. The contents
936 * will get filled in later when the guest tries to read it.
937 */
5546a621
EA
938 if (pread(fd, &orig, 4, offset) != 4 ||
939 pwrite(fd, &size, 4, offset) != 4 ||
940 pread(fd, &size, 4, offset) != 4 ||
941 pwrite(fd, &orig, 4, offset) != 4) {
7df9381b 942 error_report("%s(%s) failed: %m", __func__, vdev->vbasedev.name);
6f864e6e
AW
943 return;
944 }
945
b1c50c5f 946 size = ~(le32_to_cpu(size) & PCI_ROM_ADDRESS_MASK) + 1;
6f864e6e
AW
947
948 if (!size) {
949 return;
950 }
951
4b943029
BD
952 if (vfio_blacklist_opt_rom(vdev)) {
953 if (dev->opts && qemu_opt_get(dev->opts, "rombar")) {
7df9381b
AW
954 error_printf("Warning : Device at %s is known to cause system instability issues during option rom execution. Proceeding anyway since user specified non zero value for rombar\n",
955 vdev->vbasedev.name);
4b943029 956 } else {
7df9381b
AW
957 error_printf("Warning : Rom loading for device at %s has been disabled due to system instability issues. Specify rombar=1 or romfile to force\n",
958 vdev->vbasedev.name);
4b943029
BD
959 return;
960 }
961 }
962
df92ee44 963 trace_vfio_pci_size_rom(vdev->vbasedev.name, size);
6f864e6e 964
062ed5d8 965 name = g_strdup_printf("vfio[%s].rom", vdev->vbasedev.name);
6f864e6e
AW
966
967 memory_region_init_io(&vdev->pdev.rom, OBJECT(vdev),
968 &vfio_rom_ops, vdev, name, size);
062ed5d8 969 g_free(name);
6f864e6e
AW
970
971 pci_register_bar(&vdev->pdev, PCI_ROM_SLOT,
972 PCI_BASE_ADDRESS_SPACE_MEMORY, &vdev->pdev.rom);
973
974 vdev->pdev.has_rom = true;
e638073c 975 vdev->rom_read_failed = false;
6f864e6e
AW
976}
977
c00d61d8 978void vfio_vga_write(void *opaque, hwaddr addr,
f15689c7
AW
979 uint64_t data, unsigned size)
980{
981 VFIOVGARegion *region = opaque;
982 VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
983 union {
984 uint8_t byte;
985 uint16_t word;
986 uint32_t dword;
987 uint64_t qword;
988 } buf;
989 off_t offset = vga->fd_offset + region->offset + addr;
990
991 switch (size) {
992 case 1:
993 buf.byte = data;
994 break;
995 case 2:
996 buf.word = cpu_to_le16(data);
997 break;
998 case 4:
999 buf.dword = cpu_to_le32(data);
1000 break;
1001 default:
4e505ddd 1002 hw_error("vfio: unsupported write size, %d bytes", size);
f15689c7
AW
1003 break;
1004 }
1005
1006 if (pwrite(vga->fd, &buf, size, offset) != size) {
1007 error_report("%s(,0x%"HWADDR_PRIx", 0x%"PRIx64", %d) failed: %m",
1008 __func__, region->offset + addr, data, size);
1009 }
1010
385f57cf 1011 trace_vfio_vga_write(region->offset + addr, data, size);
f15689c7
AW
1012}
1013
c00d61d8 1014uint64_t vfio_vga_read(void *opaque, hwaddr addr, unsigned size)
f15689c7
AW
1015{
1016 VFIOVGARegion *region = opaque;
1017 VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
1018 union {
1019 uint8_t byte;
1020 uint16_t word;
1021 uint32_t dword;
1022 uint64_t qword;
1023 } buf;
1024 uint64_t data = 0;
1025 off_t offset = vga->fd_offset + region->offset + addr;
1026
1027 if (pread(vga->fd, &buf, size, offset) != size) {
1028 error_report("%s(,0x%"HWADDR_PRIx", %d) failed: %m",
1029 __func__, region->offset + addr, size);
1030 return (uint64_t)-1;
1031 }
1032
1033 switch (size) {
1034 case 1:
1035 data = buf.byte;
1036 break;
1037 case 2:
1038 data = le16_to_cpu(buf.word);
1039 break;
1040 case 4:
1041 data = le32_to_cpu(buf.dword);
1042 break;
1043 default:
4e505ddd 1044 hw_error("vfio: unsupported read size, %d bytes", size);
f15689c7
AW
1045 break;
1046 }
1047
385f57cf 1048 trace_vfio_vga_read(region->offset + addr, size, data);
f15689c7
AW
1049
1050 return data;
1051}
1052
1053static const MemoryRegionOps vfio_vga_ops = {
1054 .read = vfio_vga_read,
1055 .write = vfio_vga_write,
1056 .endianness = DEVICE_LITTLE_ENDIAN,
1057};
1058
65501a74
AW
1059/*
1060 * PCI config space
1061 */
c00d61d8 1062uint32_t vfio_pci_read_config(PCIDevice *pdev, uint32_t addr, int len)
65501a74 1063{
9ee27d73 1064 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
4b5d5e87 1065 uint32_t emu_bits = 0, emu_val = 0, phys_val = 0, val;
65501a74 1066
4b5d5e87
AW
1067 memcpy(&emu_bits, vdev->emulated_config_bits + addr, len);
1068 emu_bits = le32_to_cpu(emu_bits);
65501a74 1069
4b5d5e87
AW
1070 if (emu_bits) {
1071 emu_val = pci_default_read_config(pdev, addr, len);
1072 }
1073
1074 if (~emu_bits & (0xffffffffU >> (32 - len * 8))) {
1075 ssize_t ret;
1076
5546a621
EA
1077 ret = pread(vdev->vbasedev.fd, &phys_val, len,
1078 vdev->config_offset + addr);
4b5d5e87 1079 if (ret != len) {
7df9381b
AW
1080 error_report("%s(%s, 0x%x, 0x%x) failed: %m",
1081 __func__, vdev->vbasedev.name, addr, len);
65501a74
AW
1082 return -errno;
1083 }
4b5d5e87 1084 phys_val = le32_to_cpu(phys_val);
65501a74
AW
1085 }
1086
4b5d5e87 1087 val = (emu_val & emu_bits) | (phys_val & ~emu_bits);
65501a74 1088
df92ee44 1089 trace_vfio_pci_read_config(vdev->vbasedev.name, addr, len, val);
65501a74
AW
1090
1091 return val;
1092}
1093
c00d61d8
AW
1094void vfio_pci_write_config(PCIDevice *pdev,
1095 uint32_t addr, uint32_t val, int len)
65501a74 1096{
9ee27d73 1097 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74
AW
1098 uint32_t val_le = cpu_to_le32(val);
1099
df92ee44 1100 trace_vfio_pci_write_config(vdev->vbasedev.name, addr, val, len);
65501a74
AW
1101
1102 /* Write everything to VFIO, let it filter out what we can't write */
5546a621
EA
1103 if (pwrite(vdev->vbasedev.fd, &val_le, len, vdev->config_offset + addr)
1104 != len) {
7df9381b
AW
1105 error_report("%s(%s, 0x%x, 0x%x, 0x%x) failed: %m",
1106 __func__, vdev->vbasedev.name, addr, val, len);
65501a74
AW
1107 }
1108
65501a74
AW
1109 /* MSI/MSI-X Enabling/Disabling */
1110 if (pdev->cap_present & QEMU_PCI_CAP_MSI &&
1111 ranges_overlap(addr, len, pdev->msi_cap, vdev->msi_cap_size)) {
1112 int is_enabled, was_enabled = msi_enabled(pdev);
1113
1114 pci_default_write_config(pdev, addr, val, len);
1115
1116 is_enabled = msi_enabled(pdev);
1117
c7679d45
AW
1118 if (!was_enabled) {
1119 if (is_enabled) {
0de70dc7 1120 vfio_msi_enable(vdev);
c7679d45
AW
1121 }
1122 } else {
1123 if (!is_enabled) {
0de70dc7 1124 vfio_msi_disable(vdev);
c7679d45
AW
1125 } else {
1126 vfio_update_msi(vdev);
1127 }
65501a74 1128 }
4b5d5e87 1129 } else if (pdev->cap_present & QEMU_PCI_CAP_MSIX &&
65501a74
AW
1130 ranges_overlap(addr, len, pdev->msix_cap, MSIX_CAP_LENGTH)) {
1131 int is_enabled, was_enabled = msix_enabled(pdev);
1132
1133 pci_default_write_config(pdev, addr, val, len);
1134
1135 is_enabled = msix_enabled(pdev);
1136
1137 if (!was_enabled && is_enabled) {
0de70dc7 1138 vfio_msix_enable(vdev);
65501a74 1139 } else if (was_enabled && !is_enabled) {
0de70dc7 1140 vfio_msix_disable(vdev);
65501a74 1141 }
4b5d5e87
AW
1142 } else {
1143 /* Write everything to QEMU to keep emulated bits correct */
1144 pci_default_write_config(pdev, addr, val, len);
65501a74
AW
1145 }
1146}
1147
65501a74
AW
1148/*
1149 * Interrupt setup
1150 */
9ee27d73 1151static void vfio_disable_interrupts(VFIOPCIDevice *vdev)
65501a74 1152{
b3e27c3a
AW
1153 /*
1154 * More complicated than it looks. Disabling MSI/X transitions the
1155 * device to INTx mode (if supported). Therefore we need to first
1156 * disable MSI/X and then cleanup by disabling INTx.
1157 */
1158 if (vdev->interrupt == VFIO_INT_MSIX) {
0de70dc7 1159 vfio_msix_disable(vdev);
b3e27c3a 1160 } else if (vdev->interrupt == VFIO_INT_MSI) {
0de70dc7 1161 vfio_msi_disable(vdev);
b3e27c3a
AW
1162 }
1163
1164 if (vdev->interrupt == VFIO_INT_INTx) {
870cb6f1 1165 vfio_intx_disable(vdev);
65501a74
AW
1166 }
1167}
1168
0de70dc7 1169static int vfio_msi_setup(VFIOPCIDevice *vdev, int pos)
65501a74
AW
1170{
1171 uint16_t ctrl;
1172 bool msi_64bit, msi_maskbit;
1173 int ret, entries;
1174
5546a621 1175 if (pread(vdev->vbasedev.fd, &ctrl, sizeof(ctrl),
65501a74
AW
1176 vdev->config_offset + pos + PCI_CAP_FLAGS) != sizeof(ctrl)) {
1177 return -errno;
1178 }
1179 ctrl = le16_to_cpu(ctrl);
1180
1181 msi_64bit = !!(ctrl & PCI_MSI_FLAGS_64BIT);
1182 msi_maskbit = !!(ctrl & PCI_MSI_FLAGS_MASKBIT);
1183 entries = 1 << ((ctrl & PCI_MSI_FLAGS_QMASK) >> 1);
1184
0de70dc7 1185 trace_vfio_msi_setup(vdev->vbasedev.name, pos);
65501a74
AW
1186
1187 ret = msi_init(&vdev->pdev, pos, entries, msi_64bit, msi_maskbit);
1188 if (ret < 0) {
e43b9a5a
AW
1189 if (ret == -ENOTSUP) {
1190 return 0;
1191 }
312fd5f2 1192 error_report("vfio: msi_init failed");
65501a74
AW
1193 return ret;
1194 }
1195 vdev->msi_cap_size = 0xa + (msi_maskbit ? 0xa : 0) + (msi_64bit ? 0x4 : 0);
1196
1197 return 0;
1198}
1199
db0da029
AW
1200static void vfio_pci_fixup_msix_region(VFIOPCIDevice *vdev)
1201{
1202 off_t start, end;
1203 VFIORegion *region = &vdev->bars[vdev->msix->table_bar].region;
1204
1205 /*
1206 * We expect to find a single mmap covering the whole BAR, anything else
1207 * means it's either unsupported or already setup.
1208 */
1209 if (region->nr_mmaps != 1 || region->mmaps[0].offset ||
1210 region->size != region->mmaps[0].size) {
1211 return;
1212 }
1213
1214 /* MSI-X table start and end aligned to host page size */
1215 start = vdev->msix->table_offset & qemu_real_host_page_mask;
1216 end = REAL_HOST_PAGE_ALIGN((uint64_t)vdev->msix->table_offset +
1217 (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE));
1218
1219 /*
1220 * Does the MSI-X table cover the beginning of the BAR? The whole BAR?
1221 * NB - Host page size is necessarily a power of two and so is the PCI
1222 * BAR (not counting EA yet), therefore if we have host page aligned
1223 * @start and @end, then any remainder of the BAR before or after those
1224 * must be at least host page sized and therefore mmap'able.
1225 */
1226 if (!start) {
1227 if (end >= region->size) {
1228 region->nr_mmaps = 0;
1229 g_free(region->mmaps);
1230 region->mmaps = NULL;
1231 trace_vfio_msix_fixup(vdev->vbasedev.name,
1232 vdev->msix->table_bar, 0, 0);
1233 } else {
1234 region->mmaps[0].offset = end;
1235 region->mmaps[0].size = region->size - end;
1236 trace_vfio_msix_fixup(vdev->vbasedev.name,
1237 vdev->msix->table_bar, region->mmaps[0].offset,
1238 region->mmaps[0].offset + region->mmaps[0].size);
1239 }
1240
1241 /* Maybe it's aligned at the end of the BAR */
1242 } else if (end >= region->size) {
1243 region->mmaps[0].size = start;
1244 trace_vfio_msix_fixup(vdev->vbasedev.name,
1245 vdev->msix->table_bar, region->mmaps[0].offset,
1246 region->mmaps[0].offset + region->mmaps[0].size);
1247
1248 /* Otherwise it must split the BAR */
1249 } else {
1250 region->nr_mmaps = 2;
1251 region->mmaps = g_renew(VFIOMmap, region->mmaps, 2);
1252
1253 memcpy(&region->mmaps[1], &region->mmaps[0], sizeof(VFIOMmap));
1254
1255 region->mmaps[0].size = start;
1256 trace_vfio_msix_fixup(vdev->vbasedev.name,
1257 vdev->msix->table_bar, region->mmaps[0].offset,
1258 region->mmaps[0].offset + region->mmaps[0].size);
1259
1260 region->mmaps[1].offset = end;
1261 region->mmaps[1].size = region->size - end;
1262 trace_vfio_msix_fixup(vdev->vbasedev.name,
1263 vdev->msix->table_bar, region->mmaps[1].offset,
1264 region->mmaps[1].offset + region->mmaps[1].size);
1265 }
1266}
1267
65501a74
AW
1268/*
1269 * We don't have any control over how pci_add_capability() inserts
1270 * capabilities into the chain. In order to setup MSI-X we need a
1271 * MemoryRegion for the BAR. In order to setup the BAR and not
1272 * attempt to mmap the MSI-X table area, which VFIO won't allow, we
1273 * need to first look for where the MSI-X table lives. So we
1274 * unfortunately split MSI-X setup across two functions.
1275 */
0de70dc7 1276static int vfio_msix_early_setup(VFIOPCIDevice *vdev)
65501a74
AW
1277{
1278 uint8_t pos;
1279 uint16_t ctrl;
1280 uint32_t table, pba;
5546a621 1281 int fd = vdev->vbasedev.fd;
b5bd049f 1282 VFIOMSIXInfo *msix;
65501a74
AW
1283
1284 pos = pci_find_capability(&vdev->pdev, PCI_CAP_ID_MSIX);
1285 if (!pos) {
1286 return 0;
1287 }
1288
5546a621 1289 if (pread(fd, &ctrl, sizeof(ctrl),
b58b17f7 1290 vdev->config_offset + pos + PCI_MSIX_FLAGS) != sizeof(ctrl)) {
65501a74
AW
1291 return -errno;
1292 }
1293
5546a621 1294 if (pread(fd, &table, sizeof(table),
65501a74
AW
1295 vdev->config_offset + pos + PCI_MSIX_TABLE) != sizeof(table)) {
1296 return -errno;
1297 }
1298
5546a621 1299 if (pread(fd, &pba, sizeof(pba),
65501a74
AW
1300 vdev->config_offset + pos + PCI_MSIX_PBA) != sizeof(pba)) {
1301 return -errno;
1302 }
1303
1304 ctrl = le16_to_cpu(ctrl);
1305 table = le32_to_cpu(table);
1306 pba = le32_to_cpu(pba);
1307
b5bd049f
AW
1308 msix = g_malloc0(sizeof(*msix));
1309 msix->table_bar = table & PCI_MSIX_FLAGS_BIRMASK;
1310 msix->table_offset = table & ~PCI_MSIX_FLAGS_BIRMASK;
1311 msix->pba_bar = pba & PCI_MSIX_FLAGS_BIRMASK;
1312 msix->pba_offset = pba & ~PCI_MSIX_FLAGS_BIRMASK;
1313 msix->entries = (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
65501a74 1314
43302969
GL
1315 /*
1316 * Test the size of the pba_offset variable and catch if it extends outside
1317 * of the specified BAR. If it is the case, we need to apply a hardware
1318 * specific quirk if the device is known or we have a broken configuration.
1319 */
b5bd049f 1320 if (msix->pba_offset >= vdev->bars[msix->pba_bar].region.size) {
43302969
GL
1321 /*
1322 * Chelsio T5 Virtual Function devices are encoded as 0x58xx for T5
1323 * adapters. The T5 hardware returns an incorrect value of 0x8000 for
1324 * the VF PBA offset while the BAR itself is only 8k. The correct value
1325 * is 0x1000, so we hard code that here.
1326 */
ff635e37
AW
1327 if (vdev->vendor_id == PCI_VENDOR_ID_CHELSIO &&
1328 (vdev->device_id & 0xff00) == 0x5800) {
b5bd049f 1329 msix->pba_offset = 0x1000;
43302969
GL
1330 } else {
1331 error_report("vfio: Hardware reports invalid configuration, "
1332 "MSIX PBA outside of specified BAR");
b5bd049f 1333 g_free(msix);
43302969
GL
1334 return -EINVAL;
1335 }
1336 }
1337
0de70dc7 1338 trace_vfio_msix_early_setup(vdev->vbasedev.name, pos, msix->table_bar,
b5bd049f
AW
1339 msix->table_offset, msix->entries);
1340 vdev->msix = msix;
65501a74 1341
db0da029
AW
1342 vfio_pci_fixup_msix_region(vdev);
1343
65501a74
AW
1344 return 0;
1345}
1346
0de70dc7 1347static int vfio_msix_setup(VFIOPCIDevice *vdev, int pos)
65501a74
AW
1348{
1349 int ret;
1350
95239e16
AW
1351 vdev->msix->pending = g_malloc0(BITS_TO_LONGS(vdev->msix->entries) *
1352 sizeof(unsigned long));
65501a74 1353 ret = msix_init(&vdev->pdev, vdev->msix->entries,
db0da029 1354 vdev->bars[vdev->msix->table_bar].region.mem,
65501a74 1355 vdev->msix->table_bar, vdev->msix->table_offset,
db0da029 1356 vdev->bars[vdev->msix->pba_bar].region.mem,
65501a74
AW
1357 vdev->msix->pba_bar, vdev->msix->pba_offset, pos);
1358 if (ret < 0) {
e43b9a5a
AW
1359 if (ret == -ENOTSUP) {
1360 return 0;
1361 }
312fd5f2 1362 error_report("vfio: msix_init failed");
65501a74
AW
1363 return ret;
1364 }
1365
95239e16
AW
1366 /*
1367 * The PCI spec suggests that devices provide additional alignment for
1368 * MSI-X structures and avoid overlapping non-MSI-X related registers.
1369 * For an assigned device, this hopefully means that emulation of MSI-X
1370 * structures does not affect the performance of the device. If devices
1371 * fail to provide that alignment, a significant performance penalty may
1372 * result, for instance Mellanox MT27500 VFs:
1373 * http://www.spinics.net/lists/kvm/msg125881.html
1374 *
1375 * The PBA is simply not that important for such a serious regression and
1376 * most drivers do not appear to look at it. The solution for this is to
1377 * disable the PBA MemoryRegion unless it's being used. We disable it
1378 * here and only enable it if a masked vector fires through QEMU. As the
1379 * vector-use notifier is called, which occurs on unmask, we test whether
1380 * PBA emulation is needed and again disable if not.
1381 */
1382 memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
1383
65501a74
AW
1384 return 0;
1385}
1386
9ee27d73 1387static void vfio_teardown_msi(VFIOPCIDevice *vdev)
65501a74
AW
1388{
1389 msi_uninit(&vdev->pdev);
1390
1391 if (vdev->msix) {
a664477d 1392 msix_uninit(&vdev->pdev,
db0da029
AW
1393 vdev->bars[vdev->msix->table_bar].region.mem,
1394 vdev->bars[vdev->msix->pba_bar].region.mem);
95239e16 1395 g_free(vdev->msix->pending);
65501a74
AW
1396 }
1397}
1398
1399/*
1400 * Resource setup
1401 */
9ee27d73 1402static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled)
65501a74
AW
1403{
1404 int i;
1405
1406 for (i = 0; i < PCI_ROM_SLOT; i++) {
db0da029 1407 vfio_region_mmaps_set_enabled(&vdev->bars[i].region, enabled);
65501a74
AW
1408 }
1409}
1410
2d82f8a3 1411static void vfio_bar_setup(VFIOPCIDevice *vdev, int nr)
65501a74
AW
1412{
1413 VFIOBAR *bar = &vdev->bars[nr];
1414
65501a74
AW
1415 uint32_t pci_bar;
1416 uint8_t type;
1417 int ret;
1418
1419 /* Skip both unimplemented BARs and the upper half of 64bit BARS. */
2d82f8a3 1420 if (!bar->region.size) {
65501a74
AW
1421 return;
1422 }
1423
65501a74 1424 /* Determine what type of BAR this is for registration */
5546a621 1425 ret = pread(vdev->vbasedev.fd, &pci_bar, sizeof(pci_bar),
65501a74
AW
1426 vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr));
1427 if (ret != sizeof(pci_bar)) {
312fd5f2 1428 error_report("vfio: Failed to read BAR %d (%m)", nr);
65501a74
AW
1429 return;
1430 }
1431
1432 pci_bar = le32_to_cpu(pci_bar);
39360f0b
AW
1433 bar->ioport = (pci_bar & PCI_BASE_ADDRESS_SPACE_IO);
1434 bar->mem64 = bar->ioport ? 0 : (pci_bar & PCI_BASE_ADDRESS_MEM_TYPE_64);
1435 type = pci_bar & (bar->ioport ? ~PCI_BASE_ADDRESS_IO_MASK :
1436 ~PCI_BASE_ADDRESS_MEM_MASK);
65501a74 1437
db0da029
AW
1438 if (vfio_region_mmap(&bar->region)) {
1439 error_report("Failed to mmap %s BAR %d. Performance may be slow",
1440 vdev->vbasedev.name, nr);
65501a74 1441 }
7076eabc
AW
1442
1443 vfio_bar_quirk_setup(vdev, nr);
2d82f8a3
AW
1444
1445 pci_register_bar(&vdev->pdev, nr, type, bar->region.mem);
65501a74
AW
1446}
1447
2d82f8a3 1448static void vfio_bars_setup(VFIOPCIDevice *vdev)
65501a74
AW
1449{
1450 int i;
1451
1452 for (i = 0; i < PCI_ROM_SLOT; i++) {
2d82f8a3 1453 vfio_bar_setup(vdev, i);
65501a74 1454 }
f15689c7 1455
2d82f8a3
AW
1456 if (vdev->vga) {
1457 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
3c161542 1458 OBJECT(vdev), &vfio_vga_ops,
2d82f8a3 1459 &vdev->vga->region[QEMU_PCI_VGA_MEM],
f15689c7
AW
1460 "vfio-vga-mmio@0xa0000",
1461 QEMU_PCI_VGA_MEM_SIZE);
2d82f8a3 1462 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
3c161542 1463 OBJECT(vdev), &vfio_vga_ops,
2d82f8a3 1464 &vdev->vga->region[QEMU_PCI_VGA_IO_LO],
f15689c7
AW
1465 "vfio-vga-io@0x3b0",
1466 QEMU_PCI_VGA_IO_LO_SIZE);
2d82f8a3 1467 memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem,
3c161542 1468 OBJECT(vdev), &vfio_vga_ops,
2d82f8a3 1469 &vdev->vga->region[QEMU_PCI_VGA_IO_HI],
f15689c7
AW
1470 "vfio-vga-io@0x3c0",
1471 QEMU_PCI_VGA_IO_HI_SIZE);
1472
2d82f8a3
AW
1473 pci_register_vga(&vdev->pdev, &vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
1474 &vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
1475 &vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem);
7076eabc 1476 vfio_vga_quirk_setup(vdev);
f15689c7 1477 }
65501a74
AW
1478}
1479
2d82f8a3 1480static void vfio_bars_exit(VFIOPCIDevice *vdev)
65501a74
AW
1481{
1482 int i;
1483
1484 for (i = 0; i < PCI_ROM_SLOT; i++) {
2d82f8a3
AW
1485 vfio_bar_quirk_exit(vdev, i);
1486 vfio_region_exit(&vdev->bars[i].region);
65501a74 1487 }
f15689c7 1488
2d82f8a3 1489 if (vdev->vga) {
f15689c7 1490 pci_unregister_vga(&vdev->pdev);
2d82f8a3 1491 vfio_vga_quirk_exit(vdev);
f15689c7 1492 }
65501a74
AW
1493}
1494
2d82f8a3 1495static void vfio_bars_finalize(VFIOPCIDevice *vdev)
ba5e6bfa
PB
1496{
1497 int i;
1498
1499 for (i = 0; i < PCI_ROM_SLOT; i++) {
2d82f8a3
AW
1500 vfio_bar_quirk_finalize(vdev, i);
1501 vfio_region_finalize(&vdev->bars[i].region);
ba5e6bfa
PB
1502 }
1503
2d82f8a3
AW
1504 if (vdev->vga) {
1505 vfio_vga_quirk_finalize(vdev);
1506 for (i = 0; i < ARRAY_SIZE(vdev->vga->region); i++) {
1507 object_unparent(OBJECT(&vdev->vga->region[i].mem));
1508 }
1509 g_free(vdev->vga);
ba5e6bfa
PB
1510 }
1511}
1512
65501a74
AW
1513/*
1514 * General setup
1515 */
1516static uint8_t vfio_std_cap_max_size(PCIDevice *pdev, uint8_t pos)
1517{
88caf177
CF
1518 uint8_t tmp;
1519 uint16_t next = PCI_CONFIG_SPACE_SIZE;
65501a74
AW
1520
1521 for (tmp = pdev->config[PCI_CAPABILITY_LIST]; tmp;
3fc1c182 1522 tmp = pdev->config[tmp + PCI_CAP_LIST_NEXT]) {
65501a74
AW
1523 if (tmp > pos && tmp < next) {
1524 next = tmp;
1525 }
1526 }
1527
1528 return next - pos;
1529}
1530
96adc5c7
AW
1531static void vfio_set_word_bits(uint8_t *buf, uint16_t val, uint16_t mask)
1532{
1533 pci_set_word(buf, (pci_get_word(buf) & ~mask) | val);
1534}
1535
9ee27d73 1536static void vfio_add_emulated_word(VFIOPCIDevice *vdev, int pos,
96adc5c7
AW
1537 uint16_t val, uint16_t mask)
1538{
1539 vfio_set_word_bits(vdev->pdev.config + pos, val, mask);
1540 vfio_set_word_bits(vdev->pdev.wmask + pos, ~mask, mask);
1541 vfio_set_word_bits(vdev->emulated_config_bits + pos, mask, mask);
1542}
1543
1544static void vfio_set_long_bits(uint8_t *buf, uint32_t val, uint32_t mask)
1545{
1546 pci_set_long(buf, (pci_get_long(buf) & ~mask) | val);
1547}
1548
9ee27d73 1549static void vfio_add_emulated_long(VFIOPCIDevice *vdev, int pos,
96adc5c7
AW
1550 uint32_t val, uint32_t mask)
1551{
1552 vfio_set_long_bits(vdev->pdev.config + pos, val, mask);
1553 vfio_set_long_bits(vdev->pdev.wmask + pos, ~mask, mask);
1554 vfio_set_long_bits(vdev->emulated_config_bits + pos, mask, mask);
1555}
1556
9ee27d73 1557static int vfio_setup_pcie_cap(VFIOPCIDevice *vdev, int pos, uint8_t size)
96adc5c7
AW
1558{
1559 uint16_t flags;
1560 uint8_t type;
1561
1562 flags = pci_get_word(vdev->pdev.config + pos + PCI_CAP_FLAGS);
1563 type = (flags & PCI_EXP_FLAGS_TYPE) >> 4;
1564
1565 if (type != PCI_EXP_TYPE_ENDPOINT &&
1566 type != PCI_EXP_TYPE_LEG_END &&
1567 type != PCI_EXP_TYPE_RC_END) {
1568
1569 error_report("vfio: Assignment of PCIe type 0x%x "
1570 "devices is not currently supported", type);
1571 return -EINVAL;
1572 }
1573
1574 if (!pci_bus_is_express(vdev->pdev.bus)) {
0282abf0
AW
1575 PCIBus *bus = vdev->pdev.bus;
1576 PCIDevice *bridge;
1577
96adc5c7 1578 /*
0282abf0
AW
1579 * Traditionally PCI device assignment exposes the PCIe capability
1580 * as-is on non-express buses. The reason being that some drivers
1581 * simply assume that it's there, for example tg3. However when
1582 * we're running on a native PCIe machine type, like Q35, we need
1583 * to hide the PCIe capability. The reason for this is twofold;
1584 * first Windows guests get a Code 10 error when the PCIe capability
1585 * is exposed in this configuration. Therefore express devices won't
1586 * work at all unless they're attached to express buses in the VM.
1587 * Second, a native PCIe machine introduces the possibility of fine
1588 * granularity IOMMUs supporting both translation and isolation.
1589 * Guest code to discover the IOMMU visibility of a device, such as
1590 * IOMMU grouping code on Linux, is very aware of device types and
1591 * valid transitions between bus types. An express device on a non-
1592 * express bus is not a valid combination on bare metal systems.
1593 *
1594 * Drivers that require a PCIe capability to make the device
1595 * functional are simply going to need to have their devices placed
1596 * on a PCIe bus in the VM.
96adc5c7 1597 */
0282abf0
AW
1598 while (!pci_bus_is_root(bus)) {
1599 bridge = pci_bridge_get_device(bus);
1600 bus = bridge->bus;
1601 }
1602
1603 if (pci_bus_is_express(bus)) {
1604 return 0;
1605 }
1606
96adc5c7
AW
1607 } else if (pci_bus_is_root(vdev->pdev.bus)) {
1608 /*
1609 * On a Root Complex bus Endpoints become Root Complex Integrated
1610 * Endpoints, which changes the type and clears the LNK & LNK2 fields.
1611 */
1612 if (type == PCI_EXP_TYPE_ENDPOINT) {
1613 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1614 PCI_EXP_TYPE_RC_END << 4,
1615 PCI_EXP_FLAGS_TYPE);
1616
1617 /* Link Capabilities, Status, and Control goes away */
1618 if (size > PCI_EXP_LNKCTL) {
1619 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP, 0, ~0);
1620 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
1621 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA, 0, ~0);
1622
1623#ifndef PCI_EXP_LNKCAP2
1624#define PCI_EXP_LNKCAP2 44
1625#endif
1626#ifndef PCI_EXP_LNKSTA2
1627#define PCI_EXP_LNKSTA2 50
1628#endif
1629 /* Link 2 Capabilities, Status, and Control goes away */
1630 if (size > PCI_EXP_LNKCAP2) {
1631 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP2, 0, ~0);
1632 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL2, 0, ~0);
1633 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA2, 0, ~0);
1634 }
1635 }
1636
1637 } else if (type == PCI_EXP_TYPE_LEG_END) {
1638 /*
1639 * Legacy endpoints don't belong on the root complex. Windows
1640 * seems to be happier with devices if we skip the capability.
1641 */
1642 return 0;
1643 }
1644
1645 } else {
1646 /*
1647 * Convert Root Complex Integrated Endpoints to regular endpoints.
1648 * These devices don't support LNK/LNK2 capabilities, so make them up.
1649 */
1650 if (type == PCI_EXP_TYPE_RC_END) {
1651 vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1652 PCI_EXP_TYPE_ENDPOINT << 4,
1653 PCI_EXP_FLAGS_TYPE);
1654 vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP,
1655 PCI_EXP_LNK_MLW_1 | PCI_EXP_LNK_LS_25, ~0);
1656 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
1657 }
1658
1659 /* Mark the Link Status bits as emulated to allow virtual negotiation */
1660 vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA,
1661 pci_get_word(vdev->pdev.config + pos +
1662 PCI_EXP_LNKSTA),
1663 PCI_EXP_LNKCAP_MLW | PCI_EXP_LNKCAP_SLS);
1664 }
1665
1666 pos = pci_add_capability(&vdev->pdev, PCI_CAP_ID_EXP, pos, size);
1667 if (pos >= 0) {
1668 vdev->pdev.exp.exp_cap = pos;
1669 }
1670
1671 return pos;
1672}
1673
9ee27d73 1674static void vfio_check_pcie_flr(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1675{
1676 uint32_t cap = pci_get_long(vdev->pdev.config + pos + PCI_EXP_DEVCAP);
1677
1678 if (cap & PCI_EXP_DEVCAP_FLR) {
df92ee44 1679 trace_vfio_check_pcie_flr(vdev->vbasedev.name);
befe5176
AW
1680 vdev->has_flr = true;
1681 }
1682}
1683
9ee27d73 1684static void vfio_check_pm_reset(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1685{
1686 uint16_t csr = pci_get_word(vdev->pdev.config + pos + PCI_PM_CTRL);
1687
1688 if (!(csr & PCI_PM_CTRL_NO_SOFT_RESET)) {
df92ee44 1689 trace_vfio_check_pm_reset(vdev->vbasedev.name);
befe5176
AW
1690 vdev->has_pm_reset = true;
1691 }
1692}
1693
9ee27d73 1694static void vfio_check_af_flr(VFIOPCIDevice *vdev, uint8_t pos)
befe5176
AW
1695{
1696 uint8_t cap = pci_get_byte(vdev->pdev.config + pos + PCI_AF_CAP);
1697
1698 if ((cap & PCI_AF_CAP_TP) && (cap & PCI_AF_CAP_FLR)) {
df92ee44 1699 trace_vfio_check_af_flr(vdev->vbasedev.name);
befe5176
AW
1700 vdev->has_flr = true;
1701 }
1702}
1703
9ee27d73 1704static int vfio_add_std_cap(VFIOPCIDevice *vdev, uint8_t pos)
65501a74
AW
1705{
1706 PCIDevice *pdev = &vdev->pdev;
1707 uint8_t cap_id, next, size;
1708 int ret;
1709
1710 cap_id = pdev->config[pos];
3fc1c182 1711 next = pdev->config[pos + PCI_CAP_LIST_NEXT];
65501a74
AW
1712
1713 /*
1714 * If it becomes important to configure capabilities to their actual
1715 * size, use this as the default when it's something we don't recognize.
1716 * Since QEMU doesn't actually handle many of the config accesses,
1717 * exact size doesn't seem worthwhile.
1718 */
1719 size = vfio_std_cap_max_size(pdev, pos);
1720
1721 /*
1722 * pci_add_capability always inserts the new capability at the head
1723 * of the chain. Therefore to end up with a chain that matches the
1724 * physical device, we insert from the end by making this recursive.
3fc1c182 1725 * This is also why we pre-calculate size above as cached config space
65501a74
AW
1726 * will be changed as we unwind the stack.
1727 */
1728 if (next) {
1729 ret = vfio_add_std_cap(vdev, next);
1730 if (ret) {
1731 return ret;
1732 }
1733 } else {
96adc5c7
AW
1734 /* Begin the rebuild, use QEMU emulated list bits */
1735 pdev->config[PCI_CAPABILITY_LIST] = 0;
1736 vdev->emulated_config_bits[PCI_CAPABILITY_LIST] = 0xff;
1737 vdev->emulated_config_bits[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
65501a74
AW
1738 }
1739
96adc5c7 1740 /* Use emulated next pointer to allow dropping caps */
3fc1c182 1741 pci_set_byte(vdev->emulated_config_bits + pos + PCI_CAP_LIST_NEXT, 0xff);
96adc5c7 1742
65501a74
AW
1743 switch (cap_id) {
1744 case PCI_CAP_ID_MSI:
0de70dc7 1745 ret = vfio_msi_setup(vdev, pos);
65501a74 1746 break;
96adc5c7 1747 case PCI_CAP_ID_EXP:
befe5176 1748 vfio_check_pcie_flr(vdev, pos);
96adc5c7
AW
1749 ret = vfio_setup_pcie_cap(vdev, pos, size);
1750 break;
65501a74 1751 case PCI_CAP_ID_MSIX:
0de70dc7 1752 ret = vfio_msix_setup(vdev, pos);
65501a74 1753 break;
ba661818 1754 case PCI_CAP_ID_PM:
befe5176 1755 vfio_check_pm_reset(vdev, pos);
ba661818 1756 vdev->pm_cap = pos;
befe5176
AW
1757 ret = pci_add_capability(pdev, cap_id, pos, size);
1758 break;
1759 case PCI_CAP_ID_AF:
1760 vfio_check_af_flr(vdev, pos);
1761 ret = pci_add_capability(pdev, cap_id, pos, size);
1762 break;
65501a74
AW
1763 default:
1764 ret = pci_add_capability(pdev, cap_id, pos, size);
1765 break;
1766 }
1767
1768 if (ret < 0) {
7df9381b
AW
1769 error_report("vfio: %s Error adding PCI capability "
1770 "0x%x[0x%x]@0x%x: %d", vdev->vbasedev.name,
65501a74
AW
1771 cap_id, size, pos, ret);
1772 return ret;
1773 }
1774
1775 return 0;
1776}
1777
9ee27d73 1778static int vfio_add_capabilities(VFIOPCIDevice *vdev)
65501a74
AW
1779{
1780 PCIDevice *pdev = &vdev->pdev;
1781
1782 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST) ||
1783 !pdev->config[PCI_CAPABILITY_LIST]) {
1784 return 0; /* Nothing to add */
1785 }
1786
1787 return vfio_add_std_cap(vdev, pdev->config[PCI_CAPABILITY_LIST]);
1788}
1789
9ee27d73 1790static void vfio_pci_pre_reset(VFIOPCIDevice *vdev)
f16f39c3
AW
1791{
1792 PCIDevice *pdev = &vdev->pdev;
1793 uint16_t cmd;
1794
1795 vfio_disable_interrupts(vdev);
1796
1797 /* Make sure the device is in D0 */
1798 if (vdev->pm_cap) {
1799 uint16_t pmcsr;
1800 uint8_t state;
1801
1802 pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
1803 state = pmcsr & PCI_PM_CTRL_STATE_MASK;
1804 if (state) {
1805 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
1806 vfio_pci_write_config(pdev, vdev->pm_cap + PCI_PM_CTRL, pmcsr, 2);
1807 /* vfio handles the necessary delay here */
1808 pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
1809 state = pmcsr & PCI_PM_CTRL_STATE_MASK;
1810 if (state) {
4e505ddd 1811 error_report("vfio: Unable to power on device, stuck in D%d",
f16f39c3
AW
1812 state);
1813 }
1814 }
1815 }
1816
1817 /*
1818 * Stop any ongoing DMA by disconecting I/O, MMIO, and bus master.
1819 * Also put INTx Disable in known state.
1820 */
1821 cmd = vfio_pci_read_config(pdev, PCI_COMMAND, 2);
1822 cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
1823 PCI_COMMAND_INTX_DISABLE);
1824 vfio_pci_write_config(pdev, PCI_COMMAND, cmd, 2);
1825}
1826
9ee27d73 1827static void vfio_pci_post_reset(VFIOPCIDevice *vdev)
f16f39c3 1828{
870cb6f1 1829 vfio_intx_enable(vdev);
f16f39c3
AW
1830}
1831
7df9381b 1832static bool vfio_pci_host_match(PCIHostDeviceAddress *addr, const char *name)
f16f39c3 1833{
7df9381b
AW
1834 char tmp[13];
1835
1836 sprintf(tmp, "%04x:%02x:%02x.%1x", addr->domain,
1837 addr->bus, addr->slot, addr->function);
1838
1839 return (strcmp(tmp, name) == 0);
f16f39c3
AW
1840}
1841
9ee27d73 1842static int vfio_pci_hot_reset(VFIOPCIDevice *vdev, bool single)
f16f39c3
AW
1843{
1844 VFIOGroup *group;
1845 struct vfio_pci_hot_reset_info *info;
1846 struct vfio_pci_dependent_device *devices;
1847 struct vfio_pci_hot_reset *reset;
1848 int32_t *fds;
1849 int ret, i, count;
1850 bool multi = false;
1851
df92ee44 1852 trace_vfio_pci_hot_reset(vdev->vbasedev.name, single ? "one" : "multi");
f16f39c3
AW
1853
1854 vfio_pci_pre_reset(vdev);
b47d8efa 1855 vdev->vbasedev.needs_reset = false;
f16f39c3
AW
1856
1857 info = g_malloc0(sizeof(*info));
1858 info->argsz = sizeof(*info);
1859
5546a621 1860 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
f16f39c3
AW
1861 if (ret && errno != ENOSPC) {
1862 ret = -errno;
1863 if (!vdev->has_pm_reset) {
7df9381b
AW
1864 error_report("vfio: Cannot reset device %s, "
1865 "no available reset mechanism.", vdev->vbasedev.name);
f16f39c3
AW
1866 }
1867 goto out_single;
1868 }
1869
1870 count = info->count;
1871 info = g_realloc(info, sizeof(*info) + (count * sizeof(*devices)));
1872 info->argsz = sizeof(*info) + (count * sizeof(*devices));
1873 devices = &info->devices[0];
1874
5546a621 1875 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
f16f39c3
AW
1876 if (ret) {
1877 ret = -errno;
1878 error_report("vfio: hot reset info failed: %m");
1879 goto out_single;
1880 }
1881
df92ee44 1882 trace_vfio_pci_hot_reset_has_dep_devices(vdev->vbasedev.name);
f16f39c3
AW
1883
1884 /* Verify that we have all the groups required */
1885 for (i = 0; i < info->count; i++) {
1886 PCIHostDeviceAddress host;
9ee27d73 1887 VFIOPCIDevice *tmp;
b47d8efa 1888 VFIODevice *vbasedev_iter;
f16f39c3
AW
1889
1890 host.domain = devices[i].segment;
1891 host.bus = devices[i].bus;
1892 host.slot = PCI_SLOT(devices[i].devfn);
1893 host.function = PCI_FUNC(devices[i].devfn);
1894
385f57cf 1895 trace_vfio_pci_hot_reset_dep_devices(host.domain,
f16f39c3
AW
1896 host.bus, host.slot, host.function, devices[i].group_id);
1897
7df9381b 1898 if (vfio_pci_host_match(&host, vdev->vbasedev.name)) {
f16f39c3
AW
1899 continue;
1900 }
1901
62356b72 1902 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
1903 if (group->groupid == devices[i].group_id) {
1904 break;
1905 }
1906 }
1907
1908 if (!group) {
1909 if (!vdev->has_pm_reset) {
df92ee44 1910 error_report("vfio: Cannot reset device %s, "
f16f39c3 1911 "depends on group %d which is not owned.",
df92ee44 1912 vdev->vbasedev.name, devices[i].group_id);
f16f39c3
AW
1913 }
1914 ret = -EPERM;
1915 goto out;
1916 }
1917
1918 /* Prep dependent devices for reset and clear our marker. */
b47d8efa
EA
1919 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
1920 if (vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
1921 continue;
1922 }
1923 tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
7df9381b 1924 if (vfio_pci_host_match(&host, tmp->vbasedev.name)) {
f16f39c3 1925 if (single) {
f16f39c3
AW
1926 ret = -EINVAL;
1927 goto out_single;
1928 }
1929 vfio_pci_pre_reset(tmp);
b47d8efa 1930 tmp->vbasedev.needs_reset = false;
f16f39c3
AW
1931 multi = true;
1932 break;
1933 }
1934 }
1935 }
1936
1937 if (!single && !multi) {
f16f39c3
AW
1938 ret = -EINVAL;
1939 goto out_single;
1940 }
1941
1942 /* Determine how many group fds need to be passed */
1943 count = 0;
62356b72 1944 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
1945 for (i = 0; i < info->count; i++) {
1946 if (group->groupid == devices[i].group_id) {
1947 count++;
1948 break;
1949 }
1950 }
1951 }
1952
1953 reset = g_malloc0(sizeof(*reset) + (count * sizeof(*fds)));
1954 reset->argsz = sizeof(*reset) + (count * sizeof(*fds));
1955 fds = &reset->group_fds[0];
1956
1957 /* Fill in group fds */
62356b72 1958 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
1959 for (i = 0; i < info->count; i++) {
1960 if (group->groupid == devices[i].group_id) {
1961 fds[reset->count++] = group->fd;
1962 break;
1963 }
1964 }
1965 }
1966
1967 /* Bus reset! */
5546a621 1968 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_PCI_HOT_RESET, reset);
f16f39c3
AW
1969 g_free(reset);
1970
df92ee44 1971 trace_vfio_pci_hot_reset_result(vdev->vbasedev.name,
385f57cf 1972 ret ? "%m" : "Success");
f16f39c3
AW
1973
1974out:
1975 /* Re-enable INTx on affected devices */
1976 for (i = 0; i < info->count; i++) {
1977 PCIHostDeviceAddress host;
9ee27d73 1978 VFIOPCIDevice *tmp;
b47d8efa 1979 VFIODevice *vbasedev_iter;
f16f39c3
AW
1980
1981 host.domain = devices[i].segment;
1982 host.bus = devices[i].bus;
1983 host.slot = PCI_SLOT(devices[i].devfn);
1984 host.function = PCI_FUNC(devices[i].devfn);
1985
7df9381b 1986 if (vfio_pci_host_match(&host, vdev->vbasedev.name)) {
f16f39c3
AW
1987 continue;
1988 }
1989
62356b72 1990 QLIST_FOREACH(group, &vfio_group_list, next) {
f16f39c3
AW
1991 if (group->groupid == devices[i].group_id) {
1992 break;
1993 }
1994 }
1995
1996 if (!group) {
1997 break;
1998 }
1999
b47d8efa
EA
2000 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2001 if (vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
2002 continue;
2003 }
2004 tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
7df9381b 2005 if (vfio_pci_host_match(&host, tmp->vbasedev.name)) {
f16f39c3
AW
2006 vfio_pci_post_reset(tmp);
2007 break;
2008 }
2009 }
2010 }
2011out_single:
2012 vfio_pci_post_reset(vdev);
2013 g_free(info);
2014
2015 return ret;
2016}
2017
2018/*
2019 * We want to differentiate hot reset of mulitple in-use devices vs hot reset
2020 * of a single in-use device. VFIO_DEVICE_RESET will already handle the case
2021 * of doing hot resets when there is only a single device per bus. The in-use
2022 * here refers to how many VFIODevices are affected. A hot reset that affects
2023 * multiple devices, but only a single in-use device, means that we can call
2024 * it from our bus ->reset() callback since the extent is effectively a single
2025 * device. This allows us to make use of it in the hotplug path. When there
2026 * are multiple in-use devices, we can only trigger the hot reset during a
2027 * system reset and thus from our reset handler. We separate _one vs _multi
2028 * here so that we don't overlap and do a double reset on the system reset
2029 * path where both our reset handler and ->reset() callback are used. Calling
2030 * _one() will only do a hot reset for the one in-use devices case, calling
2031 * _multi() will do nothing if a _one() would have been sufficient.
2032 */
9ee27d73 2033static int vfio_pci_hot_reset_one(VFIOPCIDevice *vdev)
f16f39c3
AW
2034{
2035 return vfio_pci_hot_reset(vdev, true);
2036}
2037
b47d8efa 2038static int vfio_pci_hot_reset_multi(VFIODevice *vbasedev)
f16f39c3 2039{
b47d8efa 2040 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
f16f39c3
AW
2041 return vfio_pci_hot_reset(vdev, false);
2042}
2043
b47d8efa
EA
2044static void vfio_pci_compute_needs_reset(VFIODevice *vbasedev)
2045{
2046 VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2047 if (!vbasedev->reset_works || (!vdev->has_flr && vdev->has_pm_reset)) {
2048 vbasedev->needs_reset = true;
2049 }
2050}
2051
2052static VFIODeviceOps vfio_pci_ops = {
2053 .vfio_compute_needs_reset = vfio_pci_compute_needs_reset,
2054 .vfio_hot_reset_multi = vfio_pci_hot_reset_multi,
870cb6f1 2055 .vfio_eoi = vfio_intx_eoi,
b47d8efa
EA
2056};
2057
e593c021
AW
2058int vfio_populate_vga(VFIOPCIDevice *vdev)
2059{
2060 VFIODevice *vbasedev = &vdev->vbasedev;
2061 struct vfio_region_info *reg_info;
2062 int ret;
2063
4225f2b6
AW
2064 ret = vfio_get_region_info(vbasedev, VFIO_PCI_VGA_REGION_INDEX, &reg_info);
2065 if (ret) {
2066 return ret;
2067 }
e593c021 2068
4225f2b6
AW
2069 if (!(reg_info->flags & VFIO_REGION_INFO_FLAG_READ) ||
2070 !(reg_info->flags & VFIO_REGION_INFO_FLAG_WRITE) ||
2071 reg_info->size < 0xbffff + 1) {
2072 error_report("vfio: Unexpected VGA info, flags 0x%lx, size 0x%lx",
2073 (unsigned long)reg_info->flags,
2074 (unsigned long)reg_info->size);
2075 g_free(reg_info);
2076 return -EINVAL;
2077 }
e593c021 2078
4225f2b6 2079 vdev->vga = g_new0(VFIOVGA, 1);
e593c021 2080
4225f2b6
AW
2081 vdev->vga->fd_offset = reg_info->offset;
2082 vdev->vga->fd = vdev->vbasedev.fd;
e593c021 2083
4225f2b6 2084 g_free(reg_info);
e593c021 2085
4225f2b6
AW
2086 vdev->vga->region[QEMU_PCI_VGA_MEM].offset = QEMU_PCI_VGA_MEM_BASE;
2087 vdev->vga->region[QEMU_PCI_VGA_MEM].nr = QEMU_PCI_VGA_MEM;
2088 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_MEM].quirks);
e593c021 2089
4225f2b6
AW
2090 vdev->vga->region[QEMU_PCI_VGA_IO_LO].offset = QEMU_PCI_VGA_IO_LO_BASE;
2091 vdev->vga->region[QEMU_PCI_VGA_IO_LO].nr = QEMU_PCI_VGA_IO_LO;
2092 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].quirks);
e593c021 2093
4225f2b6
AW
2094 vdev->vga->region[QEMU_PCI_VGA_IO_HI].offset = QEMU_PCI_VGA_IO_HI_BASE;
2095 vdev->vga->region[QEMU_PCI_VGA_IO_HI].nr = QEMU_PCI_VGA_IO_HI;
2096 QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].quirks);
e593c021
AW
2097
2098 return 0;
2099}
2100
217e9fdc 2101static int vfio_populate_device(VFIOPCIDevice *vdev)
65501a74 2102{
217e9fdc 2103 VFIODevice *vbasedev = &vdev->vbasedev;
46900226 2104 struct vfio_region_info *reg_info;
7b4b0e9e 2105 struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info) };
d13dd2d7 2106 int i, ret = -1;
65501a74
AW
2107
2108 /* Sanity check device */
d13dd2d7 2109 if (!(vbasedev->flags & VFIO_DEVICE_FLAGS_PCI)) {
312fd5f2 2110 error_report("vfio: Um, this isn't a PCI device");
65501a74
AW
2111 goto error;
2112 }
2113
d13dd2d7 2114 if (vbasedev->num_regions < VFIO_PCI_CONFIG_REGION_INDEX + 1) {
312fd5f2 2115 error_report("vfio: unexpected number of io regions %u",
d13dd2d7 2116 vbasedev->num_regions);
65501a74
AW
2117 goto error;
2118 }
2119
d13dd2d7
EA
2120 if (vbasedev->num_irqs < VFIO_PCI_MSIX_IRQ_INDEX + 1) {
2121 error_report("vfio: unexpected number of irqs %u", vbasedev->num_irqs);
65501a74
AW
2122 goto error;
2123 }
2124
2125 for (i = VFIO_PCI_BAR0_REGION_INDEX; i < VFIO_PCI_ROM_REGION_INDEX; i++) {
db0da029
AW
2126 char *name = g_strdup_printf("%s BAR %d", vbasedev->name, i);
2127
2128 ret = vfio_region_setup(OBJECT(vdev), vbasedev,
2129 &vdev->bars[i].region, i, name);
2130 g_free(name);
2131
65501a74 2132 if (ret) {
312fd5f2 2133 error_report("vfio: Error getting region %d info: %m", i);
65501a74
AW
2134 goto error;
2135 }
2136
7076eabc 2137 QLIST_INIT(&vdev->bars[i].quirks);
46900226 2138 }
65501a74 2139
46900226
AW
2140 ret = vfio_get_region_info(vbasedev,
2141 VFIO_PCI_CONFIG_REGION_INDEX, &reg_info);
65501a74 2142 if (ret) {
312fd5f2 2143 error_report("vfio: Error getting config info: %m");
65501a74
AW
2144 goto error;
2145 }
2146
d13dd2d7 2147 trace_vfio_populate_device_config(vdev->vbasedev.name,
46900226
AW
2148 (unsigned long)reg_info->size,
2149 (unsigned long)reg_info->offset,
2150 (unsigned long)reg_info->flags);
65501a74 2151
46900226 2152 vdev->config_size = reg_info->size;
6a659bbf
AW
2153 if (vdev->config_size == PCI_CONFIG_SPACE_SIZE) {
2154 vdev->pdev.cap_present &= ~QEMU_PCI_CAP_EXPRESS;
2155 }
46900226
AW
2156 vdev->config_offset = reg_info->offset;
2157
2158 g_free(reg_info);
65501a74 2159
e593c021
AW
2160 if (vdev->features & VFIO_FEATURE_ENABLE_VGA) {
2161 ret = vfio_populate_vga(vdev);
f15689c7
AW
2162 if (ret) {
2163 error_report(
2164 "vfio: Device does not support requested feature x-vga");
2165 goto error;
2166 }
f15689c7 2167 }
47cbe50c 2168
7b4b0e9e
VMP
2169 irq_info.index = VFIO_PCI_ERR_IRQ_INDEX;
2170
5546a621 2171 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_IRQ_INFO, &irq_info);
7b4b0e9e
VMP
2172 if (ret) {
2173 /* This can fail for an old kernel or legacy PCI dev */
d13dd2d7 2174 trace_vfio_populate_device_get_irq_info_failure();
7b4b0e9e
VMP
2175 ret = 0;
2176 } else if (irq_info.count == 1) {
2177 vdev->pci_aer = true;
2178 } else {
df92ee44 2179 error_report("vfio: %s "
8fbf47c3 2180 "Could not enable error recovery for the device",
df92ee44 2181 vbasedev->name);
7b4b0e9e 2182 }
f15689c7 2183
d13dd2d7
EA
2184error:
2185 return ret;
2186}
2187
9ee27d73 2188static void vfio_put_device(VFIOPCIDevice *vdev)
65501a74 2189{
462037c9 2190 g_free(vdev->vbasedev.name);
db0da029
AW
2191 g_free(vdev->msix);
2192
d13dd2d7 2193 vfio_put_base_device(&vdev->vbasedev);
65501a74
AW
2194}
2195
7b4b0e9e
VMP
2196static void vfio_err_notifier_handler(void *opaque)
2197{
9ee27d73 2198 VFIOPCIDevice *vdev = opaque;
7b4b0e9e
VMP
2199
2200 if (!event_notifier_test_and_clear(&vdev->err_notifier)) {
2201 return;
2202 }
2203
2204 /*
2205 * TBD. Retrieve the error details and decide what action
2206 * needs to be taken. One of the actions could be to pass
2207 * the error to the guest and have the guest driver recover
2208 * from the error. This requires that PCIe capabilities be
2209 * exposed to the guest. For now, we just terminate the
2210 * guest to contain the error.
2211 */
2212
7df9381b 2213 error_report("%s(%s) Unrecoverable error detected. Please collect any data possible and then kill the guest", __func__, vdev->vbasedev.name);
7b4b0e9e 2214
ba29776f 2215 vm_stop(RUN_STATE_INTERNAL_ERROR);
7b4b0e9e
VMP
2216}
2217
2218/*
2219 * Registers error notifier for devices supporting error recovery.
2220 * If we encounter a failure in this function, we report an error
2221 * and continue after disabling error recovery support for the
2222 * device.
2223 */
9ee27d73 2224static void vfio_register_err_notifier(VFIOPCIDevice *vdev)
7b4b0e9e
VMP
2225{
2226 int ret;
2227 int argsz;
2228 struct vfio_irq_set *irq_set;
2229 int32_t *pfd;
2230
2231 if (!vdev->pci_aer) {
2232 return;
2233 }
2234
2235 if (event_notifier_init(&vdev->err_notifier, 0)) {
8fbf47c3 2236 error_report("vfio: Unable to init event notifier for error detection");
7b4b0e9e
VMP
2237 vdev->pci_aer = false;
2238 return;
2239 }
2240
2241 argsz = sizeof(*irq_set) + sizeof(*pfd);
2242
2243 irq_set = g_malloc0(argsz);
2244 irq_set->argsz = argsz;
2245 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2246 VFIO_IRQ_SET_ACTION_TRIGGER;
2247 irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
2248 irq_set->start = 0;
2249 irq_set->count = 1;
2250 pfd = (int32_t *)&irq_set->data;
2251
2252 *pfd = event_notifier_get_fd(&vdev->err_notifier);
2253 qemu_set_fd_handler(*pfd, vfio_err_notifier_handler, NULL, vdev);
2254
5546a621 2255 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
7b4b0e9e 2256 if (ret) {
8fbf47c3 2257 error_report("vfio: Failed to set up error notification");
7b4b0e9e
VMP
2258 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
2259 event_notifier_cleanup(&vdev->err_notifier);
2260 vdev->pci_aer = false;
2261 }
2262 g_free(irq_set);
2263}
2264
9ee27d73 2265static void vfio_unregister_err_notifier(VFIOPCIDevice *vdev)
7b4b0e9e
VMP
2266{
2267 int argsz;
2268 struct vfio_irq_set *irq_set;
2269 int32_t *pfd;
2270 int ret;
2271
2272 if (!vdev->pci_aer) {
2273 return;
2274 }
2275
2276 argsz = sizeof(*irq_set) + sizeof(*pfd);
2277
2278 irq_set = g_malloc0(argsz);
2279 irq_set->argsz = argsz;
2280 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2281 VFIO_IRQ_SET_ACTION_TRIGGER;
2282 irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
2283 irq_set->start = 0;
2284 irq_set->count = 1;
2285 pfd = (int32_t *)&irq_set->data;
2286 *pfd = -1;
2287
5546a621 2288 ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
7b4b0e9e 2289 if (ret) {
8fbf47c3 2290 error_report("vfio: Failed to de-assign error fd: %m");
7b4b0e9e
VMP
2291 }
2292 g_free(irq_set);
2293 qemu_set_fd_handler(event_notifier_get_fd(&vdev->err_notifier),
2294 NULL, NULL, vdev);
2295 event_notifier_cleanup(&vdev->err_notifier);
2296}
2297
47cbe50c
AW
2298static void vfio_req_notifier_handler(void *opaque)
2299{
2300 VFIOPCIDevice *vdev = opaque;
2301
2302 if (!event_notifier_test_and_clear(&vdev->req_notifier)) {
2303 return;
2304 }
2305
2306 qdev_unplug(&vdev->pdev.qdev, NULL);
2307}
2308
2309static void vfio_register_req_notifier(VFIOPCIDevice *vdev)
2310{
2311 struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info),
2312 .index = VFIO_PCI_REQ_IRQ_INDEX };
2313 int argsz;
2314 struct vfio_irq_set *irq_set;
2315 int32_t *pfd;
2316
2317 if (!(vdev->features & VFIO_FEATURE_ENABLE_REQ)) {
2318 return;
2319 }
2320
2321 if (ioctl(vdev->vbasedev.fd,
2322 VFIO_DEVICE_GET_IRQ_INFO, &irq_info) < 0 || irq_info.count < 1) {
2323 return;
2324 }
2325
2326 if (event_notifier_init(&vdev->req_notifier, 0)) {
2327 error_report("vfio: Unable to init event notifier for device request");
2328 return;
2329 }
2330
2331 argsz = sizeof(*irq_set) + sizeof(*pfd);
2332
2333 irq_set = g_malloc0(argsz);
2334 irq_set->argsz = argsz;
2335 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2336 VFIO_IRQ_SET_ACTION_TRIGGER;
2337 irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
2338 irq_set->start = 0;
2339 irq_set->count = 1;
2340 pfd = (int32_t *)&irq_set->data;
2341
2342 *pfd = event_notifier_get_fd(&vdev->req_notifier);
2343 qemu_set_fd_handler(*pfd, vfio_req_notifier_handler, NULL, vdev);
2344
2345 if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
2346 error_report("vfio: Failed to set up device request notification");
2347 qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
2348 event_notifier_cleanup(&vdev->req_notifier);
2349 } else {
2350 vdev->req_enabled = true;
2351 }
2352
2353 g_free(irq_set);
2354}
2355
2356static void vfio_unregister_req_notifier(VFIOPCIDevice *vdev)
2357{
2358 int argsz;
2359 struct vfio_irq_set *irq_set;
2360 int32_t *pfd;
2361
2362 if (!vdev->req_enabled) {
2363 return;
2364 }
2365
2366 argsz = sizeof(*irq_set) + sizeof(*pfd);
2367
2368 irq_set = g_malloc0(argsz);
2369 irq_set->argsz = argsz;
2370 irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2371 VFIO_IRQ_SET_ACTION_TRIGGER;
2372 irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
2373 irq_set->start = 0;
2374 irq_set->count = 1;
2375 pfd = (int32_t *)&irq_set->data;
2376 *pfd = -1;
2377
2378 if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
2379 error_report("vfio: Failed to de-assign device request fd: %m");
2380 }
2381 g_free(irq_set);
2382 qemu_set_fd_handler(event_notifier_get_fd(&vdev->req_notifier),
2383 NULL, NULL, vdev);
2384 event_notifier_cleanup(&vdev->req_notifier);
2385
2386 vdev->req_enabled = false;
2387}
2388
65501a74
AW
2389static int vfio_initfn(PCIDevice *pdev)
2390{
b47d8efa
EA
2391 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
2392 VFIODevice *vbasedev_iter;
65501a74 2393 VFIOGroup *group;
7df9381b 2394 char *tmp, group_path[PATH_MAX], *group_name;
65501a74
AW
2395 ssize_t len;
2396 struct stat st;
2397 int groupid;
2398 int ret;
2399
7df9381b
AW
2400 if (!vdev->vbasedev.sysfsdev) {
2401 vdev->vbasedev.sysfsdev =
2402 g_strdup_printf("/sys/bus/pci/devices/%04x:%02x:%02x.%01x",
2403 vdev->host.domain, vdev->host.bus,
2404 vdev->host.slot, vdev->host.function);
2405 }
2406
2407 if (stat(vdev->vbasedev.sysfsdev, &st) < 0) {
2408 error_report("vfio: error: no such host device: %s",
2409 vdev->vbasedev.sysfsdev);
65501a74
AW
2410 return -errno;
2411 }
2412
7df9381b 2413 vdev->vbasedev.name = g_strdup(basename(vdev->vbasedev.sysfsdev));
b47d8efa 2414 vdev->vbasedev.ops = &vfio_pci_ops;
462037c9 2415 vdev->vbasedev.type = VFIO_DEVICE_TYPE_PCI;
462037c9 2416
7df9381b
AW
2417 tmp = g_strdup_printf("%s/iommu_group", vdev->vbasedev.sysfsdev);
2418 len = readlink(tmp, group_path, sizeof(group_path));
2419 g_free(tmp);
65501a74 2420
7df9381b 2421 if (len <= 0 || len >= sizeof(group_path)) {
312fd5f2 2422 error_report("vfio: error no iommu_group for device");
c6d231e2 2423 return len < 0 ? -errno : -ENAMETOOLONG;
65501a74
AW
2424 }
2425
7df9381b 2426 group_path[len] = 0;
65501a74 2427
7df9381b 2428 group_name = basename(group_path);
65501a74 2429 if (sscanf(group_name, "%d", &groupid) != 1) {
7df9381b 2430 error_report("vfio: error reading %s: %m", group_path);
65501a74
AW
2431 return -errno;
2432 }
2433
df92ee44 2434 trace_vfio_initfn(vdev->vbasedev.name, groupid);
65501a74 2435
0688448b 2436 group = vfio_get_group(groupid, pci_device_iommu_address_space(pdev));
65501a74 2437 if (!group) {
312fd5f2 2438 error_report("vfio: failed to get group %d", groupid);
65501a74
AW
2439 return -ENOENT;
2440 }
2441
b47d8efa
EA
2442 QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2443 if (strcmp(vbasedev_iter->name, vdev->vbasedev.name) == 0) {
7df9381b
AW
2444 error_report("vfio: error: device %s is already attached",
2445 vdev->vbasedev.name);
65501a74
AW
2446 vfio_put_group(group);
2447 return -EBUSY;
2448 }
2449 }
2450
7df9381b 2451 ret = vfio_get_device(group, vdev->vbasedev.name, &vdev->vbasedev);
65501a74 2452 if (ret) {
7df9381b 2453 error_report("vfio: failed to get device %s", vdev->vbasedev.name);
65501a74
AW
2454 vfio_put_group(group);
2455 return ret;
2456 }
2457
217e9fdc
PB
2458 ret = vfio_populate_device(vdev);
2459 if (ret) {
77a10d04 2460 return ret;
217e9fdc
PB
2461 }
2462
65501a74 2463 /* Get a copy of config space */
5546a621 2464 ret = pread(vdev->vbasedev.fd, vdev->pdev.config,
65501a74
AW
2465 MIN(pci_config_size(&vdev->pdev), vdev->config_size),
2466 vdev->config_offset);
2467 if (ret < (int)MIN(pci_config_size(&vdev->pdev), vdev->config_size)) {
2468 ret = ret < 0 ? -errno : -EFAULT;
312fd5f2 2469 error_report("vfio: Failed to read device config space");
77a10d04 2470 return ret;
65501a74
AW
2471 }
2472
4b5d5e87
AW
2473 /* vfio emulates a lot for us, but some bits need extra love */
2474 vdev->emulated_config_bits = g_malloc0(vdev->config_size);
2475
2476 /* QEMU can choose to expose the ROM or not */
2477 memset(vdev->emulated_config_bits + PCI_ROM_ADDRESS, 0xff, 4);
2478
89dcccc5
AW
2479 /*
2480 * The PCI spec reserves vendor ID 0xffff as an invalid value. The
2481 * device ID is managed by the vendor and need only be a 16-bit value.
2482 * Allow any 16-bit value for subsystem so they can be hidden or changed.
2483 */
2484 if (vdev->vendor_id != PCI_ANY_ID) {
2485 if (vdev->vendor_id >= 0xffff) {
2486 error_report("vfio: Invalid PCI vendor ID provided");
2487 return -EINVAL;
2488 }
2489 vfio_add_emulated_word(vdev, PCI_VENDOR_ID, vdev->vendor_id, ~0);
2490 trace_vfio_pci_emulated_vendor_id(vdev->vbasedev.name, vdev->vendor_id);
2491 } else {
2492 vdev->vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
2493 }
2494
2495 if (vdev->device_id != PCI_ANY_ID) {
2496 if (vdev->device_id > 0xffff) {
2497 error_report("vfio: Invalid PCI device ID provided");
2498 return -EINVAL;
2499 }
2500 vfio_add_emulated_word(vdev, PCI_DEVICE_ID, vdev->device_id, ~0);
2501 trace_vfio_pci_emulated_device_id(vdev->vbasedev.name, vdev->device_id);
2502 } else {
2503 vdev->device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
2504 }
2505
2506 if (vdev->sub_vendor_id != PCI_ANY_ID) {
2507 if (vdev->sub_vendor_id > 0xffff) {
2508 error_report("vfio: Invalid PCI subsystem vendor ID provided");
2509 return -EINVAL;
2510 }
2511 vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_VENDOR_ID,
2512 vdev->sub_vendor_id, ~0);
2513 trace_vfio_pci_emulated_sub_vendor_id(vdev->vbasedev.name,
2514 vdev->sub_vendor_id);
2515 }
2516
2517 if (vdev->sub_device_id != PCI_ANY_ID) {
2518 if (vdev->sub_device_id > 0xffff) {
2519 error_report("vfio: Invalid PCI subsystem device ID provided");
2520 return -EINVAL;
2521 }
2522 vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_ID, vdev->sub_device_id, ~0);
2523 trace_vfio_pci_emulated_sub_device_id(vdev->vbasedev.name,
2524 vdev->sub_device_id);
2525 }
ff635e37 2526
4b5d5e87
AW
2527 /* QEMU can change multi-function devices to single function, or reverse */
2528 vdev->emulated_config_bits[PCI_HEADER_TYPE] =
2529 PCI_HEADER_TYPE_MULTI_FUNCTION;
2530
187d6232
AW
2531 /* Restore or clear multifunction, this is always controlled by QEMU */
2532 if (vdev->pdev.cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
2533 vdev->pdev.config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
2534 } else {
2535 vdev->pdev.config[PCI_HEADER_TYPE] &= ~PCI_HEADER_TYPE_MULTI_FUNCTION;
2536 }
2537
65501a74
AW
2538 /*
2539 * Clear host resource mapping info. If we choose not to register a
2540 * BAR, such as might be the case with the option ROM, we can get
2541 * confusing, unwritable, residual addresses from the host here.
2542 */
2543 memset(&vdev->pdev.config[PCI_BASE_ADDRESS_0], 0, 24);
2544 memset(&vdev->pdev.config[PCI_ROM_ADDRESS], 0, 4);
2545
6f864e6e 2546 vfio_pci_size_rom(vdev);
65501a74 2547
0de70dc7 2548 ret = vfio_msix_early_setup(vdev);
65501a74 2549 if (ret) {
77a10d04 2550 return ret;
65501a74
AW
2551 }
2552
2d82f8a3 2553 vfio_bars_setup(vdev);
65501a74
AW
2554
2555 ret = vfio_add_capabilities(vdev);
2556 if (ret) {
2557 goto out_teardown;
2558 }
2559
4b5d5e87
AW
2560 /* QEMU emulates all of MSI & MSIX */
2561 if (pdev->cap_present & QEMU_PCI_CAP_MSIX) {
2562 memset(vdev->emulated_config_bits + pdev->msix_cap, 0xff,
2563 MSIX_CAP_LENGTH);
2564 }
2565
2566 if (pdev->cap_present & QEMU_PCI_CAP_MSI) {
2567 memset(vdev->emulated_config_bits + pdev->msi_cap, 0xff,
2568 vdev->msi_cap_size);
2569 }
2570
65501a74 2571 if (vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1)) {
bc72ad67 2572 vdev->intx.mmap_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL,
ea486926 2573 vfio_intx_mmap_enable, vdev);
870cb6f1
AW
2574 pci_device_set_intx_routing_notifier(&vdev->pdev, vfio_intx_update);
2575 ret = vfio_intx_enable(vdev);
65501a74
AW
2576 if (ret) {
2577 goto out_teardown;
2578 }
2579 }
2580
7b4b0e9e 2581 vfio_register_err_notifier(vdev);
47cbe50c 2582 vfio_register_req_notifier(vdev);
c9c50009 2583 vfio_setup_resetfn_quirk(vdev);
c29029dd 2584
65501a74
AW
2585 return 0;
2586
2587out_teardown:
2588 pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
2589 vfio_teardown_msi(vdev);
2d82f8a3 2590 vfio_bars_exit(vdev);
77a10d04
PB
2591 return ret;
2592}
2593
2594static void vfio_instance_finalize(Object *obj)
2595{
2596 PCIDevice *pci_dev = PCI_DEVICE(obj);
2597 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pci_dev);
2598 VFIOGroup *group = vdev->vbasedev.group;
2599
2d82f8a3 2600 vfio_bars_finalize(vdev);
4b5d5e87 2601 g_free(vdev->emulated_config_bits);
77a10d04 2602 g_free(vdev->rom);
65501a74
AW
2603 vfio_put_device(vdev);
2604 vfio_put_group(group);
65501a74
AW
2605}
2606
2607static void vfio_exitfn(PCIDevice *pdev)
2608{
9ee27d73 2609 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74 2610
47cbe50c 2611 vfio_unregister_req_notifier(vdev);
7b4b0e9e 2612 vfio_unregister_err_notifier(vdev);
65501a74
AW
2613 pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
2614 vfio_disable_interrupts(vdev);
ea486926 2615 if (vdev->intx.mmap_timer) {
bc72ad67 2616 timer_free(vdev->intx.mmap_timer);
ea486926 2617 }
65501a74 2618 vfio_teardown_msi(vdev);
2d82f8a3 2619 vfio_bars_exit(vdev);
65501a74
AW
2620}
2621
2622static void vfio_pci_reset(DeviceState *dev)
2623{
2624 PCIDevice *pdev = DO_UPCAST(PCIDevice, qdev, dev);
9ee27d73 2625 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, pdev);
65501a74 2626
df92ee44 2627 trace_vfio_pci_reset(vdev->vbasedev.name);
5834a83f 2628
f16f39c3 2629 vfio_pci_pre_reset(vdev);
ba661818 2630
5655f931
AW
2631 if (vdev->resetfn && !vdev->resetfn(vdev)) {
2632 goto post_reset;
2633 }
2634
b47d8efa
EA
2635 if (vdev->vbasedev.reset_works &&
2636 (vdev->has_flr || !vdev->has_pm_reset) &&
5546a621 2637 !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
df92ee44 2638 trace_vfio_pci_reset_flr(vdev->vbasedev.name);
f16f39c3 2639 goto post_reset;
ba661818
AW
2640 }
2641
f16f39c3
AW
2642 /* See if we can do our own bus reset */
2643 if (!vfio_pci_hot_reset_one(vdev)) {
2644 goto post_reset;
2645 }
5834a83f 2646
f16f39c3 2647 /* If nothing else works and the device supports PM reset, use it */
b47d8efa 2648 if (vdev->vbasedev.reset_works && vdev->has_pm_reset &&
5546a621 2649 !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
df92ee44 2650 trace_vfio_pci_reset_pm(vdev->vbasedev.name);
f16f39c3 2651 goto post_reset;
65501a74 2652 }
5834a83f 2653
f16f39c3
AW
2654post_reset:
2655 vfio_pci_post_reset(vdev);
65501a74
AW
2656}
2657
abc5b3bf
GA
2658static void vfio_instance_init(Object *obj)
2659{
2660 PCIDevice *pci_dev = PCI_DEVICE(obj);
9ee27d73 2661 VFIOPCIDevice *vdev = DO_UPCAST(VFIOPCIDevice, pdev, PCI_DEVICE(obj));
abc5b3bf
GA
2662
2663 device_add_bootindex_property(obj, &vdev->bootindex,
2664 "bootindex", NULL,
2665 &pci_dev->qdev, NULL);
2666}
2667
65501a74 2668static Property vfio_pci_dev_properties[] = {
9ee27d73 2669 DEFINE_PROP_PCI_HOST_DEVADDR("host", VFIOPCIDevice, host),
7df9381b 2670 DEFINE_PROP_STRING("sysfsdev", VFIOPCIDevice, vbasedev.sysfsdev),
9ee27d73 2671 DEFINE_PROP_UINT32("x-intx-mmap-timeout-ms", VFIOPCIDevice,
ea486926 2672 intx.mmap_timeout, 1100),
9ee27d73 2673 DEFINE_PROP_BIT("x-vga", VFIOPCIDevice, features,
f15689c7 2674 VFIO_FEATURE_ENABLE_VGA_BIT, false),
47cbe50c
AW
2675 DEFINE_PROP_BIT("x-req", VFIOPCIDevice, features,
2676 VFIO_FEATURE_ENABLE_REQ_BIT, true),
5e15d79b 2677 DEFINE_PROP_BOOL("x-no-mmap", VFIOPCIDevice, vbasedev.no_mmap, false),
46746dba
AW
2678 DEFINE_PROP_BOOL("x-no-kvm-intx", VFIOPCIDevice, no_kvm_intx, false),
2679 DEFINE_PROP_BOOL("x-no-kvm-msi", VFIOPCIDevice, no_kvm_msi, false),
2680 DEFINE_PROP_BOOL("x-no-kvm-msix", VFIOPCIDevice, no_kvm_msix, false),
89dcccc5
AW
2681 DEFINE_PROP_UINT32("x-pci-vendor-id", VFIOPCIDevice, vendor_id, PCI_ANY_ID),
2682 DEFINE_PROP_UINT32("x-pci-device-id", VFIOPCIDevice, device_id, PCI_ANY_ID),
2683 DEFINE_PROP_UINT32("x-pci-sub-vendor-id", VFIOPCIDevice,
2684 sub_vendor_id, PCI_ANY_ID),
2685 DEFINE_PROP_UINT32("x-pci-sub-device-id", VFIOPCIDevice,
2686 sub_device_id, PCI_ANY_ID),
65501a74
AW
2687 /*
2688 * TODO - support passed fds... is this necessary?
9ee27d73
EA
2689 * DEFINE_PROP_STRING("vfiofd", VFIOPCIDevice, vfiofd_name),
2690 * DEFINE_PROP_STRING("vfiogroupfd, VFIOPCIDevice, vfiogroupfd_name),
65501a74
AW
2691 */
2692 DEFINE_PROP_END_OF_LIST(),
2693};
2694
d9f0e638
AW
2695static const VMStateDescription vfio_pci_vmstate = {
2696 .name = "vfio-pci",
2697 .unmigratable = 1,
2698};
65501a74
AW
2699
2700static void vfio_pci_dev_class_init(ObjectClass *klass, void *data)
2701{
2702 DeviceClass *dc = DEVICE_CLASS(klass);
2703 PCIDeviceClass *pdc = PCI_DEVICE_CLASS(klass);
2704
2705 dc->reset = vfio_pci_reset;
2706 dc->props = vfio_pci_dev_properties;
d9f0e638
AW
2707 dc->vmsd = &vfio_pci_vmstate;
2708 dc->desc = "VFIO-based PCI device assignment";
125ee0ed 2709 set_bit(DEVICE_CATEGORY_MISC, dc->categories);
65501a74
AW
2710 pdc->init = vfio_initfn;
2711 pdc->exit = vfio_exitfn;
2712 pdc->config_read = vfio_pci_read_config;
2713 pdc->config_write = vfio_pci_write_config;
6a659bbf 2714 pdc->is_express = 1; /* We might be */
65501a74
AW
2715}
2716
2717static const TypeInfo vfio_pci_dev_info = {
2718 .name = "vfio-pci",
2719 .parent = TYPE_PCI_DEVICE,
9ee27d73 2720 .instance_size = sizeof(VFIOPCIDevice),
65501a74 2721 .class_init = vfio_pci_dev_class_init,
abc5b3bf 2722 .instance_init = vfio_instance_init,
77a10d04 2723 .instance_finalize = vfio_instance_finalize,
65501a74
AW
2724};
2725
2726static void register_vfio_pci_dev_type(void)
2727{
2728 type_register_static(&vfio_pci_dev_info);
2729}
2730
2731type_init(register_vfio_pci_dev_type)
This page took 0.697514 seconds and 4 git commands to generate.