]>
Commit | Line | Data |
---|---|---|
dbda808a FB |
1 | /* |
2 | * OpenPIC emulation | |
5fafdf24 | 3 | * |
dbda808a | 4 | * Copyright (c) 2004 Jocelyn Mayer |
704c7e5d | 5 | * 2011 Alexander Graf |
5fafdf24 | 6 | * |
dbda808a FB |
7 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
8 | * of this software and associated documentation files (the "Software"), to deal | |
9 | * in the Software without restriction, including without limitation the rights | |
10 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
11 | * copies of the Software, and to permit persons to whom the Software is | |
12 | * furnished to do so, subject to the following conditions: | |
13 | * | |
14 | * The above copyright notice and this permission notice shall be included in | |
15 | * all copies or substantial portions of the Software. | |
16 | * | |
17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
22 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
23 | * THE SOFTWARE. | |
24 | */ | |
25 | /* | |
26 | * | |
27 | * Based on OpenPic implementations: | |
67b55785 | 28 | * - Intel GW80314 I/O companion chip developer's manual |
dbda808a FB |
29 | * - Motorola MPC8245 & MPC8540 user manuals. |
30 | * - Motorola MCP750 (aka Raven) programmer manual. | |
31 | * - Motorola Harrier programmer manuel | |
32 | * | |
33 | * Serial interrupts, as implemented in Raven chipset are not supported yet. | |
5fafdf24 | 34 | * |
dbda808a | 35 | */ |
90191d07 | 36 | #include "qemu/osdep.h" |
83c9f4ca PB |
37 | #include "hw/hw.h" |
38 | #include "hw/ppc/mac.h" | |
39 | #include "hw/pci/pci.h" | |
0d09e41a | 40 | #include "hw/ppc/openpic.h" |
2b927571 | 41 | #include "hw/ppc/ppc_e500.h" |
83c9f4ca PB |
42 | #include "hw/sysbus.h" |
43 | #include "hw/pci/msi.h" | |
da34e65c | 44 | #include "qapi/error.h" |
e69a17f6 | 45 | #include "qemu/bitops.h" |
73d963c0 | 46 | #include "qapi/qmp/qerror.h" |
03dd024f | 47 | #include "qemu/log.h" |
dbda808a | 48 | |
611493d9 | 49 | //#define DEBUG_OPENPIC |
dbda808a FB |
50 | |
51 | #ifdef DEBUG_OPENPIC | |
4c4f0e48 | 52 | static const int debug_openpic = 1; |
dbda808a | 53 | #else |
4c4f0e48 | 54 | static const int debug_openpic = 0; |
dbda808a | 55 | #endif |
dbda808a | 56 | |
4c4f0e48 SW |
57 | #define DPRINTF(fmt, ...) do { \ |
58 | if (debug_openpic) { \ | |
59 | printf(fmt , ## __VA_ARGS__); \ | |
60 | } \ | |
61 | } while (0) | |
62 | ||
e0dfe5b1 | 63 | #define MAX_CPU 32 |
732aa6ec | 64 | #define MAX_MSI 8 |
dbda808a | 65 | #define VID 0x03 /* MPIC version ID */ |
dbda808a | 66 | |
d0b72631 | 67 | /* OpenPIC capability flags */ |
be7c236f | 68 | #define OPENPIC_FLAG_IDR_CRIT (1 << 0) |
e0dfe5b1 | 69 | #define OPENPIC_FLAG_ILR (2 << 0) |
dbda808a | 70 | |
d0b72631 | 71 | /* OpenPIC address map */ |
780d16b7 AG |
72 | #define OPENPIC_GLB_REG_START 0x0 |
73 | #define OPENPIC_GLB_REG_SIZE 0x10F0 | |
74 | #define OPENPIC_TMR_REG_START 0x10F0 | |
75 | #define OPENPIC_TMR_REG_SIZE 0x220 | |
732aa6ec AG |
76 | #define OPENPIC_MSI_REG_START 0x1600 |
77 | #define OPENPIC_MSI_REG_SIZE 0x200 | |
e0dfe5b1 SW |
78 | #define OPENPIC_SUMMARY_REG_START 0x3800 |
79 | #define OPENPIC_SUMMARY_REG_SIZE 0x800 | |
780d16b7 | 80 | #define OPENPIC_SRC_REG_START 0x10000 |
8935a442 | 81 | #define OPENPIC_SRC_REG_SIZE (OPENPIC_MAX_SRC * 0x20) |
780d16b7 AG |
82 | #define OPENPIC_CPU_REG_START 0x20000 |
83 | #define OPENPIC_CPU_REG_SIZE 0x100 + ((MAX_CPU - 1) * 0x1000) | |
84 | ||
d0b72631 AG |
85 | /* Raven */ |
86 | #define RAVEN_MAX_CPU 2 | |
87 | #define RAVEN_MAX_EXT 48 | |
88 | #define RAVEN_MAX_IRQ 64 | |
8935a442 SW |
89 | #define RAVEN_MAX_TMR OPENPIC_MAX_TMR |
90 | #define RAVEN_MAX_IPI OPENPIC_MAX_IPI | |
d0b72631 AG |
91 | |
92 | /* Interrupt definitions */ | |
93 | #define RAVEN_FE_IRQ (RAVEN_MAX_EXT) /* Internal functional IRQ */ | |
94 | #define RAVEN_ERR_IRQ (RAVEN_MAX_EXT + 1) /* Error IRQ */ | |
95 | #define RAVEN_TMR_IRQ (RAVEN_MAX_EXT + 2) /* First timer IRQ */ | |
96 | #define RAVEN_IPI_IRQ (RAVEN_TMR_IRQ + RAVEN_MAX_TMR) /* First IPI IRQ */ | |
97 | /* First doorbell IRQ */ | |
98 | #define RAVEN_DBL_IRQ (RAVEN_IPI_IRQ + (RAVEN_MAX_CPU * RAVEN_MAX_IPI)) | |
99 | ||
e0dfe5b1 SW |
100 | typedef struct FslMpicInfo { |
101 | int max_ext; | |
102 | } FslMpicInfo; | |
dbda808a | 103 | |
e0dfe5b1 SW |
104 | static FslMpicInfo fsl_mpic_20 = { |
105 | .max_ext = 12, | |
106 | }; | |
b7169916 | 107 | |
e0dfe5b1 SW |
108 | static FslMpicInfo fsl_mpic_42 = { |
109 | .max_ext = 12, | |
110 | }; | |
3e772232 | 111 | |
be7c236f SW |
112 | #define FRR_NIRQ_SHIFT 16 |
113 | #define FRR_NCPU_SHIFT 8 | |
114 | #define FRR_VID_SHIFT 0 | |
825463b3 AG |
115 | |
116 | #define VID_REVISION_1_2 2 | |
d0b72631 | 117 | #define VID_REVISION_1_3 3 |
825463b3 | 118 | |
be7c236f | 119 | #define VIR_GENERIC 0x00000000 /* Generic Vendor ID */ |
825463b3 | 120 | |
be7c236f | 121 | #define GCR_RESET 0x80000000 |
68c2dd70 AG |
122 | #define GCR_MODE_PASS 0x00000000 |
123 | #define GCR_MODE_MIXED 0x20000000 | |
124 | #define GCR_MODE_PROXY 0x60000000 | |
71c6cacb | 125 | |
be7c236f SW |
126 | #define TBCR_CI 0x80000000 /* count inhibit */ |
127 | #define TCCR_TOG 0x80000000 /* toggles when decrement to zero */ | |
825463b3 | 128 | |
1945dbc1 | 129 | #define IDR_EP_SHIFT 31 |
def60298 | 130 | #define IDR_EP_MASK (1U << IDR_EP_SHIFT) |
1945dbc1 AG |
131 | #define IDR_CI0_SHIFT 30 |
132 | #define IDR_CI1_SHIFT 29 | |
133 | #define IDR_P1_SHIFT 1 | |
134 | #define IDR_P0_SHIFT 0 | |
b7169916 | 135 | |
e0dfe5b1 SW |
136 | #define ILR_INTTGT_MASK 0x000000ff |
137 | #define ILR_INTTGT_INT 0x00 | |
138 | #define ILR_INTTGT_CINT 0x01 /* critical */ | |
139 | #define ILR_INTTGT_MCP 0x02 /* machine check */ | |
140 | ||
141 | /* The currently supported INTTGT values happen to be the same as QEMU's | |
142 | * openpic output codes, but don't depend on this. The output codes | |
143 | * could change (unlikely, but...) or support could be added for | |
144 | * more INTTGT values. | |
145 | */ | |
146 | static const int inttgt_output[][2] = { | |
147 | { ILR_INTTGT_INT, OPENPIC_OUTPUT_INT }, | |
148 | { ILR_INTTGT_CINT, OPENPIC_OUTPUT_CINT }, | |
149 | { ILR_INTTGT_MCP, OPENPIC_OUTPUT_MCK }, | |
150 | }; | |
151 | ||
152 | static int inttgt_to_output(int inttgt) | |
153 | { | |
154 | int i; | |
155 | ||
156 | for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) { | |
157 | if (inttgt_output[i][0] == inttgt) { | |
158 | return inttgt_output[i][1]; | |
159 | } | |
160 | } | |
161 | ||
162 | fprintf(stderr, "%s: unsupported inttgt %d\n", __func__, inttgt); | |
163 | return OPENPIC_OUTPUT_INT; | |
164 | } | |
165 | ||
166 | static int output_to_inttgt(int output) | |
167 | { | |
168 | int i; | |
169 | ||
170 | for (i = 0; i < ARRAY_SIZE(inttgt_output); i++) { | |
171 | if (inttgt_output[i][1] == output) { | |
172 | return inttgt_output[i][0]; | |
173 | } | |
174 | } | |
175 | ||
176 | abort(); | |
177 | } | |
178 | ||
732aa6ec AG |
179 | #define MSIIR_OFFSET 0x140 |
180 | #define MSIIR_SRS_SHIFT 29 | |
181 | #define MSIIR_SRS_MASK (0x7 << MSIIR_SRS_SHIFT) | |
182 | #define MSIIR_IBS_SHIFT 24 | |
183 | #define MSIIR_IBS_MASK (0x1f << MSIIR_IBS_SHIFT) | |
184 | ||
704c7e5d AG |
185 | static int get_current_cpu(void) |
186 | { | |
4917cf44 | 187 | if (!current_cpu) { |
c3203fa5 SW |
188 | return -1; |
189 | } | |
190 | ||
4917cf44 | 191 | return current_cpu->cpu_index; |
704c7e5d AG |
192 | } |
193 | ||
a8170e5e | 194 | static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr, |
704c7e5d | 195 | int idx); |
a8170e5e | 196 | static void openpic_cpu_write_internal(void *opaque, hwaddr addr, |
704c7e5d | 197 | uint32_t val, int idx); |
8ebe65f3 | 198 | static void openpic_reset(DeviceState *d); |
704c7e5d | 199 | |
6c5e84c2 SW |
200 | typedef enum IRQType { |
201 | IRQ_TYPE_NORMAL = 0, | |
202 | IRQ_TYPE_FSLINT, /* FSL internal interrupt -- level only */ | |
203 | IRQ_TYPE_FSLSPECIAL, /* FSL timer/IPI interrupt, edge, no polarity */ | |
204 | } IRQType; | |
205 | ||
2ada66f9 MCA |
206 | /* Round up to the nearest 64 IRQs so that the queue length |
207 | * won't change when moving between 32 and 64 bit hosts. | |
208 | */ | |
209 | #define IRQQUEUE_SIZE_BITS ((OPENPIC_MAX_IRQ + 63) & ~63) | |
210 | ||
af7e9e74 | 211 | typedef struct IRQQueue { |
2ada66f9 | 212 | unsigned long *queue; |
e5f6e732 | 213 | int32_t queue_size; /* Only used for VMSTATE_BITMAP */ |
dbda808a FB |
214 | int next; |
215 | int priority; | |
af7e9e74 | 216 | } IRQQueue; |
dbda808a | 217 | |
af7e9e74 | 218 | typedef struct IRQSource { |
be7c236f SW |
219 | uint32_t ivpr; /* IRQ vector/priority register */ |
220 | uint32_t idr; /* IRQ destination register */ | |
5e22c276 | 221 | uint32_t destmask; /* bitmap of CPU destinations */ |
dbda808a | 222 | int last_cpu; |
5e22c276 | 223 | int output; /* IRQ level, e.g. OPENPIC_OUTPUT_INT */ |
611493d9 | 224 | int pending; /* TRUE if IRQ is pending */ |
6c5e84c2 SW |
225 | IRQType type; |
226 | bool level:1; /* level-triggered */ | |
72c1da2c | 227 | bool nomask:1; /* critical interrupts ignore mask on some FSL MPICs */ |
af7e9e74 | 228 | } IRQSource; |
dbda808a | 229 | |
be7c236f | 230 | #define IVPR_MASK_SHIFT 31 |
def60298 | 231 | #define IVPR_MASK_MASK (1U << IVPR_MASK_SHIFT) |
be7c236f | 232 | #define IVPR_ACTIVITY_SHIFT 30 |
def60298 | 233 | #define IVPR_ACTIVITY_MASK (1U << IVPR_ACTIVITY_SHIFT) |
be7c236f | 234 | #define IVPR_MODE_SHIFT 29 |
def60298 | 235 | #define IVPR_MODE_MASK (1U << IVPR_MODE_SHIFT) |
be7c236f | 236 | #define IVPR_POLARITY_SHIFT 23 |
def60298 | 237 | #define IVPR_POLARITY_MASK (1U << IVPR_POLARITY_SHIFT) |
be7c236f | 238 | #define IVPR_SENSE_SHIFT 22 |
def60298 | 239 | #define IVPR_SENSE_MASK (1U << IVPR_SENSE_SHIFT) |
be7c236f | 240 | |
def60298 | 241 | #define IVPR_PRIORITY_MASK (0xFU << 16) |
be7c236f SW |
242 | #define IVPR_PRIORITY(_ivprr_) ((int)(((_ivprr_) & IVPR_PRIORITY_MASK) >> 16)) |
243 | #define IVPR_VECTOR(opp, _ivprr_) ((_ivprr_) & (opp)->vector_mask) | |
244 | ||
245 | /* IDR[EP/CI] are only for FSL MPIC prior to v4.0 */ | |
246 | #define IDR_EP 0x80000000 /* external pin */ | |
247 | #define IDR_CI 0x40000000 /* critical interrupt */ | |
71c6cacb | 248 | |
e5f6e732 MCA |
249 | typedef struct OpenPICTimer { |
250 | uint32_t tccr; /* Global timer current count register */ | |
251 | uint32_t tbcr; /* Global timer base count register */ | |
252 | } OpenPICTimer; | |
253 | ||
254 | typedef struct OpenPICMSI { | |
255 | uint32_t msir; /* Shared Message Signaled Interrupt Register */ | |
256 | } OpenPICMSI; | |
257 | ||
af7e9e74 | 258 | typedef struct IRQDest { |
eb438427 | 259 | int32_t ctpr; /* CPU current task priority */ |
af7e9e74 AG |
260 | IRQQueue raised; |
261 | IRQQueue servicing; | |
e9df014c | 262 | qemu_irq *irqs; |
9f1d4b1d SW |
263 | |
264 | /* Count of IRQ sources asserting on non-INT outputs */ | |
265 | uint32_t outputs_active[OPENPIC_OUTPUT_NB]; | |
af7e9e74 | 266 | } IRQDest; |
dbda808a | 267 | |
e1766344 AF |
268 | #define OPENPIC(obj) OBJECT_CHECK(OpenPICState, (obj), TYPE_OPENPIC) |
269 | ||
6d544ee8 | 270 | typedef struct OpenPICState { |
e1766344 AF |
271 | /*< private >*/ |
272 | SysBusDevice parent_obj; | |
273 | /*< public >*/ | |
274 | ||
23c5e4ca | 275 | MemoryRegion mem; |
71cf9e62 | 276 | |
5861a338 | 277 | /* Behavior control */ |
e0dfe5b1 | 278 | FslMpicInfo *fsl; |
d0b72631 | 279 | uint32_t model; |
5861a338 | 280 | uint32_t flags; |
825463b3 AG |
281 | uint32_t nb_irqs; |
282 | uint32_t vid; | |
be7c236f | 283 | uint32_t vir; /* Vendor identification register */ |
0fe04622 | 284 | uint32_t vector_mask; |
be7c236f SW |
285 | uint32_t tfrr_reset; |
286 | uint32_t ivpr_reset; | |
287 | uint32_t idr_reset; | |
dbbbfd60 | 288 | uint32_t brr1; |
68c2dd70 | 289 | uint32_t mpic_mode_mask; |
5861a338 | 290 | |
71cf9e62 | 291 | /* Sub-regions */ |
e0dfe5b1 | 292 | MemoryRegion sub_io_mem[6]; |
71cf9e62 | 293 | |
dbda808a | 294 | /* Global registers */ |
be7c236f SW |
295 | uint32_t frr; /* Feature reporting register */ |
296 | uint32_t gcr; /* Global configuration register */ | |
297 | uint32_t pir; /* Processor initialization register */ | |
dbda808a | 298 | uint32_t spve; /* Spurious vector register */ |
be7c236f | 299 | uint32_t tfrr; /* Timer frequency reporting register */ |
dbda808a | 300 | /* Source registers */ |
8935a442 | 301 | IRQSource src[OPENPIC_MAX_IRQ]; |
dbda808a | 302 | /* Local registers per output pin */ |
af7e9e74 | 303 | IRQDest dst[MAX_CPU]; |
d0b72631 | 304 | uint32_t nb_cpus; |
dbda808a | 305 | /* Timer registers */ |
e5f6e732 | 306 | OpenPICTimer timers[OPENPIC_MAX_TMR]; |
732aa6ec | 307 | /* Shared MSI registers */ |
e5f6e732 | 308 | OpenPICMSI msi[MAX_MSI]; |
d0b72631 AG |
309 | uint32_t max_irq; |
310 | uint32_t irq_ipi0; | |
311 | uint32_t irq_tim0; | |
732aa6ec | 312 | uint32_t irq_msi; |
6d544ee8 | 313 | } OpenPICState; |
dbda808a | 314 | |
af7e9e74 | 315 | static inline void IRQ_setbit(IRQQueue *q, int n_IRQ) |
dbda808a | 316 | { |
e69a17f6 | 317 | set_bit(n_IRQ, q->queue); |
dbda808a FB |
318 | } |
319 | ||
af7e9e74 | 320 | static inline void IRQ_resetbit(IRQQueue *q, int n_IRQ) |
dbda808a | 321 | { |
e69a17f6 | 322 | clear_bit(n_IRQ, q->queue); |
dbda808a FB |
323 | } |
324 | ||
af7e9e74 | 325 | static void IRQ_check(OpenPICState *opp, IRQQueue *q) |
dbda808a | 326 | { |
4417c733 SW |
327 | int irq = -1; |
328 | int next = -1; | |
329 | int priority = -1; | |
330 | ||
331 | for (;;) { | |
332 | irq = find_next_bit(q->queue, opp->max_irq, irq + 1); | |
333 | if (irq == opp->max_irq) { | |
334 | break; | |
335 | } | |
76aec1f8 | 336 | |
4417c733 SW |
337 | DPRINTF("IRQ_check: irq %d set ivpr_pr=%d pr=%d\n", |
338 | irq, IVPR_PRIORITY(opp->src[irq].ivpr), priority); | |
76aec1f8 | 339 | |
4417c733 SW |
340 | if (IVPR_PRIORITY(opp->src[irq].ivpr) > priority) { |
341 | next = irq; | |
342 | priority = IVPR_PRIORITY(opp->src[irq].ivpr); | |
060fbfe1 | 343 | } |
dbda808a | 344 | } |
76aec1f8 | 345 | |
dbda808a FB |
346 | q->next = next; |
347 | q->priority = priority; | |
348 | } | |
349 | ||
af7e9e74 | 350 | static int IRQ_get_next(OpenPICState *opp, IRQQueue *q) |
dbda808a | 351 | { |
3c94378e SW |
352 | /* XXX: optimize */ |
353 | IRQ_check(opp, q); | |
dbda808a FB |
354 | |
355 | return q->next; | |
356 | } | |
357 | ||
9f1d4b1d SW |
358 | static void IRQ_local_pipe(OpenPICState *opp, int n_CPU, int n_IRQ, |
359 | bool active, bool was_active) | |
dbda808a | 360 | { |
af7e9e74 AG |
361 | IRQDest *dst; |
362 | IRQSource *src; | |
dbda808a FB |
363 | int priority; |
364 | ||
365 | dst = &opp->dst[n_CPU]; | |
366 | src = &opp->src[n_IRQ]; | |
5e22c276 | 367 | |
9f1d4b1d SW |
368 | DPRINTF("%s: IRQ %d active %d was %d\n", |
369 | __func__, n_IRQ, active, was_active); | |
370 | ||
5e22c276 | 371 | if (src->output != OPENPIC_OUTPUT_INT) { |
9f1d4b1d SW |
372 | DPRINTF("%s: output %d irq %d active %d was %d count %d\n", |
373 | __func__, src->output, n_IRQ, active, was_active, | |
374 | dst->outputs_active[src->output]); | |
375 | ||
5e22c276 SW |
376 | /* On Freescale MPIC, critical interrupts ignore priority, |
377 | * IACK, EOI, etc. Before MPIC v4.1 they also ignore | |
378 | * masking. | |
379 | */ | |
9f1d4b1d SW |
380 | if (active) { |
381 | if (!was_active && dst->outputs_active[src->output]++ == 0) { | |
382 | DPRINTF("%s: Raise OpenPIC output %d cpu %d irq %d\n", | |
383 | __func__, src->output, n_CPU, n_IRQ); | |
384 | qemu_irq_raise(dst->irqs[src->output]); | |
385 | } | |
386 | } else { | |
387 | if (was_active && --dst->outputs_active[src->output] == 0) { | |
388 | DPRINTF("%s: Lower OpenPIC output %d cpu %d irq %d\n", | |
389 | __func__, src->output, n_CPU, n_IRQ); | |
390 | qemu_irq_lower(dst->irqs[src->output]); | |
391 | } | |
392 | } | |
393 | ||
060fbfe1 | 394 | return; |
dbda808a | 395 | } |
5e22c276 | 396 | |
be7c236f | 397 | priority = IVPR_PRIORITY(src->ivpr); |
9f1d4b1d SW |
398 | |
399 | /* Even if the interrupt doesn't have enough priority, | |
400 | * it is still raised, in case ctpr is lowered later. | |
401 | */ | |
402 | if (active) { | |
403 | IRQ_setbit(&dst->raised, n_IRQ); | |
404 | } else { | |
405 | IRQ_resetbit(&dst->raised, n_IRQ); | |
dbda808a | 406 | } |
9f1d4b1d | 407 | |
3c94378e | 408 | IRQ_check(opp, &dst->raised); |
9f1d4b1d SW |
409 | |
410 | if (active && priority <= dst->ctpr) { | |
411 | DPRINTF("%s: IRQ %d priority %d too low for ctpr %d on CPU %d\n", | |
412 | __func__, n_IRQ, priority, dst->ctpr, n_CPU); | |
413 | active = 0; | |
e9df014c | 414 | } |
9f1d4b1d SW |
415 | |
416 | if (active) { | |
417 | if (IRQ_get_next(opp, &dst->servicing) >= 0 && | |
418 | priority <= dst->servicing.priority) { | |
419 | DPRINTF("%s: IRQ %d is hidden by servicing IRQ %d on CPU %d\n", | |
420 | __func__, n_IRQ, dst->servicing.next, n_CPU); | |
421 | } else { | |
422 | DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d/%d\n", | |
423 | __func__, n_CPU, n_IRQ, dst->raised.next); | |
424 | qemu_irq_raise(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]); | |
425 | } | |
426 | } else { | |
427 | IRQ_get_next(opp, &dst->servicing); | |
428 | if (dst->raised.priority > dst->ctpr && | |
429 | dst->raised.priority > dst->servicing.priority) { | |
430 | DPRINTF("%s: IRQ %d inactive, IRQ %d prio %d above %d/%d, CPU %d\n", | |
431 | __func__, n_IRQ, dst->raised.next, dst->raised.priority, | |
432 | dst->ctpr, dst->servicing.priority, n_CPU); | |
433 | /* IRQ line stays asserted */ | |
434 | } else { | |
435 | DPRINTF("%s: IRQ %d inactive, current prio %d/%d, CPU %d\n", | |
436 | __func__, n_IRQ, dst->ctpr, dst->servicing.priority, n_CPU); | |
437 | qemu_irq_lower(opp->dst[n_CPU].irqs[OPENPIC_OUTPUT_INT]); | |
438 | } | |
dbda808a FB |
439 | } |
440 | } | |
441 | ||
611493d9 | 442 | /* update pic state because registers for n_IRQ have changed value */ |
6d544ee8 | 443 | static void openpic_update_irq(OpenPICState *opp, int n_IRQ) |
dbda808a | 444 | { |
af7e9e74 | 445 | IRQSource *src; |
9f1d4b1d | 446 | bool active, was_active; |
dbda808a FB |
447 | int i; |
448 | ||
449 | src = &opp->src[n_IRQ]; | |
9f1d4b1d | 450 | active = src->pending; |
611493d9 | 451 | |
72c1da2c | 452 | if ((src->ivpr & IVPR_MASK_MASK) && !src->nomask) { |
060fbfe1 | 453 | /* Interrupt source is disabled */ |
e9df014c | 454 | DPRINTF("%s: IRQ %d is disabled\n", __func__, n_IRQ); |
9f1d4b1d | 455 | active = false; |
dbda808a | 456 | } |
9f1d4b1d SW |
457 | |
458 | was_active = !!(src->ivpr & IVPR_ACTIVITY_MASK); | |
459 | ||
460 | /* | |
461 | * We don't have a similar check for already-active because | |
462 | * ctpr may have changed and we need to withdraw the interrupt. | |
463 | */ | |
464 | if (!active && !was_active) { | |
465 | DPRINTF("%s: IRQ %d is already inactive\n", __func__, n_IRQ); | |
060fbfe1 | 466 | return; |
dbda808a | 467 | } |
9f1d4b1d SW |
468 | |
469 | if (active) { | |
470 | src->ivpr |= IVPR_ACTIVITY_MASK; | |
471 | } else { | |
472 | src->ivpr &= ~IVPR_ACTIVITY_MASK; | |
611493d9 | 473 | } |
9f1d4b1d | 474 | |
f40c360c | 475 | if (src->destmask == 0) { |
060fbfe1 | 476 | /* No target */ |
e9df014c | 477 | DPRINTF("%s: IRQ %d has no target\n", __func__, n_IRQ); |
060fbfe1 | 478 | return; |
dbda808a | 479 | } |
611493d9 | 480 | |
f40c360c | 481 | if (src->destmask == (1 << src->last_cpu)) { |
e9df014c | 482 | /* Only one CPU is allowed to receive this IRQ */ |
9f1d4b1d | 483 | IRQ_local_pipe(opp, src->last_cpu, n_IRQ, active, was_active); |
be7c236f | 484 | } else if (!(src->ivpr & IVPR_MODE_MASK)) { |
611493d9 FB |
485 | /* Directed delivery mode */ |
486 | for (i = 0; i < opp->nb_cpus; i++) { | |
5e22c276 | 487 | if (src->destmask & (1 << i)) { |
9f1d4b1d | 488 | IRQ_local_pipe(opp, i, n_IRQ, active, was_active); |
1945dbc1 | 489 | } |
611493d9 | 490 | } |
dbda808a | 491 | } else { |
611493d9 | 492 | /* Distributed delivery mode */ |
e9df014c | 493 | for (i = src->last_cpu + 1; i != src->last_cpu; i++) { |
af7e9e74 | 494 | if (i == opp->nb_cpus) { |
611493d9 | 495 | i = 0; |
af7e9e74 | 496 | } |
5e22c276 | 497 | if (src->destmask & (1 << i)) { |
9f1d4b1d | 498 | IRQ_local_pipe(opp, i, n_IRQ, active, was_active); |
611493d9 FB |
499 | src->last_cpu = i; |
500 | break; | |
501 | } | |
502 | } | |
503 | } | |
504 | } | |
505 | ||
d537cf6c | 506 | static void openpic_set_irq(void *opaque, int n_IRQ, int level) |
611493d9 | 507 | { |
6d544ee8 | 508 | OpenPICState *opp = opaque; |
af7e9e74 | 509 | IRQSource *src; |
611493d9 | 510 | |
8935a442 | 511 | if (n_IRQ >= OPENPIC_MAX_IRQ) { |
65b9d0d5 SW |
512 | fprintf(stderr, "%s: IRQ %d out of range\n", __func__, n_IRQ); |
513 | abort(); | |
514 | } | |
611493d9 FB |
515 | |
516 | src = &opp->src[n_IRQ]; | |
be7c236f SW |
517 | DPRINTF("openpic: set irq %d = %d ivpr=0x%08x\n", |
518 | n_IRQ, level, src->ivpr); | |
6c5e84c2 | 519 | if (src->level) { |
611493d9 FB |
520 | /* level-sensitive irq */ |
521 | src->pending = level; | |
9f1d4b1d | 522 | openpic_update_irq(opp, n_IRQ); |
611493d9 FB |
523 | } else { |
524 | /* edge-sensitive irq */ | |
af7e9e74 | 525 | if (level) { |
611493d9 | 526 | src->pending = 1; |
9f1d4b1d SW |
527 | openpic_update_irq(opp, n_IRQ); |
528 | } | |
529 | ||
530 | if (src->output != OPENPIC_OUTPUT_INT) { | |
531 | /* Edge-triggered interrupts shouldn't be used | |
532 | * with non-INT delivery, but just in case, | |
533 | * try to make it do something sane rather than | |
534 | * cause an interrupt storm. This is close to | |
535 | * what you'd probably see happen in real hardware. | |
536 | */ | |
537 | src->pending = 0; | |
538 | openpic_update_irq(opp, n_IRQ); | |
af7e9e74 | 539 | } |
dbda808a FB |
540 | } |
541 | } | |
542 | ||
be7c236f | 543 | static inline uint32_t read_IRQreg_idr(OpenPICState *opp, int n_IRQ) |
dbda808a | 544 | { |
be7c236f | 545 | return opp->src[n_IRQ].idr; |
8d3a8c1e | 546 | } |
dbda808a | 547 | |
e0dfe5b1 SW |
548 | static inline uint32_t read_IRQreg_ilr(OpenPICState *opp, int n_IRQ) |
549 | { | |
550 | if (opp->flags & OPENPIC_FLAG_ILR) { | |
551 | return output_to_inttgt(opp->src[n_IRQ].output); | |
552 | } | |
553 | ||
554 | return 0xffffffff; | |
555 | } | |
556 | ||
be7c236f | 557 | static inline uint32_t read_IRQreg_ivpr(OpenPICState *opp, int n_IRQ) |
8d3a8c1e | 558 | { |
be7c236f | 559 | return opp->src[n_IRQ].ivpr; |
dbda808a FB |
560 | } |
561 | ||
be7c236f | 562 | static inline void write_IRQreg_idr(OpenPICState *opp, int n_IRQ, uint32_t val) |
dbda808a | 563 | { |
5e22c276 SW |
564 | IRQSource *src = &opp->src[n_IRQ]; |
565 | uint32_t normal_mask = (1UL << opp->nb_cpus) - 1; | |
566 | uint32_t crit_mask = 0; | |
567 | uint32_t mask = normal_mask; | |
568 | int crit_shift = IDR_EP_SHIFT - opp->nb_cpus; | |
569 | int i; | |
570 | ||
571 | if (opp->flags & OPENPIC_FLAG_IDR_CRIT) { | |
572 | crit_mask = mask << crit_shift; | |
573 | mask |= crit_mask | IDR_EP; | |
574 | } | |
575 | ||
576 | src->idr = val & mask; | |
577 | DPRINTF("Set IDR %d to 0x%08x\n", n_IRQ, src->idr); | |
578 | ||
579 | if (opp->flags & OPENPIC_FLAG_IDR_CRIT) { | |
580 | if (src->idr & crit_mask) { | |
581 | if (src->idr & normal_mask) { | |
582 | DPRINTF("%s: IRQ configured for multiple output types, using " | |
583 | "critical\n", __func__); | |
584 | } | |
dbda808a | 585 | |
5e22c276 | 586 | src->output = OPENPIC_OUTPUT_CINT; |
72c1da2c | 587 | src->nomask = true; |
5e22c276 SW |
588 | src->destmask = 0; |
589 | ||
590 | for (i = 0; i < opp->nb_cpus; i++) { | |
591 | int n_ci = IDR_CI0_SHIFT - i; | |
dbda808a | 592 | |
5e22c276 SW |
593 | if (src->idr & (1UL << n_ci)) { |
594 | src->destmask |= 1UL << i; | |
595 | } | |
596 | } | |
597 | } else { | |
598 | src->output = OPENPIC_OUTPUT_INT; | |
72c1da2c | 599 | src->nomask = false; |
5e22c276 SW |
600 | src->destmask = src->idr & normal_mask; |
601 | } | |
602 | } else { | |
603 | src->destmask = src->idr; | |
604 | } | |
11de8b71 AG |
605 | } |
606 | ||
e0dfe5b1 SW |
607 | static inline void write_IRQreg_ilr(OpenPICState *opp, int n_IRQ, uint32_t val) |
608 | { | |
609 | if (opp->flags & OPENPIC_FLAG_ILR) { | |
610 | IRQSource *src = &opp->src[n_IRQ]; | |
611 | ||
612 | src->output = inttgt_to_output(val & ILR_INTTGT_MASK); | |
613 | DPRINTF("Set ILR %d to 0x%08x, output %d\n", n_IRQ, src->idr, | |
614 | src->output); | |
615 | ||
616 | /* TODO: on MPIC v4.0 only, set nomask for non-INT */ | |
617 | } | |
618 | } | |
619 | ||
be7c236f | 620 | static inline void write_IRQreg_ivpr(OpenPICState *opp, int n_IRQ, uint32_t val) |
11de8b71 | 621 | { |
6c5e84c2 SW |
622 | uint32_t mask; |
623 | ||
624 | /* NOTE when implementing newer FSL MPIC models: starting with v4.0, | |
625 | * the polarity bit is read-only on internal interrupts. | |
626 | */ | |
627 | mask = IVPR_MASK_MASK | IVPR_PRIORITY_MASK | IVPR_SENSE_MASK | | |
628 | IVPR_POLARITY_MASK | opp->vector_mask; | |
629 | ||
11de8b71 | 630 | /* ACTIVITY bit is read-only */ |
6c5e84c2 SW |
631 | opp->src[n_IRQ].ivpr = |
632 | (opp->src[n_IRQ].ivpr & IVPR_ACTIVITY_MASK) | (val & mask); | |
633 | ||
634 | /* For FSL internal interrupts, The sense bit is reserved and zero, | |
635 | * and the interrupt is always level-triggered. Timers and IPIs | |
636 | * have no sense or polarity bits, and are edge-triggered. | |
637 | */ | |
638 | switch (opp->src[n_IRQ].type) { | |
639 | case IRQ_TYPE_NORMAL: | |
640 | opp->src[n_IRQ].level = !!(opp->src[n_IRQ].ivpr & IVPR_SENSE_MASK); | |
641 | break; | |
642 | ||
643 | case IRQ_TYPE_FSLINT: | |
644 | opp->src[n_IRQ].ivpr &= ~IVPR_SENSE_MASK; | |
645 | break; | |
646 | ||
647 | case IRQ_TYPE_FSLSPECIAL: | |
648 | opp->src[n_IRQ].ivpr &= ~(IVPR_POLARITY_MASK | IVPR_SENSE_MASK); | |
649 | break; | |
650 | } | |
651 | ||
11de8b71 | 652 | openpic_update_irq(opp, n_IRQ); |
be7c236f SW |
653 | DPRINTF("Set IVPR %d to 0x%08x -> 0x%08x\n", n_IRQ, val, |
654 | opp->src[n_IRQ].ivpr); | |
dbda808a FB |
655 | } |
656 | ||
7f11573b AG |
657 | static void openpic_gcr_write(OpenPICState *opp, uint64_t val) |
658 | { | |
e49798b1 | 659 | bool mpic_proxy = false; |
1ac3d713 | 660 | |
7f11573b | 661 | if (val & GCR_RESET) { |
e1766344 | 662 | openpic_reset(DEVICE(opp)); |
1ac3d713 AG |
663 | return; |
664 | } | |
7f11573b | 665 | |
1ac3d713 AG |
666 | opp->gcr &= ~opp->mpic_mode_mask; |
667 | opp->gcr |= val & opp->mpic_mode_mask; | |
7f11573b | 668 | |
1ac3d713 AG |
669 | /* Set external proxy mode */ |
670 | if ((val & opp->mpic_mode_mask) == GCR_MODE_PROXY) { | |
e49798b1 | 671 | mpic_proxy = true; |
7f11573b | 672 | } |
e49798b1 AG |
673 | |
674 | ppce500_set_mpic_proxy(mpic_proxy); | |
7f11573b AG |
675 | } |
676 | ||
b9b2aaa3 AG |
677 | static void openpic_gbl_write(void *opaque, hwaddr addr, uint64_t val, |
678 | unsigned len) | |
dbda808a | 679 | { |
6d544ee8 | 680 | OpenPICState *opp = opaque; |
af7e9e74 | 681 | IRQDest *dst; |
e9df014c | 682 | int idx; |
dbda808a | 683 | |
4c4f0e48 SW |
684 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n", |
685 | __func__, addr, val); | |
af7e9e74 | 686 | if (addr & 0xF) { |
dbda808a | 687 | return; |
af7e9e74 | 688 | } |
dbda808a | 689 | switch (addr) { |
3e772232 BB |
690 | case 0x00: /* Block Revision Register1 (BRR1) is Readonly */ |
691 | break; | |
704c7e5d AG |
692 | case 0x40: |
693 | case 0x50: | |
694 | case 0x60: | |
695 | case 0x70: | |
696 | case 0x80: | |
697 | case 0x90: | |
698 | case 0xA0: | |
699 | case 0xB0: | |
700 | openpic_cpu_write_internal(opp, addr, val, get_current_cpu()); | |
dbda808a | 701 | break; |
be7c236f | 702 | case 0x1000: /* FRR */ |
dbda808a | 703 | break; |
be7c236f | 704 | case 0x1020: /* GCR */ |
7f11573b | 705 | openpic_gcr_write(opp, val); |
060fbfe1 | 706 | break; |
be7c236f | 707 | case 0x1080: /* VIR */ |
060fbfe1 | 708 | break; |
be7c236f | 709 | case 0x1090: /* PIR */ |
e9df014c | 710 | for (idx = 0; idx < opp->nb_cpus; idx++) { |
be7c236f | 711 | if ((val & (1 << idx)) && !(opp->pir & (1 << idx))) { |
e9df014c JM |
712 | DPRINTF("Raise OpenPIC RESET output for CPU %d\n", idx); |
713 | dst = &opp->dst[idx]; | |
714 | qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_RESET]); | |
be7c236f | 715 | } else if (!(val & (1 << idx)) && (opp->pir & (1 << idx))) { |
e9df014c JM |
716 | DPRINTF("Lower OpenPIC RESET output for CPU %d\n", idx); |
717 | dst = &opp->dst[idx]; | |
718 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_RESET]); | |
719 | } | |
dbda808a | 720 | } |
be7c236f | 721 | opp->pir = val; |
060fbfe1 | 722 | break; |
be7c236f | 723 | case 0x10A0: /* IPI_IVPR */ |
704c7e5d AG |
724 | case 0x10B0: |
725 | case 0x10C0: | |
726 | case 0x10D0: | |
dbda808a FB |
727 | { |
728 | int idx; | |
704c7e5d | 729 | idx = (addr - 0x10A0) >> 4; |
be7c236f | 730 | write_IRQreg_ivpr(opp, opp->irq_ipi0 + idx, val); |
dbda808a FB |
731 | } |
732 | break; | |
704c7e5d | 733 | case 0x10E0: /* SPVE */ |
0fe04622 | 734 | opp->spve = val & opp->vector_mask; |
dbda808a | 735 | break; |
dbda808a FB |
736 | default: |
737 | break; | |
738 | } | |
739 | } | |
740 | ||
b9b2aaa3 | 741 | static uint64_t openpic_gbl_read(void *opaque, hwaddr addr, unsigned len) |
dbda808a | 742 | { |
6d544ee8 | 743 | OpenPICState *opp = opaque; |
dbda808a FB |
744 | uint32_t retval; |
745 | ||
4c4f0e48 | 746 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
dbda808a | 747 | retval = 0xFFFFFFFF; |
af7e9e74 | 748 | if (addr & 0xF) { |
dbda808a | 749 | return retval; |
af7e9e74 | 750 | } |
dbda808a | 751 | switch (addr) { |
be7c236f SW |
752 | case 0x1000: /* FRR */ |
753 | retval = opp->frr; | |
dbda808a | 754 | break; |
be7c236f SW |
755 | case 0x1020: /* GCR */ |
756 | retval = opp->gcr; | |
060fbfe1 | 757 | break; |
be7c236f SW |
758 | case 0x1080: /* VIR */ |
759 | retval = opp->vir; | |
060fbfe1 | 760 | break; |
be7c236f | 761 | case 0x1090: /* PIR */ |
dbda808a | 762 | retval = 0x00000000; |
060fbfe1 | 763 | break; |
3e772232 | 764 | case 0x00: /* Block Revision Register1 (BRR1) */ |
0d404683 SW |
765 | retval = opp->brr1; |
766 | break; | |
704c7e5d AG |
767 | case 0x40: |
768 | case 0x50: | |
769 | case 0x60: | |
770 | case 0x70: | |
771 | case 0x80: | |
772 | case 0x90: | |
773 | case 0xA0: | |
dbda808a | 774 | case 0xB0: |
704c7e5d AG |
775 | retval = openpic_cpu_read_internal(opp, addr, get_current_cpu()); |
776 | break; | |
be7c236f | 777 | case 0x10A0: /* IPI_IVPR */ |
704c7e5d AG |
778 | case 0x10B0: |
779 | case 0x10C0: | |
780 | case 0x10D0: | |
dbda808a FB |
781 | { |
782 | int idx; | |
704c7e5d | 783 | idx = (addr - 0x10A0) >> 4; |
be7c236f | 784 | retval = read_IRQreg_ivpr(opp, opp->irq_ipi0 + idx); |
dbda808a | 785 | } |
060fbfe1 | 786 | break; |
704c7e5d | 787 | case 0x10E0: /* SPVE */ |
dbda808a FB |
788 | retval = opp->spve; |
789 | break; | |
dbda808a FB |
790 | default: |
791 | break; | |
792 | } | |
4c4f0e48 | 793 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
794 | |
795 | return retval; | |
796 | } | |
797 | ||
6d544ee8 | 798 | static void openpic_tmr_write(void *opaque, hwaddr addr, uint64_t val, |
b9b2aaa3 | 799 | unsigned len) |
dbda808a | 800 | { |
6d544ee8 | 801 | OpenPICState *opp = opaque; |
dbda808a FB |
802 | int idx; |
803 | ||
03274d44 SW |
804 | addr += 0x10f0; |
805 | ||
4c4f0e48 SW |
806 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n", |
807 | __func__, addr, val); | |
af7e9e74 | 808 | if (addr & 0xF) { |
dbda808a | 809 | return; |
af7e9e74 | 810 | } |
c38c0b8a | 811 | |
03274d44 | 812 | if (addr == 0x10f0) { |
be7c236f SW |
813 | /* TFRR */ |
814 | opp->tfrr = val; | |
c38c0b8a AG |
815 | return; |
816 | } | |
03274d44 SW |
817 | |
818 | idx = (addr >> 6) & 0x3; | |
819 | addr = addr & 0x30; | |
820 | ||
c38c0b8a | 821 | switch (addr & 0x30) { |
be7c236f | 822 | case 0x00: /* TCCR */ |
dbda808a | 823 | break; |
be7c236f SW |
824 | case 0x10: /* TBCR */ |
825 | if ((opp->timers[idx].tccr & TCCR_TOG) != 0 && | |
826 | (val & TBCR_CI) == 0 && | |
827 | (opp->timers[idx].tbcr & TBCR_CI) != 0) { | |
828 | opp->timers[idx].tccr &= ~TCCR_TOG; | |
71c6cacb | 829 | } |
be7c236f | 830 | opp->timers[idx].tbcr = val; |
060fbfe1 | 831 | break; |
be7c236f SW |
832 | case 0x20: /* TVPR */ |
833 | write_IRQreg_ivpr(opp, opp->irq_tim0 + idx, val); | |
060fbfe1 | 834 | break; |
be7c236f SW |
835 | case 0x30: /* TDR */ |
836 | write_IRQreg_idr(opp, opp->irq_tim0 + idx, val); | |
060fbfe1 | 837 | break; |
dbda808a FB |
838 | } |
839 | } | |
840 | ||
6d544ee8 | 841 | static uint64_t openpic_tmr_read(void *opaque, hwaddr addr, unsigned len) |
dbda808a | 842 | { |
6d544ee8 | 843 | OpenPICState *opp = opaque; |
c38c0b8a | 844 | uint32_t retval = -1; |
dbda808a FB |
845 | int idx; |
846 | ||
4c4f0e48 | 847 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
c38c0b8a AG |
848 | if (addr & 0xF) { |
849 | goto out; | |
850 | } | |
851 | idx = (addr >> 6) & 0x3; | |
852 | if (addr == 0x0) { | |
be7c236f SW |
853 | /* TFRR */ |
854 | retval = opp->tfrr; | |
c38c0b8a AG |
855 | goto out; |
856 | } | |
857 | switch (addr & 0x30) { | |
be7c236f SW |
858 | case 0x00: /* TCCR */ |
859 | retval = opp->timers[idx].tccr; | |
dbda808a | 860 | break; |
be7c236f SW |
861 | case 0x10: /* TBCR */ |
862 | retval = opp->timers[idx].tbcr; | |
060fbfe1 | 863 | break; |
be7c236f SW |
864 | case 0x20: /* TIPV */ |
865 | retval = read_IRQreg_ivpr(opp, opp->irq_tim0 + idx); | |
060fbfe1 | 866 | break; |
c38c0b8a | 867 | case 0x30: /* TIDE (TIDR) */ |
be7c236f | 868 | retval = read_IRQreg_idr(opp, opp->irq_tim0 + idx); |
060fbfe1 | 869 | break; |
dbda808a | 870 | } |
c38c0b8a AG |
871 | |
872 | out: | |
4c4f0e48 | 873 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
874 | |
875 | return retval; | |
876 | } | |
877 | ||
b9b2aaa3 AG |
878 | static void openpic_src_write(void *opaque, hwaddr addr, uint64_t val, |
879 | unsigned len) | |
dbda808a | 880 | { |
6d544ee8 | 881 | OpenPICState *opp = opaque; |
dbda808a FB |
882 | int idx; |
883 | ||
4c4f0e48 SW |
884 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= %08" PRIx64 "\n", |
885 | __func__, addr, val); | |
e0dfe5b1 SW |
886 | |
887 | addr = addr & 0xffff; | |
dbda808a | 888 | idx = addr >> 5; |
e0dfe5b1 SW |
889 | |
890 | switch (addr & 0x1f) { | |
891 | case 0x00: | |
be7c236f | 892 | write_IRQreg_ivpr(opp, idx, val); |
e0dfe5b1 SW |
893 | break; |
894 | case 0x10: | |
895 | write_IRQreg_idr(opp, idx, val); | |
896 | break; | |
897 | case 0x18: | |
898 | write_IRQreg_ilr(opp, idx, val); | |
899 | break; | |
dbda808a FB |
900 | } |
901 | } | |
902 | ||
b9b2aaa3 | 903 | static uint64_t openpic_src_read(void *opaque, uint64_t addr, unsigned len) |
dbda808a | 904 | { |
6d544ee8 | 905 | OpenPICState *opp = opaque; |
dbda808a FB |
906 | uint32_t retval; |
907 | int idx; | |
908 | ||
4c4f0e48 | 909 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
dbda808a | 910 | retval = 0xFFFFFFFF; |
e0dfe5b1 SW |
911 | |
912 | addr = addr & 0xffff; | |
dbda808a | 913 | idx = addr >> 5; |
e0dfe5b1 SW |
914 | |
915 | switch (addr & 0x1f) { | |
916 | case 0x00: | |
be7c236f | 917 | retval = read_IRQreg_ivpr(opp, idx); |
e0dfe5b1 SW |
918 | break; |
919 | case 0x10: | |
920 | retval = read_IRQreg_idr(opp, idx); | |
921 | break; | |
922 | case 0x18: | |
923 | retval = read_IRQreg_ilr(opp, idx); | |
924 | break; | |
dbda808a | 925 | } |
dbda808a | 926 | |
e0dfe5b1 | 927 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
928 | return retval; |
929 | } | |
930 | ||
732aa6ec AG |
931 | static void openpic_msi_write(void *opaque, hwaddr addr, uint64_t val, |
932 | unsigned size) | |
933 | { | |
934 | OpenPICState *opp = opaque; | |
935 | int idx = opp->irq_msi; | |
936 | int srs, ibs; | |
937 | ||
4c4f0e48 SW |
938 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n", |
939 | __func__, addr, val); | |
732aa6ec AG |
940 | if (addr & 0xF) { |
941 | return; | |
942 | } | |
943 | ||
944 | switch (addr) { | |
945 | case MSIIR_OFFSET: | |
946 | srs = val >> MSIIR_SRS_SHIFT; | |
947 | idx += srs; | |
948 | ibs = (val & MSIIR_IBS_MASK) >> MSIIR_IBS_SHIFT; | |
949 | opp->msi[srs].msir |= 1 << ibs; | |
950 | openpic_set_irq(opp, idx, 1); | |
951 | break; | |
952 | default: | |
953 | /* most registers are read-only, thus ignored */ | |
954 | break; | |
955 | } | |
956 | } | |
957 | ||
958 | static uint64_t openpic_msi_read(void *opaque, hwaddr addr, unsigned size) | |
959 | { | |
960 | OpenPICState *opp = opaque; | |
961 | uint64_t r = 0; | |
962 | int i, srs; | |
963 | ||
4c4f0e48 | 964 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); |
732aa6ec AG |
965 | if (addr & 0xF) { |
966 | return -1; | |
967 | } | |
968 | ||
969 | srs = addr >> 4; | |
970 | ||
971 | switch (addr) { | |
972 | case 0x00: | |
973 | case 0x10: | |
974 | case 0x20: | |
975 | case 0x30: | |
976 | case 0x40: | |
977 | case 0x50: | |
978 | case 0x60: | |
979 | case 0x70: /* MSIRs */ | |
980 | r = opp->msi[srs].msir; | |
981 | /* Clear on read */ | |
982 | opp->msi[srs].msir = 0; | |
e99fd8af | 983 | openpic_set_irq(opp, opp->irq_msi + srs, 0); |
732aa6ec AG |
984 | break; |
985 | case 0x120: /* MSISR */ | |
986 | for (i = 0; i < MAX_MSI; i++) { | |
987 | r |= (opp->msi[i].msir ? 1 : 0) << i; | |
988 | } | |
989 | break; | |
990 | } | |
991 | ||
992 | return r; | |
993 | } | |
994 | ||
e0dfe5b1 SW |
995 | static uint64_t openpic_summary_read(void *opaque, hwaddr addr, unsigned size) |
996 | { | |
997 | uint64_t r = 0; | |
998 | ||
999 | DPRINTF("%s: addr %#" HWADDR_PRIx "\n", __func__, addr); | |
1000 | ||
1001 | /* TODO: EISR/EIMR */ | |
1002 | ||
1003 | return r; | |
1004 | } | |
1005 | ||
1006 | static void openpic_summary_write(void *opaque, hwaddr addr, uint64_t val, | |
1007 | unsigned size) | |
1008 | { | |
1009 | DPRINTF("%s: addr %#" HWADDR_PRIx " <= 0x%08" PRIx64 "\n", | |
1010 | __func__, addr, val); | |
1011 | ||
1012 | /* TODO: EISR/EIMR */ | |
1013 | } | |
1014 | ||
a8170e5e | 1015 | static void openpic_cpu_write_internal(void *opaque, hwaddr addr, |
704c7e5d | 1016 | uint32_t val, int idx) |
dbda808a | 1017 | { |
6d544ee8 | 1018 | OpenPICState *opp = opaque; |
af7e9e74 AG |
1019 | IRQSource *src; |
1020 | IRQDest *dst; | |
704c7e5d | 1021 | int s_IRQ, n_IRQ; |
dbda808a | 1022 | |
4c4f0e48 | 1023 | DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx " <= 0x%08x\n", __func__, idx, |
704c7e5d | 1024 | addr, val); |
c3203fa5 | 1025 | |
04d2acbb | 1026 | if (idx < 0 || idx >= opp->nb_cpus) { |
dbda808a | 1027 | return; |
c3203fa5 SW |
1028 | } |
1029 | ||
af7e9e74 | 1030 | if (addr & 0xF) { |
dbda808a | 1031 | return; |
af7e9e74 | 1032 | } |
dbda808a FB |
1033 | dst = &opp->dst[idx]; |
1034 | addr &= 0xFF0; | |
1035 | switch (addr) { | |
704c7e5d | 1036 | case 0x40: /* IPIDR */ |
dbda808a FB |
1037 | case 0x50: |
1038 | case 0x60: | |
1039 | case 0x70: | |
1040 | idx = (addr - 0x40) >> 4; | |
a675155e | 1041 | /* we use IDE as mask which CPUs to deliver the IPI to still. */ |
f40c360c | 1042 | opp->src[opp->irq_ipi0 + idx].destmask |= val; |
b7169916 AJ |
1043 | openpic_set_irq(opp, opp->irq_ipi0 + idx, 1); |
1044 | openpic_set_irq(opp, opp->irq_ipi0 + idx, 0); | |
dbda808a | 1045 | break; |
be7c236f SW |
1046 | case 0x80: /* CTPR */ |
1047 | dst->ctpr = val & 0x0000000F; | |
9f1d4b1d SW |
1048 | |
1049 | DPRINTF("%s: set CPU %d ctpr to %d, raised %d servicing %d\n", | |
1050 | __func__, idx, dst->ctpr, dst->raised.priority, | |
1051 | dst->servicing.priority); | |
1052 | ||
1053 | if (dst->raised.priority <= dst->ctpr) { | |
1054 | DPRINTF("%s: Lower OpenPIC INT output cpu %d due to ctpr\n", | |
1055 | __func__, idx); | |
1056 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]); | |
1057 | } else if (dst->raised.priority > dst->servicing.priority) { | |
1058 | DPRINTF("%s: Raise OpenPIC INT output cpu %d irq %d\n", | |
1059 | __func__, idx, dst->raised.next); | |
1060 | qemu_irq_raise(dst->irqs[OPENPIC_OUTPUT_INT]); | |
1061 | } | |
1062 | ||
060fbfe1 | 1063 | break; |
dbda808a | 1064 | case 0x90: /* WHOAMI */ |
060fbfe1 AJ |
1065 | /* Read-only register */ |
1066 | break; | |
be7c236f | 1067 | case 0xA0: /* IACK */ |
060fbfe1 AJ |
1068 | /* Read-only register */ |
1069 | break; | |
be7c236f SW |
1070 | case 0xB0: /* EOI */ |
1071 | DPRINTF("EOI\n"); | |
060fbfe1 | 1072 | s_IRQ = IRQ_get_next(opp, &dst->servicing); |
65b9d0d5 SW |
1073 | |
1074 | if (s_IRQ < 0) { | |
1075 | DPRINTF("%s: EOI with no interrupt in service\n", __func__); | |
1076 | break; | |
1077 | } | |
1078 | ||
060fbfe1 | 1079 | IRQ_resetbit(&dst->servicing, s_IRQ); |
060fbfe1 AJ |
1080 | /* Set up next servicing IRQ */ |
1081 | s_IRQ = IRQ_get_next(opp, &dst->servicing); | |
e9df014c JM |
1082 | /* Check queued interrupts. */ |
1083 | n_IRQ = IRQ_get_next(opp, &dst->raised); | |
1084 | src = &opp->src[n_IRQ]; | |
1085 | if (n_IRQ != -1 && | |
1086 | (s_IRQ == -1 || | |
be7c236f | 1087 | IVPR_PRIORITY(src->ivpr) > dst->servicing.priority)) { |
e9df014c JM |
1088 | DPRINTF("Raise OpenPIC INT output cpu %d irq %d\n", |
1089 | idx, n_IRQ); | |
5e22c276 | 1090 | qemu_irq_raise(opp->dst[idx].irqs[OPENPIC_OUTPUT_INT]); |
e9df014c | 1091 | } |
060fbfe1 | 1092 | break; |
dbda808a FB |
1093 | default: |
1094 | break; | |
1095 | } | |
1096 | } | |
1097 | ||
b9b2aaa3 AG |
1098 | static void openpic_cpu_write(void *opaque, hwaddr addr, uint64_t val, |
1099 | unsigned len) | |
704c7e5d AG |
1100 | { |
1101 | openpic_cpu_write_internal(opaque, addr, val, (addr & 0x1f000) >> 12); | |
1102 | } | |
1103 | ||
a898a8fc SW |
1104 | |
1105 | static uint32_t openpic_iack(OpenPICState *opp, IRQDest *dst, int cpu) | |
1106 | { | |
1107 | IRQSource *src; | |
1108 | int retval, irq; | |
1109 | ||
1110 | DPRINTF("Lower OpenPIC INT output\n"); | |
1111 | qemu_irq_lower(dst->irqs[OPENPIC_OUTPUT_INT]); | |
1112 | ||
1113 | irq = IRQ_get_next(opp, &dst->raised); | |
1114 | DPRINTF("IACK: irq=%d\n", irq); | |
1115 | ||
1116 | if (irq == -1) { | |
1117 | /* No more interrupt pending */ | |
1118 | return opp->spve; | |
1119 | } | |
1120 | ||
1121 | src = &opp->src[irq]; | |
1122 | if (!(src->ivpr & IVPR_ACTIVITY_MASK) || | |
1123 | !(IVPR_PRIORITY(src->ivpr) > dst->ctpr)) { | |
9f1d4b1d SW |
1124 | fprintf(stderr, "%s: bad raised IRQ %d ctpr %d ivpr 0x%08x\n", |
1125 | __func__, irq, dst->ctpr, src->ivpr); | |
1126 | openpic_update_irq(opp, irq); | |
a898a8fc SW |
1127 | retval = opp->spve; |
1128 | } else { | |
1129 | /* IRQ enter servicing state */ | |
1130 | IRQ_setbit(&dst->servicing, irq); | |
1131 | retval = IVPR_VECTOR(opp, src->ivpr); | |
1132 | } | |
9f1d4b1d | 1133 | |
a898a8fc SW |
1134 | if (!src->level) { |
1135 | /* edge-sensitive IRQ */ | |
1136 | src->ivpr &= ~IVPR_ACTIVITY_MASK; | |
1137 | src->pending = 0; | |
9f1d4b1d | 1138 | IRQ_resetbit(&dst->raised, irq); |
a898a8fc SW |
1139 | } |
1140 | ||
8935a442 | 1141 | if ((irq >= opp->irq_ipi0) && (irq < (opp->irq_ipi0 + OPENPIC_MAX_IPI))) { |
f40c360c SW |
1142 | src->destmask &= ~(1 << cpu); |
1143 | if (src->destmask && !src->level) { | |
a898a8fc SW |
1144 | /* trigger on CPUs that didn't know about it yet */ |
1145 | openpic_set_irq(opp, irq, 1); | |
1146 | openpic_set_irq(opp, irq, 0); | |
1147 | /* if all CPUs knew about it, set active bit again */ | |
1148 | src->ivpr |= IVPR_ACTIVITY_MASK; | |
1149 | } | |
1150 | } | |
1151 | ||
1152 | return retval; | |
1153 | } | |
1154 | ||
a8170e5e | 1155 | static uint32_t openpic_cpu_read_internal(void *opaque, hwaddr addr, |
704c7e5d | 1156 | int idx) |
dbda808a | 1157 | { |
6d544ee8 | 1158 | OpenPICState *opp = opaque; |
af7e9e74 | 1159 | IRQDest *dst; |
dbda808a | 1160 | uint32_t retval; |
3b46e624 | 1161 | |
4c4f0e48 | 1162 | DPRINTF("%s: cpu %d addr %#" HWADDR_PRIx "\n", __func__, idx, addr); |
dbda808a | 1163 | retval = 0xFFFFFFFF; |
c3203fa5 | 1164 | |
04d2acbb | 1165 | if (idx < 0 || idx >= opp->nb_cpus) { |
c3203fa5 SW |
1166 | return retval; |
1167 | } | |
1168 | ||
af7e9e74 | 1169 | if (addr & 0xF) { |
dbda808a | 1170 | return retval; |
af7e9e74 | 1171 | } |
dbda808a FB |
1172 | dst = &opp->dst[idx]; |
1173 | addr &= 0xFF0; | |
1174 | switch (addr) { | |
be7c236f SW |
1175 | case 0x80: /* CTPR */ |
1176 | retval = dst->ctpr; | |
060fbfe1 | 1177 | break; |
dbda808a | 1178 | case 0x90: /* WHOAMI */ |
060fbfe1 AJ |
1179 | retval = idx; |
1180 | break; | |
be7c236f | 1181 | case 0xA0: /* IACK */ |
a898a8fc | 1182 | retval = openpic_iack(opp, dst, idx); |
060fbfe1 | 1183 | break; |
be7c236f | 1184 | case 0xB0: /* EOI */ |
060fbfe1 AJ |
1185 | retval = 0; |
1186 | break; | |
dbda808a FB |
1187 | default: |
1188 | break; | |
1189 | } | |
4c4f0e48 | 1190 | DPRINTF("%s: => 0x%08x\n", __func__, retval); |
dbda808a FB |
1191 | |
1192 | return retval; | |
1193 | } | |
1194 | ||
b9b2aaa3 | 1195 | static uint64_t openpic_cpu_read(void *opaque, hwaddr addr, unsigned len) |
704c7e5d AG |
1196 | { |
1197 | return openpic_cpu_read_internal(opaque, addr, (addr & 0x1f000) >> 12); | |
1198 | } | |
1199 | ||
35732cb4 | 1200 | static const MemoryRegionOps openpic_glb_ops_le = { |
780d16b7 AG |
1201 | .write = openpic_gbl_write, |
1202 | .read = openpic_gbl_read, | |
1203 | .endianness = DEVICE_LITTLE_ENDIAN, | |
1204 | .impl = { | |
1205 | .min_access_size = 4, | |
1206 | .max_access_size = 4, | |
1207 | }, | |
1208 | }; | |
dbda808a | 1209 | |
35732cb4 AG |
1210 | static const MemoryRegionOps openpic_glb_ops_be = { |
1211 | .write = openpic_gbl_write, | |
1212 | .read = openpic_gbl_read, | |
1213 | .endianness = DEVICE_BIG_ENDIAN, | |
1214 | .impl = { | |
1215 | .min_access_size = 4, | |
1216 | .max_access_size = 4, | |
1217 | }, | |
1218 | }; | |
1219 | ||
1220 | static const MemoryRegionOps openpic_tmr_ops_le = { | |
6d544ee8 AG |
1221 | .write = openpic_tmr_write, |
1222 | .read = openpic_tmr_read, | |
780d16b7 AG |
1223 | .endianness = DEVICE_LITTLE_ENDIAN, |
1224 | .impl = { | |
1225 | .min_access_size = 4, | |
1226 | .max_access_size = 4, | |
1227 | }, | |
1228 | }; | |
dbda808a | 1229 | |
35732cb4 | 1230 | static const MemoryRegionOps openpic_tmr_ops_be = { |
6d544ee8 AG |
1231 | .write = openpic_tmr_write, |
1232 | .read = openpic_tmr_read, | |
35732cb4 AG |
1233 | .endianness = DEVICE_BIG_ENDIAN, |
1234 | .impl = { | |
1235 | .min_access_size = 4, | |
1236 | .max_access_size = 4, | |
1237 | }, | |
1238 | }; | |
1239 | ||
1240 | static const MemoryRegionOps openpic_cpu_ops_le = { | |
780d16b7 AG |
1241 | .write = openpic_cpu_write, |
1242 | .read = openpic_cpu_read, | |
1243 | .endianness = DEVICE_LITTLE_ENDIAN, | |
1244 | .impl = { | |
1245 | .min_access_size = 4, | |
1246 | .max_access_size = 4, | |
1247 | }, | |
1248 | }; | |
dbda808a | 1249 | |
35732cb4 AG |
1250 | static const MemoryRegionOps openpic_cpu_ops_be = { |
1251 | .write = openpic_cpu_write, | |
1252 | .read = openpic_cpu_read, | |
1253 | .endianness = DEVICE_BIG_ENDIAN, | |
1254 | .impl = { | |
1255 | .min_access_size = 4, | |
1256 | .max_access_size = 4, | |
1257 | }, | |
1258 | }; | |
1259 | ||
1260 | static const MemoryRegionOps openpic_src_ops_le = { | |
780d16b7 AG |
1261 | .write = openpic_src_write, |
1262 | .read = openpic_src_read, | |
23c5e4ca | 1263 | .endianness = DEVICE_LITTLE_ENDIAN, |
b9b2aaa3 AG |
1264 | .impl = { |
1265 | .min_access_size = 4, | |
1266 | .max_access_size = 4, | |
1267 | }, | |
23c5e4ca AK |
1268 | }; |
1269 | ||
35732cb4 AG |
1270 | static const MemoryRegionOps openpic_src_ops_be = { |
1271 | .write = openpic_src_write, | |
1272 | .read = openpic_src_read, | |
1273 | .endianness = DEVICE_BIG_ENDIAN, | |
1274 | .impl = { | |
1275 | .min_access_size = 4, | |
1276 | .max_access_size = 4, | |
1277 | }, | |
1278 | }; | |
1279 | ||
e0dfe5b1 | 1280 | static const MemoryRegionOps openpic_msi_ops_be = { |
732aa6ec AG |
1281 | .read = openpic_msi_read, |
1282 | .write = openpic_msi_write, | |
e0dfe5b1 | 1283 | .endianness = DEVICE_BIG_ENDIAN, |
732aa6ec AG |
1284 | .impl = { |
1285 | .min_access_size = 4, | |
1286 | .max_access_size = 4, | |
1287 | }, | |
1288 | }; | |
1289 | ||
e0dfe5b1 SW |
1290 | static const MemoryRegionOps openpic_summary_ops_be = { |
1291 | .read = openpic_summary_read, | |
1292 | .write = openpic_summary_write, | |
732aa6ec AG |
1293 | .endianness = DEVICE_BIG_ENDIAN, |
1294 | .impl = { | |
1295 | .min_access_size = 4, | |
1296 | .max_access_size = 4, | |
1297 | }, | |
1298 | }; | |
1299 | ||
8ebe65f3 PJ |
1300 | static void openpic_reset(DeviceState *d) |
1301 | { | |
1302 | OpenPICState *opp = OPENPIC(d); | |
1303 | int i; | |
1304 | ||
1305 | opp->gcr = GCR_RESET; | |
1306 | /* Initialise controller registers */ | |
1307 | opp->frr = ((opp->nb_irqs - 1) << FRR_NIRQ_SHIFT) | | |
1308 | ((opp->nb_cpus - 1) << FRR_NCPU_SHIFT) | | |
1309 | (opp->vid << FRR_VID_SHIFT); | |
1310 | ||
1311 | opp->pir = 0; | |
1312 | opp->spve = -1 & opp->vector_mask; | |
1313 | opp->tfrr = opp->tfrr_reset; | |
1314 | /* Initialise IRQ sources */ | |
1315 | for (i = 0; i < opp->max_irq; i++) { | |
1316 | opp->src[i].ivpr = opp->ivpr_reset; | |
8ebe65f3 PJ |
1317 | switch (opp->src[i].type) { |
1318 | case IRQ_TYPE_NORMAL: | |
1319 | opp->src[i].level = !!(opp->ivpr_reset & IVPR_SENSE_MASK); | |
1320 | break; | |
1321 | ||
1322 | case IRQ_TYPE_FSLINT: | |
1323 | opp->src[i].ivpr |= IVPR_POLARITY_MASK; | |
1324 | break; | |
1325 | ||
1326 | case IRQ_TYPE_FSLSPECIAL: | |
1327 | break; | |
1328 | } | |
ffd5e9fe PJ |
1329 | |
1330 | write_IRQreg_idr(opp, i, opp->idr_reset); | |
8ebe65f3 PJ |
1331 | } |
1332 | /* Initialise IRQ destinations */ | |
2ada66f9 | 1333 | for (i = 0; i < opp->nb_cpus; i++) { |
8ebe65f3 | 1334 | opp->dst[i].ctpr = 15; |
8ebe65f3 | 1335 | opp->dst[i].raised.next = -1; |
2ada66f9 MCA |
1336 | opp->dst[i].raised.priority = 0; |
1337 | bitmap_clear(opp->dst[i].raised.queue, 0, IRQQUEUE_SIZE_BITS); | |
8ebe65f3 | 1338 | opp->dst[i].servicing.next = -1; |
2ada66f9 MCA |
1339 | opp->dst[i].servicing.priority = 0; |
1340 | bitmap_clear(opp->dst[i].servicing.queue, 0, IRQQUEUE_SIZE_BITS); | |
8ebe65f3 PJ |
1341 | } |
1342 | /* Initialise timers */ | |
1343 | for (i = 0; i < OPENPIC_MAX_TMR; i++) { | |
1344 | opp->timers[i].tccr = 0; | |
1345 | opp->timers[i].tbcr = TBCR_CI; | |
1346 | } | |
1347 | /* Go out of RESET state */ | |
1348 | opp->gcr = 0; | |
1349 | } | |
1350 | ||
af7e9e74 | 1351 | typedef struct MemReg { |
d0b72631 AG |
1352 | const char *name; |
1353 | MemoryRegionOps const *ops; | |
1354 | hwaddr start_addr; | |
1355 | ram_addr_t size; | |
af7e9e74 | 1356 | } MemReg; |
d0b72631 | 1357 | |
e0dfe5b1 SW |
1358 | static void fsl_common_init(OpenPICState *opp) |
1359 | { | |
1360 | int i; | |
8935a442 | 1361 | int virq = OPENPIC_MAX_SRC; |
e0dfe5b1 SW |
1362 | |
1363 | opp->vid = VID_REVISION_1_2; | |
1364 | opp->vir = VIR_GENERIC; | |
1365 | opp->vector_mask = 0xFFFF; | |
1366 | opp->tfrr_reset = 0; | |
1367 | opp->ivpr_reset = IVPR_MASK_MASK; | |
1368 | opp->idr_reset = 1 << 0; | |
8935a442 | 1369 | opp->max_irq = OPENPIC_MAX_IRQ; |
e0dfe5b1 SW |
1370 | |
1371 | opp->irq_ipi0 = virq; | |
8935a442 | 1372 | virq += OPENPIC_MAX_IPI; |
e0dfe5b1 | 1373 | opp->irq_tim0 = virq; |
8935a442 | 1374 | virq += OPENPIC_MAX_TMR; |
e0dfe5b1 | 1375 | |
8935a442 | 1376 | assert(virq <= OPENPIC_MAX_IRQ); |
e0dfe5b1 SW |
1377 | |
1378 | opp->irq_msi = 224; | |
1379 | ||
226419d6 | 1380 | msi_nonbroken = true; |
e0dfe5b1 SW |
1381 | for (i = 0; i < opp->fsl->max_ext; i++) { |
1382 | opp->src[i].level = false; | |
1383 | } | |
1384 | ||
1385 | /* Internal interrupts, including message and MSI */ | |
8935a442 | 1386 | for (i = 16; i < OPENPIC_MAX_SRC; i++) { |
e0dfe5b1 SW |
1387 | opp->src[i].type = IRQ_TYPE_FSLINT; |
1388 | opp->src[i].level = true; | |
1389 | } | |
1390 | ||
1391 | /* timers and IPIs */ | |
8935a442 | 1392 | for (i = OPENPIC_MAX_SRC; i < virq; i++) { |
e0dfe5b1 SW |
1393 | opp->src[i].type = IRQ_TYPE_FSLSPECIAL; |
1394 | opp->src[i].level = false; | |
1395 | } | |
1396 | } | |
1397 | ||
1398 | static void map_list(OpenPICState *opp, const MemReg *list, int *count) | |
1399 | { | |
1400 | while (list->name) { | |
1401 | assert(*count < ARRAY_SIZE(opp->sub_io_mem)); | |
1402 | ||
1437c94b PB |
1403 | memory_region_init_io(&opp->sub_io_mem[*count], OBJECT(opp), list->ops, |
1404 | opp, list->name, list->size); | |
e0dfe5b1 SW |
1405 | |
1406 | memory_region_add_subregion(&opp->mem, list->start_addr, | |
1407 | &opp->sub_io_mem[*count]); | |
1408 | ||
1409 | (*count)++; | |
1410 | list++; | |
1411 | } | |
1412 | } | |
1413 | ||
e5f6e732 MCA |
1414 | static const VMStateDescription vmstate_openpic_irq_queue = { |
1415 | .name = "openpic_irq_queue", | |
1416 | .version_id = 0, | |
1417 | .minimum_version_id = 0, | |
1418 | .fields = (VMStateField[]) { | |
1419 | VMSTATE_BITMAP(queue, IRQQueue, 0, queue_size), | |
1420 | VMSTATE_INT32(next, IRQQueue), | |
1421 | VMSTATE_INT32(priority, IRQQueue), | |
1422 | VMSTATE_END_OF_LIST() | |
1423 | } | |
1424 | }; | |
1425 | ||
1426 | static const VMStateDescription vmstate_openpic_irqdest = { | |
1427 | .name = "openpic_irqdest", | |
1428 | .version_id = 0, | |
1429 | .minimum_version_id = 0, | |
1430 | .fields = (VMStateField[]) { | |
1431 | VMSTATE_INT32(ctpr, IRQDest), | |
1432 | VMSTATE_STRUCT(raised, IRQDest, 0, vmstate_openpic_irq_queue, | |
1433 | IRQQueue), | |
1434 | VMSTATE_STRUCT(servicing, IRQDest, 0, vmstate_openpic_irq_queue, | |
1435 | IRQQueue), | |
1436 | VMSTATE_UINT32_ARRAY(outputs_active, IRQDest, OPENPIC_OUTPUT_NB), | |
1437 | VMSTATE_END_OF_LIST() | |
1438 | } | |
1439 | }; | |
1440 | ||
1441 | static const VMStateDescription vmstate_openpic_irqsource = { | |
1442 | .name = "openpic_irqsource", | |
1443 | .version_id = 0, | |
1444 | .minimum_version_id = 0, | |
1445 | .fields = (VMStateField[]) { | |
1446 | VMSTATE_UINT32(ivpr, IRQSource), | |
1447 | VMSTATE_UINT32(idr, IRQSource), | |
1448 | VMSTATE_UINT32(destmask, IRQSource), | |
1449 | VMSTATE_INT32(last_cpu, IRQSource), | |
1450 | VMSTATE_INT32(pending, IRQSource), | |
1451 | VMSTATE_END_OF_LIST() | |
1452 | } | |
1453 | }; | |
1454 | ||
1455 | static const VMStateDescription vmstate_openpic_timer = { | |
1456 | .name = "openpic_timer", | |
1457 | .version_id = 0, | |
1458 | .minimum_version_id = 0, | |
1459 | .fields = (VMStateField[]) { | |
1460 | VMSTATE_UINT32(tccr, OpenPICTimer), | |
1461 | VMSTATE_UINT32(tbcr, OpenPICTimer), | |
1462 | VMSTATE_END_OF_LIST() | |
1463 | } | |
1464 | }; | |
1465 | ||
1466 | static const VMStateDescription vmstate_openpic_msi = { | |
1467 | .name = "openpic_msi", | |
1468 | .version_id = 0, | |
1469 | .minimum_version_id = 0, | |
1470 | .fields = (VMStateField[]) { | |
1471 | VMSTATE_UINT32(msir, OpenPICMSI), | |
1472 | VMSTATE_END_OF_LIST() | |
1473 | } | |
1474 | }; | |
1475 | ||
1476 | static int openpic_post_load(void *opaque, int version_id) | |
1477 | { | |
1478 | OpenPICState *opp = (OpenPICState *)opaque; | |
1479 | int i; | |
1480 | ||
1481 | /* Update internal ivpr and idr variables */ | |
1482 | for (i = 0; i < opp->max_irq; i++) { | |
1483 | write_IRQreg_idr(opp, i, opp->src[i].idr); | |
1484 | write_IRQreg_ivpr(opp, i, opp->src[i].ivpr); | |
1485 | } | |
1486 | ||
1487 | return 0; | |
1488 | } | |
1489 | ||
1490 | static const VMStateDescription vmstate_openpic = { | |
1491 | .name = "openpic", | |
1492 | .version_id = 3, | |
1493 | .minimum_version_id = 3, | |
1494 | .post_load = openpic_post_load, | |
1495 | .fields = (VMStateField[]) { | |
1496 | VMSTATE_UINT32(gcr, OpenPICState), | |
1497 | VMSTATE_UINT32(vir, OpenPICState), | |
1498 | VMSTATE_UINT32(pir, OpenPICState), | |
1499 | VMSTATE_UINT32(spve, OpenPICState), | |
1500 | VMSTATE_UINT32(tfrr, OpenPICState), | |
1501 | VMSTATE_UINT32(max_irq, OpenPICState), | |
1502 | VMSTATE_STRUCT_VARRAY_UINT32(src, OpenPICState, max_irq, 0, | |
1503 | vmstate_openpic_irqsource, IRQSource), | |
1504 | VMSTATE_UINT32_EQUAL(nb_cpus, OpenPICState), | |
1505 | VMSTATE_STRUCT_VARRAY_UINT32(dst, OpenPICState, nb_cpus, 0, | |
1506 | vmstate_openpic_irqdest, IRQDest), | |
1507 | VMSTATE_STRUCT_ARRAY(timers, OpenPICState, OPENPIC_MAX_TMR, 0, | |
1508 | vmstate_openpic_timer, OpenPICTimer), | |
1509 | VMSTATE_STRUCT_ARRAY(msi, OpenPICState, MAX_MSI, 0, | |
1510 | vmstate_openpic_msi, OpenPICMSI), | |
1511 | VMSTATE_UINT32(irq_ipi0, OpenPICState), | |
1512 | VMSTATE_UINT32(irq_tim0, OpenPICState), | |
1513 | VMSTATE_UINT32(irq_msi, OpenPICState), | |
1514 | VMSTATE_END_OF_LIST() | |
1515 | } | |
1516 | }; | |
1517 | ||
cbe72019 | 1518 | static void openpic_init(Object *obj) |
dbda808a | 1519 | { |
cbe72019 AF |
1520 | OpenPICState *opp = OPENPIC(obj); |
1521 | ||
1437c94b | 1522 | memory_region_init(&opp->mem, obj, "openpic", 0x40000); |
cbe72019 AF |
1523 | } |
1524 | ||
1525 | static void openpic_realize(DeviceState *dev, Error **errp) | |
1526 | { | |
1527 | SysBusDevice *d = SYS_BUS_DEVICE(dev); | |
e1766344 | 1528 | OpenPICState *opp = OPENPIC(dev); |
d0b72631 | 1529 | int i, j; |
e0dfe5b1 SW |
1530 | int list_count = 0; |
1531 | static const MemReg list_le[] = { | |
1532 | {"glb", &openpic_glb_ops_le, | |
732aa6ec | 1533 | OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE}, |
e0dfe5b1 | 1534 | {"tmr", &openpic_tmr_ops_le, |
732aa6ec | 1535 | OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE}, |
e0dfe5b1 | 1536 | {"src", &openpic_src_ops_le, |
732aa6ec | 1537 | OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE}, |
e0dfe5b1 | 1538 | {"cpu", &openpic_cpu_ops_le, |
732aa6ec | 1539 | OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE}, |
e0dfe5b1 | 1540 | {NULL} |
780d16b7 | 1541 | }; |
e0dfe5b1 SW |
1542 | static const MemReg list_be[] = { |
1543 | {"glb", &openpic_glb_ops_be, | |
732aa6ec | 1544 | OPENPIC_GLB_REG_START, OPENPIC_GLB_REG_SIZE}, |
e0dfe5b1 | 1545 | {"tmr", &openpic_tmr_ops_be, |
732aa6ec | 1546 | OPENPIC_TMR_REG_START, OPENPIC_TMR_REG_SIZE}, |
e0dfe5b1 | 1547 | {"src", &openpic_src_ops_be, |
732aa6ec | 1548 | OPENPIC_SRC_REG_START, OPENPIC_SRC_REG_SIZE}, |
e0dfe5b1 | 1549 | {"cpu", &openpic_cpu_ops_be, |
732aa6ec | 1550 | OPENPIC_CPU_REG_START, OPENPIC_CPU_REG_SIZE}, |
e0dfe5b1 | 1551 | {NULL} |
d0b72631 | 1552 | }; |
e0dfe5b1 SW |
1553 | static const MemReg list_fsl[] = { |
1554 | {"msi", &openpic_msi_ops_be, | |
1555 | OPENPIC_MSI_REG_START, OPENPIC_MSI_REG_SIZE}, | |
1556 | {"summary", &openpic_summary_ops_be, | |
1557 | OPENPIC_SUMMARY_REG_START, OPENPIC_SUMMARY_REG_SIZE}, | |
1558 | {NULL} | |
1559 | }; | |
1560 | ||
73d963c0 | 1561 | if (opp->nb_cpus > MAX_CPU) { |
c6bd8c70 MA |
1562 | error_setg(errp, QERR_PROPERTY_VALUE_OUT_OF_RANGE, |
1563 | TYPE_OPENPIC, "nb_cpus", (uint64_t)opp->nb_cpus, | |
1564 | (uint64_t)0, (uint64_t)MAX_CPU); | |
73d963c0 MR |
1565 | return; |
1566 | } | |
1567 | ||
d0b72631 AG |
1568 | switch (opp->model) { |
1569 | case OPENPIC_MODEL_FSL_MPIC_20: | |
1570 | default: | |
e0dfe5b1 SW |
1571 | opp->fsl = &fsl_mpic_20; |
1572 | opp->brr1 = 0x00400200; | |
be7c236f | 1573 | opp->flags |= OPENPIC_FLAG_IDR_CRIT; |
d0b72631 | 1574 | opp->nb_irqs = 80; |
e0dfe5b1 | 1575 | opp->mpic_mode_mask = GCR_MODE_MIXED; |
68c2dd70 | 1576 | |
e0dfe5b1 SW |
1577 | fsl_common_init(opp); |
1578 | map_list(opp, list_be, &list_count); | |
1579 | map_list(opp, list_fsl, &list_count); | |
6c5e84c2 | 1580 | |
e0dfe5b1 | 1581 | break; |
6c5e84c2 | 1582 | |
e0dfe5b1 SW |
1583 | case OPENPIC_MODEL_FSL_MPIC_42: |
1584 | opp->fsl = &fsl_mpic_42; | |
1585 | opp->brr1 = 0x00400402; | |
1586 | opp->flags |= OPENPIC_FLAG_ILR; | |
1587 | opp->nb_irqs = 196; | |
1588 | opp->mpic_mode_mask = GCR_MODE_PROXY; | |
6c5e84c2 | 1589 | |
e0dfe5b1 SW |
1590 | fsl_common_init(opp); |
1591 | map_list(opp, list_be, &list_count); | |
1592 | map_list(opp, list_fsl, &list_count); | |
6c5e84c2 | 1593 | |
d0b72631 | 1594 | break; |
6c5e84c2 | 1595 | |
d0b72631 AG |
1596 | case OPENPIC_MODEL_RAVEN: |
1597 | opp->nb_irqs = RAVEN_MAX_EXT; | |
1598 | opp->vid = VID_REVISION_1_3; | |
be7c236f | 1599 | opp->vir = VIR_GENERIC; |
0fe04622 | 1600 | opp->vector_mask = 0xFF; |
be7c236f SW |
1601 | opp->tfrr_reset = 4160000; |
1602 | opp->ivpr_reset = IVPR_MASK_MASK | IVPR_MODE_MASK; | |
1603 | opp->idr_reset = 0; | |
d0b72631 AG |
1604 | opp->max_irq = RAVEN_MAX_IRQ; |
1605 | opp->irq_ipi0 = RAVEN_IPI_IRQ; | |
1606 | opp->irq_tim0 = RAVEN_TMR_IRQ; | |
dbbbfd60 | 1607 | opp->brr1 = -1; |
86e56a88 | 1608 | opp->mpic_mode_mask = GCR_MODE_MIXED; |
d0b72631 | 1609 | |
d0b72631 | 1610 | if (opp->nb_cpus != 1) { |
cbe72019 AF |
1611 | error_setg(errp, "Only UP supported today"); |
1612 | return; | |
d0b72631 | 1613 | } |
780d16b7 | 1614 | |
e0dfe5b1 SW |
1615 | map_list(opp, list_le, &list_count); |
1616 | break; | |
780d16b7 | 1617 | } |
3b46e624 | 1618 | |
d0b72631 | 1619 | for (i = 0; i < opp->nb_cpus; i++) { |
aa2ac1da | 1620 | opp->dst[i].irqs = g_new0(qemu_irq, OPENPIC_OUTPUT_NB); |
d0b72631 | 1621 | for (j = 0; j < OPENPIC_OUTPUT_NB; j++) { |
cbe72019 | 1622 | sysbus_init_irq(d, &opp->dst[i].irqs[j]); |
d0b72631 | 1623 | } |
2ada66f9 | 1624 | |
e5f6e732 | 1625 | opp->dst[i].raised.queue_size = IRQQUEUE_SIZE_BITS; |
2ada66f9 | 1626 | opp->dst[i].raised.queue = bitmap_new(IRQQUEUE_SIZE_BITS); |
e5f6e732 | 1627 | opp->dst[i].servicing.queue_size = IRQQUEUE_SIZE_BITS; |
2ada66f9 | 1628 | opp->dst[i].servicing.queue = bitmap_new(IRQQUEUE_SIZE_BITS); |
d0b72631 AG |
1629 | } |
1630 | ||
cbe72019 AF |
1631 | sysbus_init_mmio(d, &opp->mem); |
1632 | qdev_init_gpio_in(dev, openpic_set_irq, opp->max_irq); | |
b7169916 AJ |
1633 | } |
1634 | ||
d0b72631 AG |
1635 | static Property openpic_properties[] = { |
1636 | DEFINE_PROP_UINT32("model", OpenPICState, model, OPENPIC_MODEL_FSL_MPIC_20), | |
1637 | DEFINE_PROP_UINT32("nb_cpus", OpenPICState, nb_cpus, 1), | |
1638 | DEFINE_PROP_END_OF_LIST(), | |
1639 | }; | |
71cf9e62 | 1640 | |
cbe72019 | 1641 | static void openpic_class_init(ObjectClass *oc, void *data) |
d0b72631 | 1642 | { |
cbe72019 | 1643 | DeviceClass *dc = DEVICE_CLASS(oc); |
b7169916 | 1644 | |
cbe72019 | 1645 | dc->realize = openpic_realize; |
d0b72631 AG |
1646 | dc->props = openpic_properties; |
1647 | dc->reset = openpic_reset; | |
e5f6e732 | 1648 | dc->vmsd = &vmstate_openpic; |
29f8dd66 | 1649 | set_bit(DEVICE_CATEGORY_MISC, dc->categories); |
d0b72631 | 1650 | } |
71cf9e62 | 1651 | |
8c43a6f0 | 1652 | static const TypeInfo openpic_info = { |
e1766344 | 1653 | .name = TYPE_OPENPIC, |
d0b72631 AG |
1654 | .parent = TYPE_SYS_BUS_DEVICE, |
1655 | .instance_size = sizeof(OpenPICState), | |
cbe72019 | 1656 | .instance_init = openpic_init, |
d0b72631 AG |
1657 | .class_init = openpic_class_init, |
1658 | }; | |
b7169916 | 1659 | |
d0b72631 AG |
1660 | static void openpic_register_types(void) |
1661 | { | |
1662 | type_register_static(&openpic_info); | |
dbda808a | 1663 | } |
d0b72631 AG |
1664 | |
1665 | type_init(openpic_register_types) |