]>
Commit | Line | Data |
---|---|---|
69b91039 FB |
1 | /* |
2 | * QEMU PCI bus manager | |
3 | * | |
4 | * Copyright (c) 2004 Fabrice Bellard | |
5fafdf24 | 5 | * |
69b91039 FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "pci.h" | |
783753fd | 26 | #include "pci_bridge.h" |
cfb0a50a | 27 | #include "pci_internals.h" |
376253ec | 28 | #include "monitor.h" |
87ecb68b | 29 | #include "net.h" |
880345c4 | 30 | #include "sysemu.h" |
c2039bd0 | 31 | #include "loader.h" |
163c8a59 | 32 | #include "qemu-objects.h" |
bf1b0071 | 33 | #include "range.h" |
69b91039 FB |
34 | |
35 | //#define DEBUG_PCI | |
d8d2e079 | 36 | #ifdef DEBUG_PCI |
2e49d64a | 37 | # define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__) |
d8d2e079 IY |
38 | #else |
39 | # define PCI_DPRINTF(format, ...) do { } while (0) | |
40 | #endif | |
69b91039 | 41 | |
10c4c98a | 42 | static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent); |
4f43c1ff | 43 | static char *pcibus_get_dev_path(DeviceState *dev); |
5e0259e7 | 44 | static char *pcibus_get_fw_dev_path(DeviceState *dev); |
9bb33586 | 45 | static int pcibus_reset(BusState *qbus); |
10c4c98a | 46 | |
cfb0a50a | 47 | struct BusInfo pci_bus_info = { |
10c4c98a GH |
48 | .name = "PCI", |
49 | .size = sizeof(PCIBus), | |
50 | .print_dev = pcibus_dev_print, | |
4f43c1ff | 51 | .get_dev_path = pcibus_get_dev_path, |
5e0259e7 | 52 | .get_fw_dev_path = pcibus_get_fw_dev_path, |
9bb33586 | 53 | .reset = pcibus_reset, |
ee6847d1 | 54 | .props = (Property[]) { |
54586bd1 | 55 | DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1), |
8c52c8f3 | 56 | DEFINE_PROP_STRING("romfile", PCIDevice, romfile), |
88169ddf | 57 | DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1), |
49823868 IY |
58 | DEFINE_PROP_BIT("multifunction", PCIDevice, cap_present, |
59 | QEMU_PCI_CAP_MULTIFUNCTION_BITNR, false), | |
b1aeb926 IY |
60 | DEFINE_PROP_BIT("command_serr_enable", PCIDevice, cap_present, |
61 | QEMU_PCI_CAP_SERR_BITNR, true), | |
54586bd1 | 62 | DEFINE_PROP_END_OF_LIST() |
ee6847d1 | 63 | } |
30468f78 | 64 | }; |
69b91039 | 65 | |
1941d19c | 66 | static void pci_update_mappings(PCIDevice *d); |
d537cf6c | 67 | static void pci_set_irq(void *opaque, int irq_num, int level); |
ab85ceb1 | 68 | static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom); |
230741dc | 69 | static void pci_del_option_rom(PCIDevice *pdev); |
1941d19c | 70 | |
d350d97d AL |
71 | static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET; |
72 | static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU; | |
e822a52a IY |
73 | |
74 | struct PCIHostBus { | |
75 | int domain; | |
76 | struct PCIBus *bus; | |
77 | QLIST_ENTRY(PCIHostBus) next; | |
78 | }; | |
79 | static QLIST_HEAD(, PCIHostBus) host_buses; | |
30468f78 | 80 | |
2d1e9f96 JQ |
81 | static const VMStateDescription vmstate_pcibus = { |
82 | .name = "PCIBUS", | |
83 | .version_id = 1, | |
84 | .minimum_version_id = 1, | |
85 | .minimum_version_id_old = 1, | |
86 | .fields = (VMStateField []) { | |
87 | VMSTATE_INT32_EQUAL(nirq, PCIBus), | |
c7bde572 | 88 | VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t), |
2d1e9f96 | 89 | VMSTATE_END_OF_LIST() |
52fc1d83 | 90 | } |
2d1e9f96 | 91 | }; |
52fc1d83 | 92 | |
b3b11697 | 93 | static int pci_bar(PCIDevice *d, int reg) |
5330de09 | 94 | { |
b3b11697 IY |
95 | uint8_t type; |
96 | ||
97 | if (reg != PCI_ROM_SLOT) | |
98 | return PCI_BASE_ADDRESS_0 + reg * 4; | |
99 | ||
100 | type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION; | |
101 | return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS; | |
5330de09 MT |
102 | } |
103 | ||
d036bb21 MT |
104 | static inline int pci_irq_state(PCIDevice *d, int irq_num) |
105 | { | |
106 | return (d->irq_state >> irq_num) & 0x1; | |
107 | } | |
108 | ||
109 | static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level) | |
110 | { | |
111 | d->irq_state &= ~(0x1 << irq_num); | |
112 | d->irq_state |= level << irq_num; | |
113 | } | |
114 | ||
115 | static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change) | |
116 | { | |
117 | PCIBus *bus; | |
118 | for (;;) { | |
119 | bus = pci_dev->bus; | |
120 | irq_num = bus->map_irq(pci_dev, irq_num); | |
121 | if (bus->set_irq) | |
122 | break; | |
123 | pci_dev = bus->parent_dev; | |
124 | } | |
125 | bus->irq_count[irq_num] += change; | |
126 | bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0); | |
127 | } | |
128 | ||
f9bf77dd MT |
129 | /* Update interrupt status bit in config space on interrupt |
130 | * state change. */ | |
131 | static void pci_update_irq_status(PCIDevice *dev) | |
132 | { | |
133 | if (dev->irq_state) { | |
134 | dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT; | |
135 | } else { | |
136 | dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT; | |
137 | } | |
138 | } | |
139 | ||
0ead87c8 IY |
140 | /* |
141 | * This function is called on #RST and FLR. | |
142 | * FLR if PCI_EXP_DEVCTL_BCR_FLR is set | |
143 | */ | |
144 | void pci_device_reset(PCIDevice *dev) | |
5330de09 | 145 | { |
c0b1905b | 146 | int r; |
9bb33586 IY |
147 | /* TODO: call the below unconditionally once all pci devices |
148 | * are qdevified */ | |
149 | if (dev->qdev.info) { | |
150 | qdev_reset_all(&dev->qdev); | |
151 | } | |
c0b1905b | 152 | |
d036bb21 | 153 | dev->irq_state = 0; |
f9bf77dd | 154 | pci_update_irq_status(dev); |
71ebd6dc | 155 | /* Clear all writeable bits */ |
99443c21 | 156 | pci_word_test_and_clear_mask(dev->config + PCI_COMMAND, |
f9aebe2e MT |
157 | pci_get_word(dev->wmask + PCI_COMMAND) | |
158 | pci_get_word(dev->w1cmask + PCI_COMMAND)); | |
89d437df IY |
159 | pci_word_test_and_clear_mask(dev->config + PCI_STATUS, |
160 | pci_get_word(dev->wmask + PCI_STATUS) | | |
161 | pci_get_word(dev->w1cmask + PCI_STATUS)); | |
c0b1905b MT |
162 | dev->config[PCI_CACHE_LINE_SIZE] = 0x0; |
163 | dev->config[PCI_INTERRUPT_LINE] = 0x0; | |
164 | for (r = 0; r < PCI_NUM_REGIONS; ++r) { | |
71ebd6dc IY |
165 | PCIIORegion *region = &dev->io_regions[r]; |
166 | if (!region->size) { | |
c0b1905b MT |
167 | continue; |
168 | } | |
71ebd6dc IY |
169 | |
170 | if (!(region->type & PCI_BASE_ADDRESS_SPACE_IO) && | |
171 | region->type & PCI_BASE_ADDRESS_MEM_TYPE_64) { | |
172 | pci_set_quad(dev->config + pci_bar(dev, r), region->type); | |
173 | } else { | |
174 | pci_set_long(dev->config + pci_bar(dev, r), region->type); | |
175 | } | |
c0b1905b MT |
176 | } |
177 | pci_update_mappings(dev); | |
5330de09 MT |
178 | } |
179 | ||
9bb33586 IY |
180 | /* |
181 | * Trigger pci bus reset under a given bus. | |
182 | * To be called on RST# assert. | |
183 | */ | |
184 | void pci_bus_reset(PCIBus *bus) | |
6eaa6847 | 185 | { |
6eaa6847 GN |
186 | int i; |
187 | ||
188 | for (i = 0; i < bus->nirq; i++) { | |
189 | bus->irq_count[i] = 0; | |
190 | } | |
5330de09 MT |
191 | for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) { |
192 | if (bus->devices[i]) { | |
193 | pci_device_reset(bus->devices[i]); | |
194 | } | |
6eaa6847 GN |
195 | } |
196 | } | |
197 | ||
9bb33586 IY |
198 | static int pcibus_reset(BusState *qbus) |
199 | { | |
200 | pci_bus_reset(DO_UPCAST(PCIBus, qbus, qbus)); | |
201 | ||
202 | /* topology traverse is done by pci_bus_reset(). | |
203 | Tell qbus/qdev walker not to traverse the tree */ | |
204 | return 1; | |
205 | } | |
206 | ||
e822a52a IY |
207 | static void pci_host_bus_register(int domain, PCIBus *bus) |
208 | { | |
209 | struct PCIHostBus *host; | |
210 | host = qemu_mallocz(sizeof(*host)); | |
211 | host->domain = domain; | |
212 | host->bus = bus; | |
213 | QLIST_INSERT_HEAD(&host_buses, host, next); | |
214 | } | |
215 | ||
c469e1dd | 216 | PCIBus *pci_find_root_bus(int domain) |
e822a52a IY |
217 | { |
218 | struct PCIHostBus *host; | |
219 | ||
220 | QLIST_FOREACH(host, &host_buses, next) { | |
221 | if (host->domain == domain) { | |
222 | return host->bus; | |
223 | } | |
224 | } | |
225 | ||
226 | return NULL; | |
227 | } | |
228 | ||
e075e788 IY |
229 | int pci_find_domain(const PCIBus *bus) |
230 | { | |
231 | PCIDevice *d; | |
232 | struct PCIHostBus *host; | |
233 | ||
234 | /* obtain root bus */ | |
235 | while ((d = bus->parent_dev) != NULL) { | |
236 | bus = d->bus; | |
237 | } | |
238 | ||
239 | QLIST_FOREACH(host, &host_buses, next) { | |
240 | if (host->bus == bus) { | |
241 | return host->domain; | |
242 | } | |
243 | } | |
244 | ||
245 | abort(); /* should not be reached */ | |
246 | return -1; | |
247 | } | |
248 | ||
21eea4b3 GH |
249 | void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent, |
250 | const char *name, int devfn_min) | |
30468f78 | 251 | { |
21eea4b3 | 252 | qbus_create_inplace(&bus->qbus, &pci_bus_info, parent, name); |
6fa84913 | 253 | assert(PCI_FUNC(devfn_min) == 0); |
502a5395 | 254 | bus->devfn_min = devfn_min; |
e822a52a IY |
255 | |
256 | /* host bridge */ | |
257 | QLIST_INIT(&bus->child); | |
258 | pci_host_bus_register(0, bus); /* for now only pci domain 0 is supported */ | |
259 | ||
0be71e32 | 260 | vmstate_register(NULL, -1, &vmstate_pcibus, bus); |
21eea4b3 GH |
261 | } |
262 | ||
263 | PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min) | |
264 | { | |
265 | PCIBus *bus; | |
266 | ||
267 | bus = qemu_mallocz(sizeof(*bus)); | |
268 | bus->qbus.qdev_allocated = 1; | |
269 | pci_bus_new_inplace(bus, parent, name, devfn_min); | |
270 | return bus; | |
271 | } | |
272 | ||
273 | void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, | |
274 | void *irq_opaque, int nirq) | |
275 | { | |
276 | bus->set_irq = set_irq; | |
277 | bus->map_irq = map_irq; | |
278 | bus->irq_opaque = irq_opaque; | |
279 | bus->nirq = nirq; | |
280 | bus->irq_count = qemu_mallocz(nirq * sizeof(bus->irq_count[0])); | |
281 | } | |
282 | ||
87c30546 | 283 | void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev) |
ee995ffb GH |
284 | { |
285 | bus->qbus.allow_hotplug = 1; | |
286 | bus->hotplug = hotplug; | |
87c30546 | 287 | bus->hotplug_qdev = qdev; |
ee995ffb GH |
288 | } |
289 | ||
2e01c8cf BS |
290 | void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base) |
291 | { | |
292 | bus->mem_base = base; | |
293 | } | |
294 | ||
21eea4b3 GH |
295 | PCIBus *pci_register_bus(DeviceState *parent, const char *name, |
296 | pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, | |
297 | void *irq_opaque, int devfn_min, int nirq) | |
298 | { | |
299 | PCIBus *bus; | |
300 | ||
301 | bus = pci_bus_new(parent, name, devfn_min); | |
302 | pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq); | |
30468f78 FB |
303 | return bus; |
304 | } | |
69b91039 | 305 | |
502a5395 PB |
306 | int pci_bus_num(PCIBus *s) |
307 | { | |
e94ff650 IY |
308 | if (!s->parent_dev) |
309 | return 0; /* pci host bridge */ | |
310 | return s->parent_dev->config[PCI_SECONDARY_BUS]; | |
502a5395 PB |
311 | } |
312 | ||
73534f2f | 313 | static int get_pci_config_device(QEMUFile *f, void *pv, size_t size) |
30ca2aab | 314 | { |
73534f2f | 315 | PCIDevice *s = container_of(pv, PCIDevice, config); |
a9f49946 | 316 | uint8_t *config; |
52fc1d83 AZ |
317 | int i; |
318 | ||
a9f49946 IY |
319 | assert(size == pci_config_size(s)); |
320 | config = qemu_malloc(size); | |
321 | ||
322 | qemu_get_buffer(f, config, size); | |
323 | for (i = 0; i < size; ++i) { | |
f9aebe2e MT |
324 | if ((config[i] ^ s->config[i]) & |
325 | s->cmask[i] & ~s->wmask[i] & ~s->w1cmask[i]) { | |
a9f49946 | 326 | qemu_free(config); |
bd4b65ee | 327 | return -EINVAL; |
a9f49946 IY |
328 | } |
329 | } | |
330 | memcpy(s->config, config, size); | |
bd4b65ee | 331 | |
1941d19c | 332 | pci_update_mappings(s); |
52fc1d83 | 333 | |
a9f49946 | 334 | qemu_free(config); |
30ca2aab FB |
335 | return 0; |
336 | } | |
337 | ||
73534f2f | 338 | /* just put buffer */ |
84e2e3eb | 339 | static void put_pci_config_device(QEMUFile *f, void *pv, size_t size) |
73534f2f | 340 | { |
dbe73d7f | 341 | const uint8_t **v = pv; |
a9f49946 | 342 | assert(size == pci_config_size(container_of(pv, PCIDevice, config))); |
dbe73d7f | 343 | qemu_put_buffer(f, *v, size); |
73534f2f JQ |
344 | } |
345 | ||
346 | static VMStateInfo vmstate_info_pci_config = { | |
347 | .name = "pci config", | |
348 | .get = get_pci_config_device, | |
349 | .put = put_pci_config_device, | |
350 | }; | |
351 | ||
d036bb21 MT |
352 | static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size) |
353 | { | |
c3f8f611 | 354 | PCIDevice *s = container_of(pv, PCIDevice, irq_state); |
d036bb21 MT |
355 | uint32_t irq_state[PCI_NUM_PINS]; |
356 | int i; | |
357 | for (i = 0; i < PCI_NUM_PINS; ++i) { | |
358 | irq_state[i] = qemu_get_be32(f); | |
359 | if (irq_state[i] != 0x1 && irq_state[i] != 0) { | |
360 | fprintf(stderr, "irq state %d: must be 0 or 1.\n", | |
361 | irq_state[i]); | |
362 | return -EINVAL; | |
363 | } | |
364 | } | |
365 | ||
366 | for (i = 0; i < PCI_NUM_PINS; ++i) { | |
367 | pci_set_irq_state(s, i, irq_state[i]); | |
368 | } | |
369 | ||
370 | return 0; | |
371 | } | |
372 | ||
373 | static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size) | |
374 | { | |
375 | int i; | |
c3f8f611 | 376 | PCIDevice *s = container_of(pv, PCIDevice, irq_state); |
d036bb21 MT |
377 | |
378 | for (i = 0; i < PCI_NUM_PINS; ++i) { | |
379 | qemu_put_be32(f, pci_irq_state(s, i)); | |
380 | } | |
381 | } | |
382 | ||
383 | static VMStateInfo vmstate_info_pci_irq_state = { | |
384 | .name = "pci irq state", | |
385 | .get = get_pci_irq_state, | |
386 | .put = put_pci_irq_state, | |
387 | }; | |
388 | ||
73534f2f JQ |
389 | const VMStateDescription vmstate_pci_device = { |
390 | .name = "PCIDevice", | |
391 | .version_id = 2, | |
392 | .minimum_version_id = 1, | |
393 | .minimum_version_id_old = 1, | |
394 | .fields = (VMStateField []) { | |
395 | VMSTATE_INT32_LE(version_id, PCIDevice), | |
a9f49946 IY |
396 | VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0, |
397 | vmstate_info_pci_config, | |
398 | PCI_CONFIG_SPACE_SIZE), | |
d036bb21 MT |
399 | VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2, |
400 | vmstate_info_pci_irq_state, | |
401 | PCI_NUM_PINS * sizeof(int32_t)), | |
a9f49946 IY |
402 | VMSTATE_END_OF_LIST() |
403 | } | |
404 | }; | |
405 | ||
406 | const VMStateDescription vmstate_pcie_device = { | |
407 | .name = "PCIDevice", | |
408 | .version_id = 2, | |
409 | .minimum_version_id = 1, | |
410 | .minimum_version_id_old = 1, | |
411 | .fields = (VMStateField []) { | |
412 | VMSTATE_INT32_LE(version_id, PCIDevice), | |
413 | VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0, | |
414 | vmstate_info_pci_config, | |
415 | PCIE_CONFIG_SPACE_SIZE), | |
d036bb21 MT |
416 | VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2, |
417 | vmstate_info_pci_irq_state, | |
418 | PCI_NUM_PINS * sizeof(int32_t)), | |
73534f2f JQ |
419 | VMSTATE_END_OF_LIST() |
420 | } | |
421 | }; | |
422 | ||
a9f49946 IY |
423 | static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s) |
424 | { | |
425 | return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device; | |
426 | } | |
427 | ||
73534f2f JQ |
428 | void pci_device_save(PCIDevice *s, QEMUFile *f) |
429 | { | |
f9bf77dd MT |
430 | /* Clear interrupt status bit: it is implicit |
431 | * in irq_state which we are saving. | |
432 | * This makes us compatible with old devices | |
433 | * which never set or clear this bit. */ | |
434 | s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT; | |
a9f49946 | 435 | vmstate_save_state(f, pci_get_vmstate(s), s); |
f9bf77dd MT |
436 | /* Restore the interrupt status bit. */ |
437 | pci_update_irq_status(s); | |
73534f2f JQ |
438 | } |
439 | ||
440 | int pci_device_load(PCIDevice *s, QEMUFile *f) | |
441 | { | |
f9bf77dd MT |
442 | int ret; |
443 | ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id); | |
444 | /* Restore the interrupt status bit. */ | |
445 | pci_update_irq_status(s); | |
446 | return ret; | |
73534f2f JQ |
447 | } |
448 | ||
5e434f4e | 449 | static void pci_set_default_subsystem_id(PCIDevice *pci_dev) |
d350d97d | 450 | { |
5e434f4e IY |
451 | pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID, |
452 | pci_default_sub_vendor_id); | |
453 | pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID, | |
454 | pci_default_sub_device_id); | |
d350d97d AL |
455 | } |
456 | ||
880345c4 | 457 | /* |
43c945f1 IY |
458 | * Parse [[<domain>:]<bus>:]<slot>, return -1 on error if funcp == NULL |
459 | * [[<domain>:]<bus>:]<slot>.<func>, return -1 on error | |
880345c4 | 460 | */ |
43c945f1 IY |
461 | int pci_parse_devaddr(const char *addr, int *domp, int *busp, |
462 | unsigned int *slotp, unsigned int *funcp) | |
880345c4 AL |
463 | { |
464 | const char *p; | |
465 | char *e; | |
466 | unsigned long val; | |
467 | unsigned long dom = 0, bus = 0; | |
43c945f1 IY |
468 | unsigned int slot = 0; |
469 | unsigned int func = 0; | |
880345c4 AL |
470 | |
471 | p = addr; | |
472 | val = strtoul(p, &e, 16); | |
473 | if (e == p) | |
474 | return -1; | |
475 | if (*e == ':') { | |
476 | bus = val; | |
477 | p = e + 1; | |
478 | val = strtoul(p, &e, 16); | |
479 | if (e == p) | |
480 | return -1; | |
481 | if (*e == ':') { | |
482 | dom = bus; | |
483 | bus = val; | |
484 | p = e + 1; | |
485 | val = strtoul(p, &e, 16); | |
486 | if (e == p) | |
487 | return -1; | |
488 | } | |
489 | } | |
490 | ||
880345c4 AL |
491 | slot = val; |
492 | ||
43c945f1 IY |
493 | if (funcp != NULL) { |
494 | if (*e != '.') | |
495 | return -1; | |
496 | ||
497 | p = e + 1; | |
498 | val = strtoul(p, &e, 16); | |
499 | if (e == p) | |
500 | return -1; | |
501 | ||
502 | func = val; | |
503 | } | |
504 | ||
505 | /* if funcp == NULL func is 0 */ | |
506 | if (dom > 0xffff || bus > 0xff || slot > 0x1f || func > 7) | |
507 | return -1; | |
508 | ||
880345c4 AL |
509 | if (*e) |
510 | return -1; | |
511 | ||
512 | /* Note: QEMU doesn't implement domains other than 0 */ | |
c469e1dd | 513 | if (!pci_find_bus(pci_find_root_bus(dom), bus)) |
880345c4 AL |
514 | return -1; |
515 | ||
516 | *domp = dom; | |
517 | *busp = bus; | |
518 | *slotp = slot; | |
43c945f1 IY |
519 | if (funcp != NULL) |
520 | *funcp = func; | |
880345c4 AL |
521 | return 0; |
522 | } | |
523 | ||
e9283f8b JK |
524 | int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp, |
525 | unsigned *slotp) | |
880345c4 | 526 | { |
e9283f8b JK |
527 | /* strip legacy tag */ |
528 | if (!strncmp(addr, "pci_addr=", 9)) { | |
529 | addr += 9; | |
530 | } | |
43c945f1 | 531 | if (pci_parse_devaddr(addr, domp, busp, slotp, NULL)) { |
e9283f8b | 532 | monitor_printf(mon, "Invalid pci address\n"); |
880345c4 | 533 | return -1; |
e9283f8b JK |
534 | } |
535 | return 0; | |
880345c4 AL |
536 | } |
537 | ||
49bd1458 | 538 | PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr) |
5607c388 MA |
539 | { |
540 | int dom, bus; | |
541 | unsigned slot; | |
542 | ||
543 | if (!devaddr) { | |
544 | *devfnp = -1; | |
c469e1dd | 545 | return pci_find_bus(pci_find_root_bus(0), 0); |
5607c388 MA |
546 | } |
547 | ||
43c945f1 | 548 | if (pci_parse_devaddr(devaddr, &dom, &bus, &slot, NULL) < 0) { |
5607c388 MA |
549 | return NULL; |
550 | } | |
551 | ||
552 | *devfnp = slot << 3; | |
e075e788 | 553 | return pci_find_bus(pci_find_root_bus(dom), bus); |
5607c388 MA |
554 | } |
555 | ||
bd4b65ee MT |
556 | static void pci_init_cmask(PCIDevice *dev) |
557 | { | |
558 | pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff); | |
559 | pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff); | |
560 | dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST; | |
561 | dev->cmask[PCI_REVISION_ID] = 0xff; | |
562 | dev->cmask[PCI_CLASS_PROG] = 0xff; | |
563 | pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff); | |
564 | dev->cmask[PCI_HEADER_TYPE] = 0xff; | |
565 | dev->cmask[PCI_CAPABILITY_LIST] = 0xff; | |
566 | } | |
567 | ||
b7ee1603 MT |
568 | static void pci_init_wmask(PCIDevice *dev) |
569 | { | |
a9f49946 IY |
570 | int config_size = pci_config_size(dev); |
571 | ||
b7ee1603 MT |
572 | dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff; |
573 | dev->wmask[PCI_INTERRUPT_LINE] = 0xff; | |
67a51b48 | 574 | pci_set_word(dev->wmask + PCI_COMMAND, |
a7b15a5c MT |
575 | PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER | |
576 | PCI_COMMAND_INTX_DISABLE); | |
b1aeb926 IY |
577 | if (dev->cap_present & QEMU_PCI_CAP_SERR) { |
578 | pci_word_test_and_set_mask(dev->wmask + PCI_COMMAND, PCI_COMMAND_SERR); | |
579 | } | |
3e21ffc9 IY |
580 | |
581 | memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff, | |
582 | config_size - PCI_CONFIG_HEADER_SIZE); | |
b7ee1603 MT |
583 | } |
584 | ||
89d437df IY |
585 | static void pci_init_w1cmask(PCIDevice *dev) |
586 | { | |
587 | /* | |
f6bdfcc9 | 588 | * Note: It's okay to set w1cmask even for readonly bits as |
89d437df IY |
589 | * long as their value is hardwired to 0. |
590 | */ | |
591 | pci_set_word(dev->w1cmask + PCI_STATUS, | |
592 | PCI_STATUS_PARITY | PCI_STATUS_SIG_TARGET_ABORT | | |
593 | PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_REC_MASTER_ABORT | | |
594 | PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_DETECTED_PARITY); | |
595 | } | |
596 | ||
fb231628 IY |
597 | static void pci_init_wmask_bridge(PCIDevice *d) |
598 | { | |
599 | /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and | |
600 | PCI_SEC_LETENCY_TIMER */ | |
601 | memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4); | |
602 | ||
603 | /* base and limit */ | |
604 | d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff; | |
605 | d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff; | |
606 | pci_set_word(d->wmask + PCI_MEMORY_BASE, | |
607 | PCI_MEMORY_RANGE_MASK & 0xffff); | |
608 | pci_set_word(d->wmask + PCI_MEMORY_LIMIT, | |
609 | PCI_MEMORY_RANGE_MASK & 0xffff); | |
610 | pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE, | |
611 | PCI_PREF_RANGE_MASK & 0xffff); | |
612 | pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT, | |
613 | PCI_PREF_RANGE_MASK & 0xffff); | |
614 | ||
615 | /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */ | |
616 | memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8); | |
617 | ||
f6bdfcc9 MT |
618 | /* TODO: add this define to pci_regs.h in linux and then in qemu. */ |
619 | #define PCI_BRIDGE_CTL_VGA_16BIT 0x10 /* VGA 16-bit decode */ | |
620 | #define PCI_BRIDGE_CTL_DISCARD 0x100 /* Primary discard timer */ | |
621 | #define PCI_BRIDGE_CTL_SEC_DISCARD 0x200 /* Secondary discard timer */ | |
622 | #define PCI_BRIDGE_CTL_DISCARD_STATUS 0x400 /* Discard timer status */ | |
623 | #define PCI_BRIDGE_CTL_DISCARD_SERR 0x800 /* Discard timer SERR# enable */ | |
624 | pci_set_word(d->wmask + PCI_BRIDGE_CONTROL, | |
625 | PCI_BRIDGE_CTL_PARITY | | |
626 | PCI_BRIDGE_CTL_SERR | | |
627 | PCI_BRIDGE_CTL_ISA | | |
628 | PCI_BRIDGE_CTL_VGA | | |
629 | PCI_BRIDGE_CTL_VGA_16BIT | | |
630 | PCI_BRIDGE_CTL_MASTER_ABORT | | |
631 | PCI_BRIDGE_CTL_BUS_RESET | | |
632 | PCI_BRIDGE_CTL_FAST_BACK | | |
633 | PCI_BRIDGE_CTL_DISCARD | | |
634 | PCI_BRIDGE_CTL_SEC_DISCARD | | |
635 | PCI_BRIDGE_CTL_DISCARD_STATUS | | |
636 | PCI_BRIDGE_CTL_DISCARD_SERR); | |
637 | /* Below does not do anything as we never set this bit, put here for | |
638 | * completeness. */ | |
639 | pci_set_word(d->w1cmask + PCI_BRIDGE_CONTROL, | |
640 | PCI_BRIDGE_CTL_DISCARD_STATUS); | |
fb231628 IY |
641 | } |
642 | ||
6eab3de1 IY |
643 | static int pci_init_multifunction(PCIBus *bus, PCIDevice *dev) |
644 | { | |
645 | uint8_t slot = PCI_SLOT(dev->devfn); | |
646 | uint8_t func; | |
647 | ||
648 | if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) { | |
649 | dev->config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION; | |
650 | } | |
651 | ||
652 | /* | |
b0cd712c | 653 | * multifunction bit is interpreted in two ways as follows. |
6eab3de1 IY |
654 | * - all functions must set the bit to 1. |
655 | * Example: Intel X53 | |
656 | * - function 0 must set the bit, but the rest function (> 0) | |
657 | * is allowed to leave the bit to 0. | |
658 | * Example: PIIX3(also in qemu), PIIX4(also in qemu), ICH10, | |
659 | * | |
660 | * So OS (at least Linux) checks the bit of only function 0, | |
661 | * and doesn't see the bit of function > 0. | |
662 | * | |
663 | * The below check allows both interpretation. | |
664 | */ | |
665 | if (PCI_FUNC(dev->devfn)) { | |
666 | PCIDevice *f0 = bus->devices[PCI_DEVFN(slot, 0)]; | |
667 | if (f0 && !(f0->cap_present & QEMU_PCI_CAP_MULTIFUNCTION)) { | |
668 | /* function 0 should set multifunction bit */ | |
669 | error_report("PCI: single function device can't be populated " | |
670 | "in function %x.%x", slot, PCI_FUNC(dev->devfn)); | |
671 | return -1; | |
672 | } | |
673 | return 0; | |
674 | } | |
675 | ||
676 | if (dev->cap_present & QEMU_PCI_CAP_MULTIFUNCTION) { | |
677 | return 0; | |
678 | } | |
679 | /* function 0 indicates single function, so function > 0 must be NULL */ | |
680 | for (func = 1; func < PCI_FUNC_MAX; ++func) { | |
681 | if (bus->devices[PCI_DEVFN(slot, func)]) { | |
682 | error_report("PCI: %x.0 indicates single function, " | |
683 | "but %x.%x is already populated.", | |
684 | slot, slot, func); | |
685 | return -1; | |
686 | } | |
687 | } | |
688 | return 0; | |
689 | } | |
690 | ||
a9f49946 IY |
691 | static void pci_config_alloc(PCIDevice *pci_dev) |
692 | { | |
693 | int config_size = pci_config_size(pci_dev); | |
694 | ||
695 | pci_dev->config = qemu_mallocz(config_size); | |
696 | pci_dev->cmask = qemu_mallocz(config_size); | |
697 | pci_dev->wmask = qemu_mallocz(config_size); | |
92ba5f51 | 698 | pci_dev->w1cmask = qemu_mallocz(config_size); |
a9f49946 IY |
699 | pci_dev->used = qemu_mallocz(config_size); |
700 | } | |
701 | ||
702 | static void pci_config_free(PCIDevice *pci_dev) | |
703 | { | |
704 | qemu_free(pci_dev->config); | |
705 | qemu_free(pci_dev->cmask); | |
706 | qemu_free(pci_dev->wmask); | |
92ba5f51 | 707 | qemu_free(pci_dev->w1cmask); |
a9f49946 IY |
708 | qemu_free(pci_dev->used); |
709 | } | |
710 | ||
69b91039 | 711 | /* -1 for devfn means auto assign */ |
6b1b92d3 PB |
712 | static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus, |
713 | const char *name, int devfn, | |
714 | PCIConfigReadFunc *config_read, | |
fb231628 | 715 | PCIConfigWriteFunc *config_write, |
e327e323 | 716 | bool is_bridge) |
69b91039 | 717 | { |
69b91039 | 718 | if (devfn < 0) { |
b47b0706 | 719 | for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices); |
6fa84913 | 720 | devfn += PCI_FUNC_MAX) { |
30468f78 | 721 | if (!bus->devices[devfn]) |
69b91039 FB |
722 | goto found; |
723 | } | |
3709c1b7 | 724 | error_report("PCI: no slot/function available for %s, all in use", name); |
09e3acc6 | 725 | return NULL; |
69b91039 | 726 | found: ; |
07b7d053 | 727 | } else if (bus->devices[devfn]) { |
3709c1b7 DB |
728 | error_report("PCI: slot %d function %d not available for %s, in use by %s", |
729 | PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name); | |
09e3acc6 | 730 | return NULL; |
69b91039 | 731 | } |
30468f78 | 732 | pci_dev->bus = bus; |
69b91039 FB |
733 | pci_dev->devfn = devfn; |
734 | pstrcpy(pci_dev->name, sizeof(pci_dev->name), name); | |
d036bb21 | 735 | pci_dev->irq_state = 0; |
a9f49946 | 736 | pci_config_alloc(pci_dev); |
fb231628 | 737 | |
e327e323 | 738 | if (!is_bridge) { |
fb231628 IY |
739 | pci_set_default_subsystem_id(pci_dev); |
740 | } | |
bd4b65ee | 741 | pci_init_cmask(pci_dev); |
b7ee1603 | 742 | pci_init_wmask(pci_dev); |
89d437df | 743 | pci_init_w1cmask(pci_dev); |
e327e323 | 744 | if (is_bridge) { |
fb231628 IY |
745 | pci_init_wmask_bridge(pci_dev); |
746 | } | |
6eab3de1 IY |
747 | if (pci_init_multifunction(bus, pci_dev)) { |
748 | pci_config_free(pci_dev); | |
749 | return NULL; | |
750 | } | |
0ac32c83 FB |
751 | |
752 | if (!config_read) | |
753 | config_read = pci_default_read_config; | |
754 | if (!config_write) | |
755 | config_write = pci_default_write_config; | |
69b91039 FB |
756 | pci_dev->config_read = config_read; |
757 | pci_dev->config_write = config_write; | |
30468f78 | 758 | bus->devices[devfn] = pci_dev; |
e369cad7 | 759 | pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS); |
f16c4abf | 760 | pci_dev->version_id = 2; /* Current pci device vmstate version */ |
69b91039 FB |
761 | return pci_dev; |
762 | } | |
763 | ||
925fe64a AW |
764 | static void do_pci_unregister_device(PCIDevice *pci_dev) |
765 | { | |
766 | qemu_free_irqs(pci_dev->irq); | |
767 | pci_dev->bus->devices[pci_dev->devfn] = NULL; | |
768 | pci_config_free(pci_dev); | |
769 | } | |
770 | ||
6b1b92d3 PB |
771 | PCIDevice *pci_register_device(PCIBus *bus, const char *name, |
772 | int instance_size, int devfn, | |
773 | PCIConfigReadFunc *config_read, | |
774 | PCIConfigWriteFunc *config_write) | |
775 | { | |
776 | PCIDevice *pci_dev; | |
777 | ||
778 | pci_dev = qemu_mallocz(instance_size); | |
779 | pci_dev = do_pci_register_device(pci_dev, bus, name, devfn, | |
fb231628 IY |
780 | config_read, config_write, |
781 | PCI_HEADER_TYPE_NORMAL); | |
09e3acc6 GH |
782 | if (pci_dev == NULL) { |
783 | hw_error("PCI: can't register device\n"); | |
784 | } | |
6b1b92d3 PB |
785 | return pci_dev; |
786 | } | |
2e01c8cf BS |
787 | |
788 | static target_phys_addr_t pci_to_cpu_addr(PCIBus *bus, | |
789 | target_phys_addr_t addr) | |
5851e08c | 790 | { |
2e01c8cf | 791 | return addr + bus->mem_base; |
5851e08c AL |
792 | } |
793 | ||
794 | static void pci_unregister_io_regions(PCIDevice *pci_dev) | |
795 | { | |
796 | PCIIORegion *r; | |
797 | int i; | |
798 | ||
799 | for(i = 0; i < PCI_NUM_REGIONS; i++) { | |
800 | r = &pci_dev->io_regions[i]; | |
182f9c8a | 801 | if (!r->size || r->addr == PCI_BAR_UNMAPPED) |
5851e08c | 802 | continue; |
0392a017 | 803 | if (r->type == PCI_BASE_ADDRESS_SPACE_IO) { |
a0c7a97e | 804 | isa_unassign_ioport(r->addr, r->filtered_size); |
5851e08c | 805 | } else { |
2e01c8cf BS |
806 | cpu_register_physical_memory(pci_to_cpu_addr(pci_dev->bus, |
807 | r->addr), | |
808 | r->filtered_size, | |
809 | IO_MEM_UNASSIGNED); | |
5851e08c AL |
810 | } |
811 | } | |
812 | } | |
813 | ||
a36a344d | 814 | static int pci_unregister_device(DeviceState *dev) |
5851e08c | 815 | { |
a36a344d | 816 | PCIDevice *pci_dev = DO_UPCAST(PCIDevice, qdev, dev); |
e3936fa5 | 817 | PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->info); |
5851e08c AL |
818 | int ret = 0; |
819 | ||
e3936fa5 GH |
820 | if (info->exit) |
821 | ret = info->exit(pci_dev); | |
5851e08c AL |
822 | if (ret) |
823 | return ret; | |
824 | ||
825 | pci_unregister_io_regions(pci_dev); | |
230741dc | 826 | pci_del_option_rom(pci_dev); |
925fe64a | 827 | do_pci_unregister_device(pci_dev); |
5851e08c AL |
828 | return 0; |
829 | } | |
830 | ||
28c2c264 | 831 | void pci_register_bar(PCIDevice *pci_dev, int region_num, |
0bb750ef | 832 | pcibus_t size, uint8_t type, |
69b91039 FB |
833 | PCIMapIORegionFunc *map_func) |
834 | { | |
835 | PCIIORegion *r; | |
d7ce493a | 836 | uint32_t addr; |
5a9ff381 | 837 | uint64_t wmask; |
a4c20c6a | 838 | |
2bbb9c2f IY |
839 | assert(region_num >= 0); |
840 | assert(region_num < PCI_NUM_REGIONS); | |
a4c20c6a AL |
841 | if (size & (size-1)) { |
842 | fprintf(stderr, "ERROR: PCI region size must be pow2 " | |
89e8b13c | 843 | "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size); |
a4c20c6a AL |
844 | exit(1); |
845 | } | |
846 | ||
69b91039 | 847 | r = &pci_dev->io_regions[region_num]; |
182f9c8a | 848 | r->addr = PCI_BAR_UNMAPPED; |
69b91039 | 849 | r->size = size; |
a0c7a97e | 850 | r->filtered_size = size; |
69b91039 FB |
851 | r->type = type; |
852 | r->map_func = map_func; | |
b7ee1603 MT |
853 | |
854 | wmask = ~(size - 1); | |
b3b11697 | 855 | addr = pci_bar(pci_dev, region_num); |
d7ce493a | 856 | if (region_num == PCI_ROM_SLOT) { |
b7ee1603 | 857 | /* ROM enable bit is writeable */ |
5330de09 | 858 | wmask |= PCI_ROM_ADDRESS_ENABLE; |
d7ce493a | 859 | } |
b0ff8eb2 | 860 | pci_set_long(pci_dev->config + addr, type); |
14421258 IY |
861 | if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) && |
862 | r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) { | |
863 | pci_set_quad(pci_dev->wmask + addr, wmask); | |
864 | pci_set_quad(pci_dev->cmask + addr, ~0ULL); | |
865 | } else { | |
866 | pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff); | |
867 | pci_set_long(pci_dev->cmask + addr, 0xffffffff); | |
868 | } | |
69b91039 FB |
869 | } |
870 | ||
a0c7a97e IY |
871 | static void pci_bridge_filter(PCIDevice *d, pcibus_t *addr, pcibus_t *size, |
872 | uint8_t type) | |
873 | { | |
874 | pcibus_t base = *addr; | |
875 | pcibus_t limit = *addr + *size - 1; | |
876 | PCIDevice *br; | |
877 | ||
878 | for (br = d->bus->parent_dev; br; br = br->bus->parent_dev) { | |
879 | uint16_t cmd = pci_get_word(d->config + PCI_COMMAND); | |
880 | ||
881 | if (type & PCI_BASE_ADDRESS_SPACE_IO) { | |
882 | if (!(cmd & PCI_COMMAND_IO)) { | |
883 | goto no_map; | |
884 | } | |
885 | } else { | |
886 | if (!(cmd & PCI_COMMAND_MEMORY)) { | |
887 | goto no_map; | |
888 | } | |
889 | } | |
890 | ||
891 | base = MAX(base, pci_bridge_get_base(br, type)); | |
892 | limit = MIN(limit, pci_bridge_get_limit(br, type)); | |
893 | } | |
894 | ||
895 | if (base > limit) { | |
88a95564 | 896 | goto no_map; |
a0c7a97e | 897 | } |
88a95564 MT |
898 | *addr = base; |
899 | *size = limit - base + 1; | |
900 | return; | |
901 | no_map: | |
902 | *addr = PCI_BAR_UNMAPPED; | |
903 | *size = 0; | |
a0c7a97e IY |
904 | } |
905 | ||
876a350d MT |
906 | static pcibus_t pci_bar_address(PCIDevice *d, |
907 | int reg, uint8_t type, pcibus_t size) | |
908 | { | |
909 | pcibus_t new_addr, last_addr; | |
910 | int bar = pci_bar(d, reg); | |
911 | uint16_t cmd = pci_get_word(d->config + PCI_COMMAND); | |
912 | ||
913 | if (type & PCI_BASE_ADDRESS_SPACE_IO) { | |
914 | if (!(cmd & PCI_COMMAND_IO)) { | |
915 | return PCI_BAR_UNMAPPED; | |
916 | } | |
917 | new_addr = pci_get_long(d->config + bar) & ~(size - 1); | |
918 | last_addr = new_addr + size - 1; | |
919 | /* NOTE: we have only 64K ioports on PC */ | |
920 | if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) { | |
921 | return PCI_BAR_UNMAPPED; | |
922 | } | |
923 | return new_addr; | |
924 | } | |
925 | ||
926 | if (!(cmd & PCI_COMMAND_MEMORY)) { | |
927 | return PCI_BAR_UNMAPPED; | |
928 | } | |
929 | if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) { | |
930 | new_addr = pci_get_quad(d->config + bar); | |
931 | } else { | |
932 | new_addr = pci_get_long(d->config + bar); | |
933 | } | |
934 | /* the ROM slot has a specific enable bit */ | |
935 | if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) { | |
936 | return PCI_BAR_UNMAPPED; | |
937 | } | |
938 | new_addr &= ~(size - 1); | |
939 | last_addr = new_addr + size - 1; | |
940 | /* NOTE: we do not support wrapping */ | |
941 | /* XXX: as we cannot support really dynamic | |
942 | mappings, we handle specific values as invalid | |
943 | mappings. */ | |
944 | if (last_addr <= new_addr || new_addr == 0 || | |
945 | last_addr == PCI_BAR_UNMAPPED) { | |
946 | return PCI_BAR_UNMAPPED; | |
947 | } | |
948 | ||
949 | /* Now pcibus_t is 64bit. | |
950 | * Check if 32 bit BAR wraps around explicitly. | |
951 | * Without this, PC ide doesn't work well. | |
952 | * TODO: remove this work around. | |
953 | */ | |
954 | if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) { | |
955 | return PCI_BAR_UNMAPPED; | |
956 | } | |
957 | ||
958 | /* | |
959 | * OS is allowed to set BAR beyond its addressable | |
960 | * bits. For example, 32 bit OS can set 64bit bar | |
961 | * to >4G. Check it. TODO: we might need to support | |
962 | * it in the future for e.g. PAE. | |
963 | */ | |
964 | if (last_addr >= TARGET_PHYS_ADDR_MAX) { | |
965 | return PCI_BAR_UNMAPPED; | |
966 | } | |
967 | ||
968 | return new_addr; | |
969 | } | |
970 | ||
0ac32c83 FB |
971 | static void pci_update_mappings(PCIDevice *d) |
972 | { | |
973 | PCIIORegion *r; | |
876a350d | 974 | int i; |
c71b5b4a | 975 | pcibus_t new_addr, filtered_size; |
3b46e624 | 976 | |
8a8696a3 | 977 | for(i = 0; i < PCI_NUM_REGIONS; i++) { |
0ac32c83 | 978 | r = &d->io_regions[i]; |
a9688570 IY |
979 | |
980 | /* this region isn't registered */ | |
ec503442 | 981 | if (!r->size) |
a9688570 IY |
982 | continue; |
983 | ||
876a350d | 984 | new_addr = pci_bar_address(d, i, r->type, r->size); |
a9688570 | 985 | |
a0c7a97e IY |
986 | /* bridge filtering */ |
987 | filtered_size = r->size; | |
988 | if (new_addr != PCI_BAR_UNMAPPED) { | |
989 | pci_bridge_filter(d, &new_addr, &filtered_size, r->type); | |
990 | } | |
991 | ||
a9688570 | 992 | /* This bar isn't changed */ |
a0c7a97e | 993 | if (new_addr == r->addr && filtered_size == r->filtered_size) |
a9688570 IY |
994 | continue; |
995 | ||
996 | /* now do the real mapping */ | |
997 | if (r->addr != PCI_BAR_UNMAPPED) { | |
998 | if (r->type & PCI_BASE_ADDRESS_SPACE_IO) { | |
999 | int class; | |
1000 | /* NOTE: specific hack for IDE in PC case: | |
1001 | only one byte must be mapped. */ | |
1002 | class = pci_get_word(d->config + PCI_CLASS_DEVICE); | |
1003 | if (class == 0x0101 && r->size == 4) { | |
1004 | isa_unassign_ioport(r->addr + 2, 1); | |
1005 | } else { | |
a0c7a97e | 1006 | isa_unassign_ioport(r->addr, r->filtered_size); |
0ac32c83 | 1007 | } |
a9688570 | 1008 | } else { |
c71b5b4a | 1009 | cpu_register_physical_memory(pci_to_cpu_addr(d->bus, r->addr), |
a0c7a97e | 1010 | r->filtered_size, |
a9688570 | 1011 | IO_MEM_UNASSIGNED); |
a0c7a97e | 1012 | qemu_unregister_coalesced_mmio(r->addr, r->filtered_size); |
0ac32c83 FB |
1013 | } |
1014 | } | |
a9688570 | 1015 | r->addr = new_addr; |
a0c7a97e | 1016 | r->filtered_size = filtered_size; |
a9688570 | 1017 | if (r->addr != PCI_BAR_UNMAPPED) { |
a0c7a97e IY |
1018 | /* |
1019 | * TODO: currently almost all the map funcions assumes | |
1020 | * filtered_size == size and addr & ~(size - 1) == addr. | |
1021 | * However with bridge filtering, they aren't always true. | |
1022 | * Teach them such cases, such that filtered_size < size and | |
1023 | * addr & (size - 1) != 0. | |
1024 | */ | |
cf616802 BS |
1025 | if (r->type & PCI_BASE_ADDRESS_SPACE_IO) { |
1026 | r->map_func(d, i, r->addr, r->filtered_size, r->type); | |
1027 | } else { | |
1028 | r->map_func(d, i, pci_to_cpu_addr(d->bus, r->addr), | |
1029 | r->filtered_size, r->type); | |
1030 | } | |
a9688570 | 1031 | } |
0ac32c83 FB |
1032 | } |
1033 | } | |
1034 | ||
a7b15a5c MT |
1035 | static inline int pci_irq_disabled(PCIDevice *d) |
1036 | { | |
1037 | return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE; | |
1038 | } | |
1039 | ||
1040 | /* Called after interrupt disabled field update in config space, | |
1041 | * assert/deassert interrupts if necessary. | |
1042 | * Gets original interrupt disable bit value (before update). */ | |
1043 | static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled) | |
1044 | { | |
1045 | int i, disabled = pci_irq_disabled(d); | |
1046 | if (disabled == was_irq_disabled) | |
1047 | return; | |
1048 | for (i = 0; i < PCI_NUM_PINS; ++i) { | |
1049 | int state = pci_irq_state(d, i); | |
1050 | pci_change_irq_level(d, i, disabled ? -state : state); | |
1051 | } | |
1052 | } | |
1053 | ||
5fafdf24 | 1054 | uint32_t pci_default_read_config(PCIDevice *d, |
0ac32c83 | 1055 | uint32_t address, int len) |
69b91039 | 1056 | { |
5029fe12 IY |
1057 | uint32_t val = 0; |
1058 | assert(len == 1 || len == 2 || len == 4); | |
a9f49946 | 1059 | len = MIN(len, pci_config_size(d) - address); |
5029fe12 IY |
1060 | memcpy(&val, d->config + address, len); |
1061 | return le32_to_cpu(val); | |
0ac32c83 FB |
1062 | } |
1063 | ||
b7ee1603 | 1064 | void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l) |
0ac32c83 | 1065 | { |
a7b15a5c | 1066 | int i, was_irq_disabled = pci_irq_disabled(d); |
a9f49946 | 1067 | uint32_t config_size = pci_config_size(d); |
0ac32c83 | 1068 | |
91011d4f SW |
1069 | for (i = 0; i < l && addr + i < config_size; val >>= 8, ++i) { |
1070 | uint8_t wmask = d->wmask[addr + i]; | |
92ba5f51 IY |
1071 | uint8_t w1cmask = d->w1cmask[addr + i]; |
1072 | assert(!(wmask & w1cmask)); | |
91011d4f | 1073 | d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask); |
92ba5f51 | 1074 | d->config[addr + i] &= ~(val & w1cmask); /* W1C: Write 1 to Clear */ |
0ac32c83 | 1075 | } |
260c0cd3 | 1076 | if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) || |
edb00035 IY |
1077 | ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) || |
1078 | ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) || | |
260c0cd3 | 1079 | range_covers_byte(addr, l, PCI_COMMAND)) |
0ac32c83 | 1080 | pci_update_mappings(d); |
a7b15a5c MT |
1081 | |
1082 | if (range_covers_byte(addr, l, PCI_COMMAND)) | |
1083 | pci_update_irq_disabled(d, was_irq_disabled); | |
69b91039 FB |
1084 | } |
1085 | ||
502a5395 PB |
1086 | /***********************************************************/ |
1087 | /* generic PCI irq support */ | |
30468f78 | 1088 | |
502a5395 | 1089 | /* 0 <= irq_num <= 3. level must be 0 or 1 */ |
d537cf6c | 1090 | static void pci_set_irq(void *opaque, int irq_num, int level) |
69b91039 | 1091 | { |
a60380a5 | 1092 | PCIDevice *pci_dev = opaque; |
80b3ada7 | 1093 | int change; |
3b46e624 | 1094 | |
d036bb21 | 1095 | change = level - pci_irq_state(pci_dev, irq_num); |
80b3ada7 PB |
1096 | if (!change) |
1097 | return; | |
d2b59317 | 1098 | |
d036bb21 | 1099 | pci_set_irq_state(pci_dev, irq_num, level); |
f9bf77dd | 1100 | pci_update_irq_status(pci_dev); |
a7b15a5c MT |
1101 | if (pci_irq_disabled(pci_dev)) |
1102 | return; | |
d036bb21 | 1103 | pci_change_irq_level(pci_dev, irq_num, change); |
69b91039 FB |
1104 | } |
1105 | ||
502a5395 PB |
1106 | /***********************************************************/ |
1107 | /* monitor info on PCI */ | |
0ac32c83 | 1108 | |
6650ee6d PB |
1109 | typedef struct { |
1110 | uint16_t class; | |
1111 | const char *desc; | |
5e0259e7 GN |
1112 | const char *fw_name; |
1113 | uint16_t fw_ign_bits; | |
6650ee6d PB |
1114 | } pci_class_desc; |
1115 | ||
09bc878a | 1116 | static const pci_class_desc pci_class_descriptions[] = |
6650ee6d | 1117 | { |
5e0259e7 GN |
1118 | { 0x0001, "VGA controller", "display"}, |
1119 | { 0x0100, "SCSI controller", "scsi"}, | |
1120 | { 0x0101, "IDE controller", "ide"}, | |
1121 | { 0x0102, "Floppy controller", "fdc"}, | |
1122 | { 0x0103, "IPI controller", "ipi"}, | |
1123 | { 0x0104, "RAID controller", "raid"}, | |
dcb5b19a TS |
1124 | { 0x0106, "SATA controller"}, |
1125 | { 0x0107, "SAS controller"}, | |
1126 | { 0x0180, "Storage controller"}, | |
5e0259e7 GN |
1127 | { 0x0200, "Ethernet controller", "ethernet"}, |
1128 | { 0x0201, "Token Ring controller", "token-ring"}, | |
1129 | { 0x0202, "FDDI controller", "fddi"}, | |
1130 | { 0x0203, "ATM controller", "atm"}, | |
dcb5b19a | 1131 | { 0x0280, "Network controller"}, |
5e0259e7 | 1132 | { 0x0300, "VGA controller", "display", 0x00ff}, |
dcb5b19a TS |
1133 | { 0x0301, "XGA controller"}, |
1134 | { 0x0302, "3D controller"}, | |
1135 | { 0x0380, "Display controller"}, | |
5e0259e7 GN |
1136 | { 0x0400, "Video controller", "video"}, |
1137 | { 0x0401, "Audio controller", "sound"}, | |
dcb5b19a TS |
1138 | { 0x0402, "Phone"}, |
1139 | { 0x0480, "Multimedia controller"}, | |
5e0259e7 GN |
1140 | { 0x0500, "RAM controller", "memory"}, |
1141 | { 0x0501, "Flash controller", "flash"}, | |
dcb5b19a | 1142 | { 0x0580, "Memory controller"}, |
5e0259e7 GN |
1143 | { 0x0600, "Host bridge", "host"}, |
1144 | { 0x0601, "ISA bridge", "isa"}, | |
1145 | { 0x0602, "EISA bridge", "eisa"}, | |
1146 | { 0x0603, "MC bridge", "mca"}, | |
1147 | { 0x0604, "PCI bridge", "pci"}, | |
1148 | { 0x0605, "PCMCIA bridge", "pcmcia"}, | |
1149 | { 0x0606, "NUBUS bridge", "nubus"}, | |
1150 | { 0x0607, "CARDBUS bridge", "cardbus"}, | |
dcb5b19a TS |
1151 | { 0x0608, "RACEWAY bridge"}, |
1152 | { 0x0680, "Bridge"}, | |
5e0259e7 GN |
1153 | { 0x0700, "Serial port", "serial"}, |
1154 | { 0x0701, "Parallel port", "parallel"}, | |
1155 | { 0x0800, "Interrupt controller", "interrupt-controller"}, | |
1156 | { 0x0801, "DMA controller", "dma-controller"}, | |
1157 | { 0x0802, "Timer", "timer"}, | |
1158 | { 0x0803, "RTC", "rtc"}, | |
1159 | { 0x0900, "Keyboard", "keyboard"}, | |
1160 | { 0x0901, "Pen", "pen"}, | |
1161 | { 0x0902, "Mouse", "mouse"}, | |
1162 | { 0x0A00, "Dock station", "dock", 0x00ff}, | |
1163 | { 0x0B00, "i386 cpu", "cpu", 0x00ff}, | |
1164 | { 0x0c00, "Fireware contorller", "fireware"}, | |
1165 | { 0x0c01, "Access bus controller", "access-bus"}, | |
1166 | { 0x0c02, "SSA controller", "ssa"}, | |
1167 | { 0x0c03, "USB controller", "usb"}, | |
1168 | { 0x0c04, "Fibre channel controller", "fibre-channel"}, | |
6650ee6d PB |
1169 | { 0, NULL} |
1170 | }; | |
1171 | ||
163c8a59 LC |
1172 | static void pci_for_each_device_under_bus(PCIBus *bus, |
1173 | void (*fn)(PCIBus *b, PCIDevice *d)) | |
30468f78 | 1174 | { |
163c8a59 LC |
1175 | PCIDevice *d; |
1176 | int devfn; | |
30468f78 | 1177 | |
163c8a59 LC |
1178 | for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) { |
1179 | d = bus->devices[devfn]; | |
1180 | if (d) { | |
1181 | fn(bus, d); | |
1182 | } | |
1183 | } | |
1184 | } | |
1185 | ||
1186 | void pci_for_each_device(PCIBus *bus, int bus_num, | |
1187 | void (*fn)(PCIBus *b, PCIDevice *d)) | |
1188 | { | |
1189 | bus = pci_find_bus(bus, bus_num); | |
1190 | ||
1191 | if (bus) { | |
1192 | pci_for_each_device_under_bus(bus, fn); | |
1193 | } | |
1194 | } | |
1195 | ||
1196 | static void pci_device_print(Monitor *mon, QDict *device) | |
1197 | { | |
1198 | QDict *qdict; | |
1199 | QListEntry *entry; | |
1200 | uint64_t addr, size; | |
1201 | ||
1202 | monitor_printf(mon, " Bus %2" PRId64 ", ", qdict_get_int(device, "bus")); | |
1203 | monitor_printf(mon, "device %3" PRId64 ", function %" PRId64 ":\n", | |
1204 | qdict_get_int(device, "slot"), | |
1205 | qdict_get_int(device, "function")); | |
376253ec | 1206 | monitor_printf(mon, " "); |
163c8a59 LC |
1207 | |
1208 | qdict = qdict_get_qdict(device, "class_info"); | |
1209 | if (qdict_haskey(qdict, "desc")) { | |
1210 | monitor_printf(mon, "%s", qdict_get_str(qdict, "desc")); | |
6650ee6d | 1211 | } else { |
163c8a59 | 1212 | monitor_printf(mon, "Class %04" PRId64, qdict_get_int(qdict, "class")); |
72cc6cfe | 1213 | } |
30468f78 | 1214 | |
163c8a59 LC |
1215 | qdict = qdict_get_qdict(device, "id"); |
1216 | monitor_printf(mon, ": PCI device %04" PRIx64 ":%04" PRIx64 "\n", | |
1217 | qdict_get_int(qdict, "device"), | |
1218 | qdict_get_int(qdict, "vendor")); | |
1219 | ||
1220 | if (qdict_haskey(device, "irq")) { | |
1221 | monitor_printf(mon, " IRQ %" PRId64 ".\n", | |
1222 | qdict_get_int(device, "irq")); | |
30468f78 | 1223 | } |
b4dccd8d | 1224 | |
163c8a59 LC |
1225 | if (qdict_haskey(device, "pci_bridge")) { |
1226 | QDict *info; | |
1227 | ||
1228 | qdict = qdict_get_qdict(device, "pci_bridge"); | |
1229 | ||
1230 | info = qdict_get_qdict(qdict, "bus"); | |
1231 | monitor_printf(mon, " BUS %" PRId64 ".\n", | |
1232 | qdict_get_int(info, "number")); | |
1233 | monitor_printf(mon, " secondary bus %" PRId64 ".\n", | |
1234 | qdict_get_int(info, "secondary")); | |
1235 | monitor_printf(mon, " subordinate bus %" PRId64 ".\n", | |
1236 | qdict_get_int(info, "subordinate")); | |
b4dccd8d | 1237 | |
163c8a59 | 1238 | info = qdict_get_qdict(qdict, "io_range"); |
b4dccd8d | 1239 | monitor_printf(mon, " IO range [0x%04"PRIx64", 0x%04"PRIx64"]\n", |
163c8a59 LC |
1240 | qdict_get_int(info, "base"), |
1241 | qdict_get_int(info, "limit")); | |
b4dccd8d | 1242 | |
163c8a59 | 1243 | info = qdict_get_qdict(qdict, "memory_range"); |
b4dccd8d IY |
1244 | monitor_printf(mon, |
1245 | " memory range [0x%08"PRIx64", 0x%08"PRIx64"]\n", | |
163c8a59 LC |
1246 | qdict_get_int(info, "base"), |
1247 | qdict_get_int(info, "limit")); | |
b4dccd8d | 1248 | |
163c8a59 | 1249 | info = qdict_get_qdict(qdict, "prefetchable_range"); |
b4dccd8d | 1250 | monitor_printf(mon, " prefetchable memory range " |
163c8a59 LC |
1251 | "[0x%08"PRIx64", 0x%08"PRIx64"]\n", |
1252 | qdict_get_int(info, "base"), | |
1253 | qdict_get_int(info, "limit")); | |
80b3ada7 | 1254 | } |
14421258 | 1255 | |
163c8a59 LC |
1256 | QLIST_FOREACH_ENTRY(qdict_get_qlist(device, "regions"), entry) { |
1257 | qdict = qobject_to_qdict(qlist_entry_obj(entry)); | |
1258 | monitor_printf(mon, " BAR%d: ", (int) qdict_get_int(qdict, "bar")); | |
1259 | ||
1260 | addr = qdict_get_int(qdict, "address"); | |
1261 | size = qdict_get_int(qdict, "size"); | |
1262 | ||
1263 | if (!strcmp(qdict_get_str(qdict, "type"), "io")) { | |
1264 | monitor_printf(mon, "I/O at 0x%04"FMT_PCIBUS | |
1265 | " [0x%04"FMT_PCIBUS"].\n", | |
1266 | addr, addr + size - 1); | |
1267 | } else { | |
1268 | monitor_printf(mon, "%d bit%s memory at 0x%08"FMT_PCIBUS | |
89e8b13c | 1269 | " [0x%08"FMT_PCIBUS"].\n", |
163c8a59 LC |
1270 | qdict_get_bool(qdict, "mem_type_64") ? 64 : 32, |
1271 | qdict_get_bool(qdict, "prefetch") ? | |
1272 | " prefetchable" : "", addr, addr + size - 1); | |
502a5395 | 1273 | } |
77d4bc34 | 1274 | } |
163c8a59 LC |
1275 | |
1276 | monitor_printf(mon, " id \"%s\"\n", qdict_get_str(device, "qdev_id")); | |
1277 | ||
d5e4acf7 LC |
1278 | if (qdict_haskey(device, "pci_bridge")) { |
1279 | qdict = qdict_get_qdict(device, "pci_bridge"); | |
1280 | if (qdict_haskey(qdict, "devices")) { | |
1281 | QListEntry *dev; | |
1282 | QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) { | |
1283 | pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev))); | |
1284 | } | |
1285 | } | |
1286 | } | |
163c8a59 LC |
1287 | } |
1288 | ||
1289 | void do_pci_info_print(Monitor *mon, const QObject *data) | |
1290 | { | |
1291 | QListEntry *bus, *dev; | |
1292 | ||
1293 | QLIST_FOREACH_ENTRY(qobject_to_qlist(data), bus) { | |
1294 | QDict *qdict = qobject_to_qdict(qlist_entry_obj(bus)); | |
1295 | QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) { | |
1296 | pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev))); | |
1297 | } | |
80b3ada7 | 1298 | } |
384d8876 FB |
1299 | } |
1300 | ||
163c8a59 LC |
1301 | static QObject *pci_get_dev_class(const PCIDevice *dev) |
1302 | { | |
1303 | int class; | |
1304 | const pci_class_desc *desc; | |
1305 | ||
1306 | class = pci_get_word(dev->config + PCI_CLASS_DEVICE); | |
1307 | desc = pci_class_descriptions; | |
1308 | while (desc->desc && class != desc->class) | |
1309 | desc++; | |
1310 | ||
1311 | if (desc->desc) { | |
1312 | return qobject_from_jsonf("{ 'desc': %s, 'class': %d }", | |
1313 | desc->desc, class); | |
1314 | } else { | |
1315 | return qobject_from_jsonf("{ 'class': %d }", class); | |
1316 | } | |
1317 | } | |
1318 | ||
1319 | static QObject *pci_get_dev_id(const PCIDevice *dev) | |
1320 | { | |
1321 | return qobject_from_jsonf("{ 'device': %d, 'vendor': %d }", | |
1322 | pci_get_word(dev->config + PCI_VENDOR_ID), | |
1323 | pci_get_word(dev->config + PCI_DEVICE_ID)); | |
1324 | } | |
1325 | ||
1326 | static QObject *pci_get_regions_list(const PCIDevice *dev) | |
1327 | { | |
1328 | int i; | |
1329 | QList *regions_list; | |
1330 | ||
1331 | regions_list = qlist_new(); | |
1332 | ||
1333 | for (i = 0; i < PCI_NUM_REGIONS; i++) { | |
1334 | QObject *obj; | |
1335 | const PCIIORegion *r = &dev->io_regions[i]; | |
1336 | ||
1337 | if (!r->size) { | |
1338 | continue; | |
1339 | } | |
1340 | ||
1341 | if (r->type & PCI_BASE_ADDRESS_SPACE_IO) { | |
1342 | obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'io', " | |
1343 | "'address': %" PRId64 ", " | |
1344 | "'size': %" PRId64 " }", | |
1345 | i, r->addr, r->size); | |
1346 | } else { | |
1347 | int mem_type_64 = r->type & PCI_BASE_ADDRESS_MEM_TYPE_64; | |
1348 | ||
1349 | obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'memory', " | |
1350 | "'mem_type_64': %i, 'prefetch': %i, " | |
1351 | "'address': %" PRId64 ", " | |
1352 | "'size': %" PRId64 " }", | |
1353 | i, mem_type_64, | |
1354 | r->type & PCI_BASE_ADDRESS_MEM_PREFETCH, | |
1355 | r->addr, r->size); | |
1356 | } | |
1357 | ||
1358 | qlist_append_obj(regions_list, obj); | |
1359 | } | |
1360 | ||
1361 | return QOBJECT(regions_list); | |
1362 | } | |
1363 | ||
d5e4acf7 LC |
1364 | static QObject *pci_get_devices_list(PCIBus *bus, int bus_num); |
1365 | ||
1366 | static QObject *pci_get_dev_dict(PCIDevice *dev, PCIBus *bus, int bus_num) | |
163c8a59 | 1367 | { |
b5937f29 | 1368 | uint8_t type; |
163c8a59 LC |
1369 | QObject *obj; |
1370 | ||
1371 | obj = qobject_from_jsonf("{ 'bus': %d, 'slot': %d, 'function': %d," "'class_info': %p, 'id': %p, 'regions': %p," | |
1372 | " 'qdev_id': %s }", | |
1373 | bus_num, | |
1374 | PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn), | |
1375 | pci_get_dev_class(dev), pci_get_dev_id(dev), | |
1376 | pci_get_regions_list(dev), | |
1377 | dev->qdev.id ? dev->qdev.id : ""); | |
1378 | ||
1379 | if (dev->config[PCI_INTERRUPT_PIN] != 0) { | |
1380 | QDict *qdict = qobject_to_qdict(obj); | |
1381 | qdict_put(qdict, "irq", qint_from_int(dev->config[PCI_INTERRUPT_LINE])); | |
1382 | } | |
1383 | ||
b5937f29 IY |
1384 | type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION; |
1385 | if (type == PCI_HEADER_TYPE_BRIDGE) { | |
163c8a59 LC |
1386 | QDict *qdict; |
1387 | QObject *pci_bridge; | |
1388 | ||
1389 | pci_bridge = qobject_from_jsonf("{ 'bus': " | |
1390 | "{ 'number': %d, 'secondary': %d, 'subordinate': %d }, " | |
1391 | "'io_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, " | |
1392 | "'memory_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, " | |
1393 | "'prefetchable_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "} }", | |
c021f8e6 | 1394 | dev->config[PCI_PRIMARY_BUS], dev->config[PCI_SECONDARY_BUS], |
163c8a59 LC |
1395 | dev->config[PCI_SUBORDINATE_BUS], |
1396 | pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO), | |
1397 | pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO), | |
1398 | pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY), | |
1399 | pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY), | |
1400 | pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY | | |
1401 | PCI_BASE_ADDRESS_MEM_PREFETCH), | |
1402 | pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY | | |
1403 | PCI_BASE_ADDRESS_MEM_PREFETCH)); | |
1404 | ||
c021f8e6 BS |
1405 | if (dev->config[PCI_SECONDARY_BUS] != 0) { |
1406 | PCIBus *child_bus = pci_find_bus(bus, dev->config[PCI_SECONDARY_BUS]); | |
d5e4acf7 | 1407 | |
c021f8e6 BS |
1408 | if (child_bus) { |
1409 | qdict = qobject_to_qdict(pci_bridge); | |
1410 | qdict_put_obj(qdict, "devices", | |
1411 | pci_get_devices_list(child_bus, | |
1412 | dev->config[PCI_SECONDARY_BUS])); | |
1413 | } | |
1414 | } | |
163c8a59 LC |
1415 | qdict = qobject_to_qdict(obj); |
1416 | qdict_put_obj(qdict, "pci_bridge", pci_bridge); | |
1417 | } | |
1418 | ||
1419 | return obj; | |
1420 | } | |
1421 | ||
1422 | static QObject *pci_get_devices_list(PCIBus *bus, int bus_num) | |
384d8876 | 1423 | { |
502a5395 | 1424 | int devfn; |
163c8a59 LC |
1425 | PCIDevice *dev; |
1426 | QList *dev_list; | |
3b46e624 | 1427 | |
163c8a59 LC |
1428 | dev_list = qlist_new(); |
1429 | ||
1430 | for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) { | |
1431 | dev = bus->devices[devfn]; | |
1432 | if (dev) { | |
d5e4acf7 | 1433 | qlist_append_obj(dev_list, pci_get_dev_dict(dev, bus, bus_num)); |
163c8a59 | 1434 | } |
1074df4f | 1435 | } |
163c8a59 LC |
1436 | |
1437 | return QOBJECT(dev_list); | |
1074df4f IY |
1438 | } |
1439 | ||
163c8a59 | 1440 | static QObject *pci_get_bus_dict(PCIBus *bus, int bus_num) |
1074df4f | 1441 | { |
e822a52a | 1442 | bus = pci_find_bus(bus, bus_num); |
502a5395 | 1443 | if (bus) { |
163c8a59 LC |
1444 | return qobject_from_jsonf("{ 'bus': %d, 'devices': %p }", |
1445 | bus_num, pci_get_devices_list(bus, bus_num)); | |
f2aa58c6 | 1446 | } |
163c8a59 LC |
1447 | |
1448 | return NULL; | |
f2aa58c6 FB |
1449 | } |
1450 | ||
163c8a59 | 1451 | void do_pci_info(Monitor *mon, QObject **ret_data) |
f2aa58c6 | 1452 | { |
163c8a59 | 1453 | QList *bus_list; |
e822a52a | 1454 | struct PCIHostBus *host; |
163c8a59 LC |
1455 | |
1456 | bus_list = qlist_new(); | |
1457 | ||
e822a52a | 1458 | QLIST_FOREACH(host, &host_buses, next) { |
163c8a59 LC |
1459 | QObject *obj = pci_get_bus_dict(host->bus, 0); |
1460 | if (obj) { | |
1461 | qlist_append_obj(bus_list, obj); | |
1462 | } | |
e822a52a | 1463 | } |
163c8a59 LC |
1464 | |
1465 | *ret_data = QOBJECT(bus_list); | |
77d4bc34 | 1466 | } |
a41b2ff2 | 1467 | |
cb457d76 AL |
1468 | static const char * const pci_nic_models[] = { |
1469 | "ne2k_pci", | |
1470 | "i82551", | |
1471 | "i82557b", | |
1472 | "i82559er", | |
1473 | "rtl8139", | |
1474 | "e1000", | |
1475 | "pcnet", | |
1476 | "virtio", | |
1477 | NULL | |
1478 | }; | |
1479 | ||
9d07d757 PB |
1480 | static const char * const pci_nic_names[] = { |
1481 | "ne2k_pci", | |
1482 | "i82551", | |
1483 | "i82557b", | |
1484 | "i82559er", | |
1485 | "rtl8139", | |
1486 | "e1000", | |
1487 | "pcnet", | |
53c25cea | 1488 | "virtio-net-pci", |
cb457d76 AL |
1489 | NULL |
1490 | }; | |
1491 | ||
a41b2ff2 | 1492 | /* Initialize a PCI NIC. */ |
33e66b86 | 1493 | /* FIXME callers should check for failure, but don't */ |
5607c388 MA |
1494 | PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model, |
1495 | const char *default_devaddr) | |
a41b2ff2 | 1496 | { |
5607c388 | 1497 | const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr; |
07caea31 MA |
1498 | PCIBus *bus; |
1499 | int devfn; | |
5607c388 | 1500 | PCIDevice *pci_dev; |
9d07d757 | 1501 | DeviceState *dev; |
cb457d76 AL |
1502 | int i; |
1503 | ||
07caea31 MA |
1504 | i = qemu_find_nic_model(nd, pci_nic_models, default_model); |
1505 | if (i < 0) | |
1506 | return NULL; | |
1507 | ||
1508 | bus = pci_get_bus_devfn(&devfn, devaddr); | |
1509 | if (!bus) { | |
1ecda02b MA |
1510 | error_report("Invalid PCI device address %s for device %s", |
1511 | devaddr, pci_nic_names[i]); | |
07caea31 MA |
1512 | return NULL; |
1513 | } | |
1514 | ||
499cf102 | 1515 | pci_dev = pci_create(bus, devfn, pci_nic_names[i]); |
9ee05825 | 1516 | dev = &pci_dev->qdev; |
1cc33683 | 1517 | qdev_set_nic_properties(dev, nd); |
07caea31 MA |
1518 | if (qdev_init(dev) < 0) |
1519 | return NULL; | |
9ee05825 | 1520 | return pci_dev; |
a41b2ff2 PB |
1521 | } |
1522 | ||
07caea31 MA |
1523 | PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model, |
1524 | const char *default_devaddr) | |
1525 | { | |
1526 | PCIDevice *res; | |
1527 | ||
1528 | if (qemu_show_nic_models(nd->model, pci_nic_models)) | |
1529 | exit(0); | |
1530 | ||
1531 | res = pci_nic_init(nd, default_model, default_devaddr); | |
1532 | if (!res) | |
1533 | exit(1); | |
1534 | return res; | |
1535 | } | |
1536 | ||
a0c7a97e IY |
1537 | static void pci_bridge_update_mappings_fn(PCIBus *b, PCIDevice *d) |
1538 | { | |
1539 | pci_update_mappings(d); | |
1540 | } | |
1541 | ||
783753fd | 1542 | void pci_bridge_update_mappings(PCIBus *b) |
a0c7a97e IY |
1543 | { |
1544 | PCIBus *child; | |
1545 | ||
1546 | pci_for_each_device_under_bus(b, pci_bridge_update_mappings_fn); | |
1547 | ||
1548 | QLIST_FOREACH(child, &b->child, sibling) { | |
1549 | pci_bridge_update_mappings(child); | |
1550 | } | |
1551 | } | |
1552 | ||
929176c3 MT |
1553 | /* Whether a given bus number is in range of the secondary |
1554 | * bus of the given bridge device. */ | |
1555 | static bool pci_secondary_bus_in_range(PCIDevice *dev, int bus_num) | |
1556 | { | |
1557 | return !(pci_get_word(dev->config + PCI_BRIDGE_CONTROL) & | |
1558 | PCI_BRIDGE_CTL_BUS_RESET) /* Don't walk the bus if it's reset. */ && | |
1559 | dev->config[PCI_SECONDARY_BUS] < bus_num && | |
1560 | bus_num <= dev->config[PCI_SUBORDINATE_BUS]; | |
1561 | } | |
1562 | ||
e822a52a | 1563 | PCIBus *pci_find_bus(PCIBus *bus, int bus_num) |
3ae80618 | 1564 | { |
470e6363 | 1565 | PCIBus *sec; |
3ae80618 | 1566 | |
470e6363 | 1567 | if (!bus) { |
e822a52a | 1568 | return NULL; |
470e6363 | 1569 | } |
3ae80618 | 1570 | |
e822a52a IY |
1571 | if (pci_bus_num(bus) == bus_num) { |
1572 | return bus; | |
1573 | } | |
1574 | ||
929176c3 MT |
1575 | /* Consider all bus numbers in range for the host pci bridge. */ |
1576 | if (bus->parent_dev && | |
1577 | !pci_secondary_bus_in_range(bus->parent_dev, bus_num)) { | |
1578 | return NULL; | |
1579 | } | |
1580 | ||
e822a52a | 1581 | /* try child bus */ |
929176c3 MT |
1582 | for (; bus; bus = sec) { |
1583 | QLIST_FOREACH(sec, &bus->child, sibling) { | |
1584 | assert(sec->parent_dev); | |
1585 | if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) { | |
1586 | return sec; | |
1587 | } | |
1588 | if (pci_secondary_bus_in_range(sec->parent_dev, bus_num)) { | |
1589 | break; | |
c021f8e6 | 1590 | } |
e822a52a IY |
1591 | } |
1592 | } | |
1593 | ||
1594 | return NULL; | |
3ae80618 AL |
1595 | } |
1596 | ||
e822a52a | 1597 | PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function) |
3ae80618 | 1598 | { |
e822a52a | 1599 | bus = pci_find_bus(bus, bus_num); |
3ae80618 AL |
1600 | |
1601 | if (!bus) | |
1602 | return NULL; | |
1603 | ||
1604 | return bus->devices[PCI_DEVFN(slot, function)]; | |
1605 | } | |
1606 | ||
81a322d4 | 1607 | static int pci_qdev_init(DeviceState *qdev, DeviceInfo *base) |
6b1b92d3 PB |
1608 | { |
1609 | PCIDevice *pci_dev = (PCIDevice *)qdev; | |
02e2da45 | 1610 | PCIDeviceInfo *info = container_of(base, PCIDeviceInfo, qdev); |
6b1b92d3 | 1611 | PCIBus *bus; |
ee995ffb | 1612 | int devfn, rc; |
ab85ceb1 | 1613 | bool is_default_rom; |
6b1b92d3 | 1614 | |
a9f49946 IY |
1615 | /* initialize cap_present for pci_is_express() and pci_config_size() */ |
1616 | if (info->is_express) { | |
1617 | pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS; | |
1618 | } | |
1619 | ||
02e2da45 | 1620 | bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev)); |
ee6847d1 | 1621 | devfn = pci_dev->devfn; |
16eaedf2 | 1622 | pci_dev = do_pci_register_device(pci_dev, bus, base->name, devfn, |
fb231628 | 1623 | info->config_read, info->config_write, |
e327e323 | 1624 | info->is_bridge); |
09e3acc6 GH |
1625 | if (pci_dev == NULL) |
1626 | return -1; | |
ee995ffb | 1627 | rc = info->init(pci_dev); |
925fe64a AW |
1628 | if (rc != 0) { |
1629 | do_pci_unregister_device(pci_dev); | |
ee995ffb | 1630 | return rc; |
925fe64a | 1631 | } |
8c52c8f3 GH |
1632 | |
1633 | /* rom loading */ | |
ab85ceb1 SW |
1634 | is_default_rom = false; |
1635 | if (pci_dev->romfile == NULL && info->romfile != NULL) { | |
8c52c8f3 | 1636 | pci_dev->romfile = qemu_strdup(info->romfile); |
ab85ceb1 SW |
1637 | is_default_rom = true; |
1638 | } | |
1639 | pci_add_option_rom(pci_dev, is_default_rom); | |
8c52c8f3 | 1640 | |
5beb8ad5 | 1641 | if (bus->hotplug) { |
e927d487 MT |
1642 | /* Let buses differentiate between hotplug and when device is |
1643 | * enabled during qemu machine creation. */ | |
1644 | rc = bus->hotplug(bus->hotplug_qdev, pci_dev, | |
1645 | qdev->hotplugged ? PCI_HOTPLUG_ENABLED: | |
1646 | PCI_COLDPLUG_ENABLED); | |
a213ff63 IY |
1647 | if (rc != 0) { |
1648 | int r = pci_unregister_device(&pci_dev->qdev); | |
1649 | assert(!r); | |
1650 | return rc; | |
1651 | } | |
1652 | } | |
ee995ffb GH |
1653 | return 0; |
1654 | } | |
1655 | ||
1656 | static int pci_unplug_device(DeviceState *qdev) | |
1657 | { | |
1658 | PCIDevice *dev = DO_UPCAST(PCIDevice, qdev, qdev); | |
1659 | ||
e927d487 MT |
1660 | return dev->bus->hotplug(dev->bus->hotplug_qdev, dev, |
1661 | PCI_HOTPLUG_DISABLED); | |
6b1b92d3 PB |
1662 | } |
1663 | ||
0aab0d3a | 1664 | void pci_qdev_register(PCIDeviceInfo *info) |
6b1b92d3 | 1665 | { |
02e2da45 | 1666 | info->qdev.init = pci_qdev_init; |
ee995ffb | 1667 | info->qdev.unplug = pci_unplug_device; |
a36a344d | 1668 | info->qdev.exit = pci_unregister_device; |
10c4c98a | 1669 | info->qdev.bus_info = &pci_bus_info; |
074f2fff | 1670 | qdev_register(&info->qdev); |
6b1b92d3 PB |
1671 | } |
1672 | ||
0aab0d3a GH |
1673 | void pci_qdev_register_many(PCIDeviceInfo *info) |
1674 | { | |
1675 | while (info->qdev.name) { | |
1676 | pci_qdev_register(info); | |
1677 | info++; | |
1678 | } | |
1679 | } | |
1680 | ||
49823868 IY |
1681 | PCIDevice *pci_create_multifunction(PCIBus *bus, int devfn, bool multifunction, |
1682 | const char *name) | |
6b1b92d3 PB |
1683 | { |
1684 | DeviceState *dev; | |
1685 | ||
02e2da45 | 1686 | dev = qdev_create(&bus->qbus, name); |
a6307b08 | 1687 | qdev_prop_set_uint32(dev, "addr", devfn); |
49823868 | 1688 | qdev_prop_set_bit(dev, "multifunction", multifunction); |
71077c1c GH |
1689 | return DO_UPCAST(PCIDevice, qdev, dev); |
1690 | } | |
6b1b92d3 | 1691 | |
49823868 IY |
1692 | PCIDevice *pci_create_simple_multifunction(PCIBus *bus, int devfn, |
1693 | bool multifunction, | |
1694 | const char *name) | |
71077c1c | 1695 | { |
49823868 | 1696 | PCIDevice *dev = pci_create_multifunction(bus, devfn, multifunction, name); |
e23a1b33 | 1697 | qdev_init_nofail(&dev->qdev); |
71077c1c | 1698 | return dev; |
6b1b92d3 | 1699 | } |
6f4cbd39 | 1700 | |
49823868 IY |
1701 | PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name) |
1702 | { | |
1703 | return pci_create_multifunction(bus, devfn, false, name); | |
1704 | } | |
1705 | ||
1706 | PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name) | |
1707 | { | |
1708 | return pci_create_simple_multifunction(bus, devfn, false, name); | |
1709 | } | |
1710 | ||
6f4cbd39 MT |
1711 | static int pci_find_space(PCIDevice *pdev, uint8_t size) |
1712 | { | |
a9f49946 | 1713 | int config_size = pci_config_size(pdev); |
6f4cbd39 MT |
1714 | int offset = PCI_CONFIG_HEADER_SIZE; |
1715 | int i; | |
a9f49946 | 1716 | for (i = PCI_CONFIG_HEADER_SIZE; i < config_size; ++i) |
6f4cbd39 MT |
1717 | if (pdev->used[i]) |
1718 | offset = i + 1; | |
1719 | else if (i - offset + 1 == size) | |
1720 | return offset; | |
1721 | return 0; | |
1722 | } | |
1723 | ||
1724 | static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id, | |
1725 | uint8_t *prev_p) | |
1726 | { | |
1727 | uint8_t next, prev; | |
1728 | ||
1729 | if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST)) | |
1730 | return 0; | |
1731 | ||
1732 | for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]); | |
1733 | prev = next + PCI_CAP_LIST_NEXT) | |
1734 | if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id) | |
1735 | break; | |
1736 | ||
1737 | if (prev_p) | |
1738 | *prev_p = prev; | |
1739 | return next; | |
1740 | } | |
1741 | ||
c2039bd0 AL |
1742 | static void pci_map_option_rom(PCIDevice *pdev, int region_num, pcibus_t addr, pcibus_t size, int type) |
1743 | { | |
1744 | cpu_register_physical_memory(addr, size, pdev->rom_offset); | |
1745 | } | |
1746 | ||
ab85ceb1 SW |
1747 | /* Patch the PCI vendor and device ids in a PCI rom image if necessary. |
1748 | This is needed for an option rom which is used for more than one device. */ | |
1749 | static void pci_patch_ids(PCIDevice *pdev, uint8_t *ptr, int size) | |
1750 | { | |
1751 | uint16_t vendor_id; | |
1752 | uint16_t device_id; | |
1753 | uint16_t rom_vendor_id; | |
1754 | uint16_t rom_device_id; | |
1755 | uint16_t rom_magic; | |
1756 | uint16_t pcir_offset; | |
1757 | uint8_t checksum; | |
1758 | ||
1759 | /* Words in rom data are little endian (like in PCI configuration), | |
1760 | so they can be read / written with pci_get_word / pci_set_word. */ | |
1761 | ||
1762 | /* Only a valid rom will be patched. */ | |
1763 | rom_magic = pci_get_word(ptr); | |
1764 | if (rom_magic != 0xaa55) { | |
1765 | PCI_DPRINTF("Bad ROM magic %04x\n", rom_magic); | |
1766 | return; | |
1767 | } | |
1768 | pcir_offset = pci_get_word(ptr + 0x18); | |
1769 | if (pcir_offset + 8 >= size || memcmp(ptr + pcir_offset, "PCIR", 4)) { | |
1770 | PCI_DPRINTF("Bad PCIR offset 0x%x or signature\n", pcir_offset); | |
1771 | return; | |
1772 | } | |
1773 | ||
1774 | vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID); | |
1775 | device_id = pci_get_word(pdev->config + PCI_DEVICE_ID); | |
1776 | rom_vendor_id = pci_get_word(ptr + pcir_offset + 4); | |
1777 | rom_device_id = pci_get_word(ptr + pcir_offset + 6); | |
1778 | ||
1779 | PCI_DPRINTF("%s: ROM id %04x%04x / PCI id %04x%04x\n", pdev->romfile, | |
1780 | vendor_id, device_id, rom_vendor_id, rom_device_id); | |
1781 | ||
1782 | checksum = ptr[6]; | |
1783 | ||
1784 | if (vendor_id != rom_vendor_id) { | |
1785 | /* Patch vendor id and checksum (at offset 6 for etherboot roms). */ | |
1786 | checksum += (uint8_t)rom_vendor_id + (uint8_t)(rom_vendor_id >> 8); | |
1787 | checksum -= (uint8_t)vendor_id + (uint8_t)(vendor_id >> 8); | |
1788 | PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum); | |
1789 | ptr[6] = checksum; | |
1790 | pci_set_word(ptr + pcir_offset + 4, vendor_id); | |
1791 | } | |
1792 | ||
1793 | if (device_id != rom_device_id) { | |
1794 | /* Patch device id and checksum (at offset 6 for etherboot roms). */ | |
1795 | checksum += (uint8_t)rom_device_id + (uint8_t)(rom_device_id >> 8); | |
1796 | checksum -= (uint8_t)device_id + (uint8_t)(device_id >> 8); | |
1797 | PCI_DPRINTF("ROM checksum %02x / %02x\n", ptr[6], checksum); | |
1798 | ptr[6] = checksum; | |
1799 | pci_set_word(ptr + pcir_offset + 6, device_id); | |
1800 | } | |
1801 | } | |
1802 | ||
c2039bd0 | 1803 | /* Add an option rom for the device */ |
ab85ceb1 | 1804 | static int pci_add_option_rom(PCIDevice *pdev, bool is_default_rom) |
c2039bd0 AL |
1805 | { |
1806 | int size; | |
1807 | char *path; | |
1808 | void *ptr; | |
1724f049 | 1809 | char name[32]; |
c2039bd0 | 1810 | |
8c52c8f3 GH |
1811 | if (!pdev->romfile) |
1812 | return 0; | |
1813 | if (strlen(pdev->romfile) == 0) | |
1814 | return 0; | |
1815 | ||
88169ddf GH |
1816 | if (!pdev->rom_bar) { |
1817 | /* | |
1818 | * Load rom via fw_cfg instead of creating a rom bar, | |
1819 | * for 0.11 compatibility. | |
1820 | */ | |
1821 | int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE); | |
1822 | if (class == 0x0300) { | |
1823 | rom_add_vga(pdev->romfile); | |
1824 | } else { | |
2e55e842 | 1825 | rom_add_option(pdev->romfile, -1); |
88169ddf GH |
1826 | } |
1827 | return 0; | |
1828 | } | |
1829 | ||
8c52c8f3 | 1830 | path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile); |
c2039bd0 | 1831 | if (path == NULL) { |
8c52c8f3 | 1832 | path = qemu_strdup(pdev->romfile); |
c2039bd0 AL |
1833 | } |
1834 | ||
1835 | size = get_image_size(path); | |
8c52c8f3 | 1836 | if (size < 0) { |
1ecda02b MA |
1837 | error_report("%s: failed to find romfile \"%s\"", |
1838 | __FUNCTION__, pdev->romfile); | |
8c52c8f3 GH |
1839 | return -1; |
1840 | } | |
c2039bd0 AL |
1841 | if (size & (size - 1)) { |
1842 | size = 1 << qemu_fls(size); | |
1843 | } | |
1844 | ||
1724f049 AW |
1845 | if (pdev->qdev.info->vmsd) |
1846 | snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->vmsd->name); | |
1847 | else | |
1848 | snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->name); | |
1849 | pdev->rom_offset = qemu_ram_alloc(&pdev->qdev, name, size); | |
c2039bd0 AL |
1850 | |
1851 | ptr = qemu_get_ram_ptr(pdev->rom_offset); | |
1852 | load_image(path, ptr); | |
1853 | qemu_free(path); | |
1854 | ||
ab85ceb1 SW |
1855 | if (is_default_rom) { |
1856 | /* Only the default rom images will be patched (if needed). */ | |
1857 | pci_patch_ids(pdev, ptr, size); | |
1858 | } | |
1859 | ||
c2039bd0 AL |
1860 | pci_register_bar(pdev, PCI_ROM_SLOT, size, |
1861 | 0, pci_map_option_rom); | |
1862 | ||
1863 | return 0; | |
1864 | } | |
1865 | ||
230741dc AW |
1866 | static void pci_del_option_rom(PCIDevice *pdev) |
1867 | { | |
1868 | if (!pdev->rom_offset) | |
1869 | return; | |
1870 | ||
1871 | qemu_ram_free(pdev->rom_offset); | |
1872 | pdev->rom_offset = 0; | |
1873 | } | |
1874 | ||
ca77089d IY |
1875 | /* |
1876 | * if !offset | |
1877 | * Reserve space and add capability to the linked list in pci config space | |
1878 | * | |
1879 | * if offset = 0, | |
1880 | * Find and reserve space and add capability to the linked list | |
1881 | * in pci config space */ | |
1882 | int pci_add_capability(PCIDevice *pdev, uint8_t cap_id, | |
1883 | uint8_t offset, uint8_t size) | |
6f4cbd39 | 1884 | { |
ca77089d IY |
1885 | uint8_t *config; |
1886 | if (!offset) { | |
1887 | offset = pci_find_space(pdev, size); | |
1888 | if (!offset) { | |
1889 | return -ENOSPC; | |
1890 | } | |
1891 | } | |
1892 | ||
1893 | config = pdev->config + offset; | |
6f4cbd39 MT |
1894 | config[PCI_CAP_LIST_ID] = cap_id; |
1895 | config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST]; | |
1896 | pdev->config[PCI_CAPABILITY_LIST] = offset; | |
1897 | pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST; | |
1898 | memset(pdev->used + offset, 0xFF, size); | |
1899 | /* Make capability read-only by default */ | |
1900 | memset(pdev->wmask + offset, 0, size); | |
bd4b65ee MT |
1901 | /* Check capability by default */ |
1902 | memset(pdev->cmask + offset, 0xFF, size); | |
6f4cbd39 MT |
1903 | return offset; |
1904 | } | |
1905 | ||
1906 | /* Unlink capability from the pci config space. */ | |
1907 | void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size) | |
1908 | { | |
1909 | uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev); | |
1910 | if (!offset) | |
1911 | return; | |
1912 | pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT]; | |
1913 | /* Make capability writeable again */ | |
1914 | memset(pdev->wmask + offset, 0xff, size); | |
1a4f5971 | 1915 | memset(pdev->w1cmask + offset, 0, size); |
bd4b65ee MT |
1916 | /* Clear cmask as device-specific registers can't be checked */ |
1917 | memset(pdev->cmask + offset, 0, size); | |
6f4cbd39 MT |
1918 | memset(pdev->used + offset, 0, size); |
1919 | ||
1920 | if (!pdev->config[PCI_CAPABILITY_LIST]) | |
1921 | pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST; | |
1922 | } | |
1923 | ||
1924 | /* Reserve space for capability at a known offset (to call after load). */ | |
1925 | void pci_reserve_capability(PCIDevice *pdev, uint8_t offset, uint8_t size) | |
1926 | { | |
1927 | memset(pdev->used + offset, 0xff, size); | |
1928 | } | |
1929 | ||
1930 | uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id) | |
1931 | { | |
1932 | return pci_find_capability_list(pdev, cap_id, NULL); | |
1933 | } | |
10c4c98a GH |
1934 | |
1935 | static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent) | |
1936 | { | |
1937 | PCIDevice *d = (PCIDevice *)dev; | |
1938 | const pci_class_desc *desc; | |
1939 | char ctxt[64]; | |
1940 | PCIIORegion *r; | |
1941 | int i, class; | |
1942 | ||
b0ff8eb2 | 1943 | class = pci_get_word(d->config + PCI_CLASS_DEVICE); |
10c4c98a GH |
1944 | desc = pci_class_descriptions; |
1945 | while (desc->desc && class != desc->class) | |
1946 | desc++; | |
1947 | if (desc->desc) { | |
1948 | snprintf(ctxt, sizeof(ctxt), "%s", desc->desc); | |
1949 | } else { | |
1950 | snprintf(ctxt, sizeof(ctxt), "Class %04x", class); | |
1951 | } | |
1952 | ||
1953 | monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, " | |
1954 | "pci id %04x:%04x (sub %04x:%04x)\n", | |
7f5feab4 | 1955 | indent, "", ctxt, pci_bus_num(d->bus), |
e822a52a | 1956 | PCI_SLOT(d->devfn), PCI_FUNC(d->devfn), |
b0ff8eb2 IY |
1957 | pci_get_word(d->config + PCI_VENDOR_ID), |
1958 | pci_get_word(d->config + PCI_DEVICE_ID), | |
1959 | pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID), | |
1960 | pci_get_word(d->config + PCI_SUBSYSTEM_ID)); | |
10c4c98a GH |
1961 | for (i = 0; i < PCI_NUM_REGIONS; i++) { |
1962 | r = &d->io_regions[i]; | |
1963 | if (!r->size) | |
1964 | continue; | |
89e8b13c IY |
1965 | monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS |
1966 | " [0x%"FMT_PCIBUS"]\n", | |
1967 | indent, "", | |
0392a017 | 1968 | i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem", |
10c4c98a GH |
1969 | r->addr, r->addr + r->size - 1); |
1970 | } | |
1971 | } | |
03587182 | 1972 | |
5e0259e7 GN |
1973 | static char *pci_dev_fw_name(DeviceState *dev, char *buf, int len) |
1974 | { | |
1975 | PCIDevice *d = (PCIDevice *)dev; | |
1976 | const char *name = NULL; | |
1977 | const pci_class_desc *desc = pci_class_descriptions; | |
1978 | int class = pci_get_word(d->config + PCI_CLASS_DEVICE); | |
1979 | ||
1980 | while (desc->desc && | |
1981 | (class & ~desc->fw_ign_bits) != | |
1982 | (desc->class & ~desc->fw_ign_bits)) { | |
1983 | desc++; | |
1984 | } | |
1985 | ||
1986 | if (desc->desc) { | |
1987 | name = desc->fw_name; | |
1988 | } | |
1989 | ||
1990 | if (name) { | |
1991 | pstrcpy(buf, len, name); | |
1992 | } else { | |
1993 | snprintf(buf, len, "pci%04x,%04x", | |
1994 | pci_get_word(d->config + PCI_VENDOR_ID), | |
1995 | pci_get_word(d->config + PCI_DEVICE_ID)); | |
1996 | } | |
1997 | ||
1998 | return buf; | |
1999 | } | |
2000 | ||
2001 | static char *pcibus_get_fw_dev_path(DeviceState *dev) | |
2002 | { | |
2003 | PCIDevice *d = (PCIDevice *)dev; | |
2004 | char path[50], name[33]; | |
2005 | int off; | |
2006 | ||
2007 | off = snprintf(path, sizeof(path), "%s@%x", | |
2008 | pci_dev_fw_name(dev, name, sizeof name), | |
2009 | PCI_SLOT(d->devfn)); | |
2010 | if (PCI_FUNC(d->devfn)) | |
2011 | snprintf(path + off, sizeof(path) + off, ",%x", PCI_FUNC(d->devfn)); | |
2012 | return strdup(path); | |
2013 | } | |
2014 | ||
4f43c1ff AW |
2015 | static char *pcibus_get_dev_path(DeviceState *dev) |
2016 | { | |
2017 | PCIDevice *d = (PCIDevice *)dev; | |
2018 | char path[16]; | |
2019 | ||
2020 | snprintf(path, sizeof(path), "%04x:%02x:%02x.%x", | |
af0669f0 MT |
2021 | pci_find_domain(d->bus), |
2022 | 0 /* TODO: need a persistent path for nested buses. | |
2023 | * Note: pci_bus_num(d->bus) is not right as it's guest | |
2024 | * assigned. */, | |
4f43c1ff AW |
2025 | PCI_SLOT(d->devfn), PCI_FUNC(d->devfn)); |
2026 | ||
2027 | return strdup(path); | |
2028 | } | |
2029 |