]>
Commit | Line | Data |
---|---|---|
69b91039 FB |
1 | /* |
2 | * QEMU PCI bus manager | |
3 | * | |
4 | * Copyright (c) 2004 Fabrice Bellard | |
5fafdf24 | 5 | * |
69b91039 FB |
6 | * Permission is hereby granted, free of charge, to any person obtaining a copy |
7 | * of this software and associated documentation files (the "Software"), to deal | |
8 | * in the Software without restriction, including without limitation the rights | |
9 | * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | |
10 | * copies of the Software, and to permit persons to whom the Software is | |
11 | * furnished to do so, subject to the following conditions: | |
12 | * | |
13 | * The above copyright notice and this permission notice shall be included in | |
14 | * all copies or substantial portions of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | |
21 | * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | |
22 | * THE SOFTWARE. | |
23 | */ | |
87ecb68b PB |
24 | #include "hw.h" |
25 | #include "pci.h" | |
376253ec | 26 | #include "monitor.h" |
87ecb68b | 27 | #include "net.h" |
880345c4 | 28 | #include "sysemu.h" |
69b91039 FB |
29 | |
30 | //#define DEBUG_PCI | |
d8d2e079 IY |
31 | #ifdef DEBUG_PCI |
32 | # define PCI_DPRINTF(format, ...) printf(format, __VA_ARGS__) | |
33 | #else | |
34 | # define PCI_DPRINTF(format, ...) do { } while (0) | |
35 | #endif | |
69b91039 | 36 | |
30468f78 | 37 | struct PCIBus { |
02e2da45 | 38 | BusState qbus; |
30468f78 FB |
39 | int bus_num; |
40 | int devfn_min; | |
502a5395 | 41 | pci_set_irq_fn set_irq; |
d2b59317 | 42 | pci_map_irq_fn map_irq; |
ee995ffb | 43 | pci_hotplug_fn hotplug; |
30468f78 | 44 | uint32_t config_reg; /* XXX: suppress */ |
5d4e84c8 | 45 | void *irq_opaque; |
30468f78 | 46 | PCIDevice *devices[256]; |
80b3ada7 PB |
47 | PCIDevice *parent_dev; |
48 | PCIBus *next; | |
d2b59317 PB |
49 | /* The bus IRQ state is the logical OR of the connected devices. |
50 | Keep a count of the number of devices with raised IRQs. */ | |
52fc1d83 | 51 | int nirq; |
10c4c98a GH |
52 | int *irq_count; |
53 | }; | |
54 | ||
55 | static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent); | |
56 | ||
57 | static struct BusInfo pci_bus_info = { | |
58 | .name = "PCI", | |
59 | .size = sizeof(PCIBus), | |
60 | .print_dev = pcibus_dev_print, | |
ee6847d1 | 61 | .props = (Property[]) { |
54586bd1 GH |
62 | DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1), |
63 | DEFINE_PROP_END_OF_LIST() | |
ee6847d1 | 64 | } |
30468f78 | 65 | }; |
69b91039 | 66 | |
1941d19c | 67 | static void pci_update_mappings(PCIDevice *d); |
d537cf6c | 68 | static void pci_set_irq(void *opaque, int irq_num, int level); |
1941d19c | 69 | |
c227f099 | 70 | target_phys_addr_t pci_mem_base; |
d350d97d AL |
71 | static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET; |
72 | static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU; | |
30468f78 FB |
73 | static PCIBus *first_bus; |
74 | ||
2d1e9f96 JQ |
75 | static const VMStateDescription vmstate_pcibus = { |
76 | .name = "PCIBUS", | |
77 | .version_id = 1, | |
78 | .minimum_version_id = 1, | |
79 | .minimum_version_id_old = 1, | |
80 | .fields = (VMStateField []) { | |
81 | VMSTATE_INT32_EQUAL(nirq, PCIBus), | |
82 | VMSTATE_INT32_VARRAY(irq_count, PCIBus, nirq), | |
83 | VMSTATE_END_OF_LIST() | |
52fc1d83 | 84 | } |
2d1e9f96 | 85 | }; |
52fc1d83 | 86 | |
5330de09 MT |
87 | static inline int pci_bar(int reg) |
88 | { | |
89 | return reg == PCI_ROM_SLOT ? PCI_ROM_ADDRESS : PCI_BASE_ADDRESS_0 + reg * 4; | |
90 | } | |
91 | ||
92 | static void pci_device_reset(PCIDevice *dev) | |
93 | { | |
c0b1905b MT |
94 | int r; |
95 | ||
5330de09 | 96 | memset(dev->irq_state, 0, sizeof dev->irq_state); |
c0b1905b MT |
97 | dev->config[PCI_COMMAND] &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY | |
98 | PCI_COMMAND_MASTER); | |
99 | dev->config[PCI_CACHE_LINE_SIZE] = 0x0; | |
100 | dev->config[PCI_INTERRUPT_LINE] = 0x0; | |
101 | for (r = 0; r < PCI_NUM_REGIONS; ++r) { | |
102 | if (!dev->io_regions[r].size) { | |
103 | continue; | |
104 | } | |
105 | pci_set_long(dev->config + pci_bar(r), dev->io_regions[r].type); | |
106 | } | |
107 | pci_update_mappings(dev); | |
5330de09 MT |
108 | } |
109 | ||
6eaa6847 GN |
110 | static void pci_bus_reset(void *opaque) |
111 | { | |
a60380a5 | 112 | PCIBus *bus = opaque; |
6eaa6847 GN |
113 | int i; |
114 | ||
115 | for (i = 0; i < bus->nirq; i++) { | |
116 | bus->irq_count[i] = 0; | |
117 | } | |
5330de09 MT |
118 | for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) { |
119 | if (bus->devices[i]) { | |
120 | pci_device_reset(bus->devices[i]); | |
121 | } | |
6eaa6847 GN |
122 | } |
123 | } | |
124 | ||
21eea4b3 GH |
125 | void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent, |
126 | const char *name, int devfn_min) | |
30468f78 | 127 | { |
52fc1d83 AZ |
128 | static int nbus = 0; |
129 | ||
21eea4b3 | 130 | qbus_create_inplace(&bus->qbus, &pci_bus_info, parent, name); |
502a5395 | 131 | bus->devfn_min = devfn_min; |
425c608c | 132 | bus->next = first_bus; |
30468f78 | 133 | first_bus = bus; |
2d1e9f96 | 134 | vmstate_register(nbus++, &vmstate_pcibus, bus); |
a08d4367 | 135 | qemu_register_reset(pci_bus_reset, bus); |
21eea4b3 GH |
136 | } |
137 | ||
138 | PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min) | |
139 | { | |
140 | PCIBus *bus; | |
141 | ||
142 | bus = qemu_mallocz(sizeof(*bus)); | |
143 | bus->qbus.qdev_allocated = 1; | |
144 | pci_bus_new_inplace(bus, parent, name, devfn_min); | |
145 | return bus; | |
146 | } | |
147 | ||
148 | void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, | |
149 | void *irq_opaque, int nirq) | |
150 | { | |
151 | bus->set_irq = set_irq; | |
152 | bus->map_irq = map_irq; | |
153 | bus->irq_opaque = irq_opaque; | |
154 | bus->nirq = nirq; | |
155 | bus->irq_count = qemu_mallocz(nirq * sizeof(bus->irq_count[0])); | |
156 | } | |
157 | ||
ee995ffb GH |
158 | void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug) |
159 | { | |
160 | bus->qbus.allow_hotplug = 1; | |
161 | bus->hotplug = hotplug; | |
162 | } | |
163 | ||
21eea4b3 GH |
164 | PCIBus *pci_register_bus(DeviceState *parent, const char *name, |
165 | pci_set_irq_fn set_irq, pci_map_irq_fn map_irq, | |
166 | void *irq_opaque, int devfn_min, int nirq) | |
167 | { | |
168 | PCIBus *bus; | |
169 | ||
170 | bus = pci_bus_new(parent, name, devfn_min); | |
171 | pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq); | |
30468f78 FB |
172 | return bus; |
173 | } | |
69b91039 | 174 | |
03587182 GH |
175 | static void pci_register_secondary_bus(PCIBus *bus, |
176 | PCIDevice *dev, | |
177 | pci_map_irq_fn map_irq, | |
178 | const char *name) | |
80b3ada7 | 179 | { |
03587182 | 180 | qbus_create_inplace(&bus->qbus, &pci_bus_info, &dev->qdev, name); |
80b3ada7 PB |
181 | bus->map_irq = map_irq; |
182 | bus->parent_dev = dev; | |
183 | bus->next = dev->bus->next; | |
184 | dev->bus->next = bus; | |
80b3ada7 PB |
185 | } |
186 | ||
502a5395 PB |
187 | int pci_bus_num(PCIBus *s) |
188 | { | |
189 | return s->bus_num; | |
190 | } | |
191 | ||
73534f2f | 192 | static int get_pci_config_device(QEMUFile *f, void *pv, size_t size) |
30ca2aab | 193 | { |
73534f2f | 194 | PCIDevice *s = container_of(pv, PCIDevice, config); |
05fcfada | 195 | uint8_t config[PCI_CONFIG_SPACE_SIZE]; |
52fc1d83 AZ |
196 | int i; |
197 | ||
05fcfada MT |
198 | assert(size == sizeof config); |
199 | qemu_get_buffer(f, config, sizeof config); | |
200 | for (i = 0; i < sizeof config; ++i) | |
bd4b65ee MT |
201 | if ((config[i] ^ s->config[i]) & s->cmask[i] & ~s->wmask[i]) |
202 | return -EINVAL; | |
05fcfada | 203 | memcpy(s->config, config, sizeof config); |
bd4b65ee | 204 | |
1941d19c | 205 | pci_update_mappings(s); |
52fc1d83 | 206 | |
30ca2aab FB |
207 | return 0; |
208 | } | |
209 | ||
73534f2f | 210 | /* just put buffer */ |
84e2e3eb | 211 | static void put_pci_config_device(QEMUFile *f, void *pv, size_t size) |
73534f2f JQ |
212 | { |
213 | const uint8_t *v = pv; | |
214 | qemu_put_buffer(f, v, size); | |
215 | } | |
216 | ||
217 | static VMStateInfo vmstate_info_pci_config = { | |
218 | .name = "pci config", | |
219 | .get = get_pci_config_device, | |
220 | .put = put_pci_config_device, | |
221 | }; | |
222 | ||
223 | const VMStateDescription vmstate_pci_device = { | |
224 | .name = "PCIDevice", | |
225 | .version_id = 2, | |
226 | .minimum_version_id = 1, | |
227 | .minimum_version_id_old = 1, | |
228 | .fields = (VMStateField []) { | |
229 | VMSTATE_INT32_LE(version_id, PCIDevice), | |
230 | VMSTATE_SINGLE(config, PCIDevice, 0, vmstate_info_pci_config, | |
231 | typeof_field(PCIDevice,config)), | |
232 | VMSTATE_INT32_ARRAY_V(irq_state, PCIDevice, 4, 2), | |
233 | VMSTATE_END_OF_LIST() | |
234 | } | |
235 | }; | |
236 | ||
237 | void pci_device_save(PCIDevice *s, QEMUFile *f) | |
238 | { | |
239 | vmstate_save_state(f, &vmstate_pci_device, s); | |
240 | } | |
241 | ||
242 | int pci_device_load(PCIDevice *s, QEMUFile *f) | |
243 | { | |
244 | return vmstate_load_state(f, &vmstate_pci_device, s, s->version_id); | |
245 | } | |
246 | ||
d350d97d AL |
247 | static int pci_set_default_subsystem_id(PCIDevice *pci_dev) |
248 | { | |
249 | uint16_t *id; | |
250 | ||
251 | id = (void*)(&pci_dev->config[PCI_SUBVENDOR_ID]); | |
252 | id[0] = cpu_to_le16(pci_default_sub_vendor_id); | |
253 | id[1] = cpu_to_le16(pci_default_sub_device_id); | |
254 | return 0; | |
255 | } | |
256 | ||
880345c4 AL |
257 | /* |
258 | * Parse [[<domain>:]<bus>:]<slot>, return -1 on error | |
259 | */ | |
260 | static int pci_parse_devaddr(const char *addr, int *domp, int *busp, unsigned *slotp) | |
261 | { | |
262 | const char *p; | |
263 | char *e; | |
264 | unsigned long val; | |
265 | unsigned long dom = 0, bus = 0; | |
266 | unsigned slot = 0; | |
267 | ||
268 | p = addr; | |
269 | val = strtoul(p, &e, 16); | |
270 | if (e == p) | |
271 | return -1; | |
272 | if (*e == ':') { | |
273 | bus = val; | |
274 | p = e + 1; | |
275 | val = strtoul(p, &e, 16); | |
276 | if (e == p) | |
277 | return -1; | |
278 | if (*e == ':') { | |
279 | dom = bus; | |
280 | bus = val; | |
281 | p = e + 1; | |
282 | val = strtoul(p, &e, 16); | |
283 | if (e == p) | |
284 | return -1; | |
285 | } | |
286 | } | |
287 | ||
288 | if (dom > 0xffff || bus > 0xff || val > 0x1f) | |
289 | return -1; | |
290 | ||
291 | slot = val; | |
292 | ||
293 | if (*e) | |
294 | return -1; | |
295 | ||
296 | /* Note: QEMU doesn't implement domains other than 0 */ | |
297 | if (dom != 0 || pci_find_bus(bus) == NULL) | |
298 | return -1; | |
299 | ||
300 | *domp = dom; | |
301 | *busp = bus; | |
302 | *slotp = slot; | |
303 | return 0; | |
304 | } | |
305 | ||
e9283f8b JK |
306 | int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp, |
307 | unsigned *slotp) | |
880345c4 | 308 | { |
e9283f8b JK |
309 | /* strip legacy tag */ |
310 | if (!strncmp(addr, "pci_addr=", 9)) { | |
311 | addr += 9; | |
312 | } | |
313 | if (pci_parse_devaddr(addr, domp, busp, slotp)) { | |
314 | monitor_printf(mon, "Invalid pci address\n"); | |
880345c4 | 315 | return -1; |
e9283f8b JK |
316 | } |
317 | return 0; | |
880345c4 AL |
318 | } |
319 | ||
49bd1458 | 320 | PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr) |
5607c388 MA |
321 | { |
322 | int dom, bus; | |
323 | unsigned slot; | |
324 | ||
325 | if (!devaddr) { | |
326 | *devfnp = -1; | |
327 | return pci_find_bus(0); | |
328 | } | |
329 | ||
330 | if (pci_parse_devaddr(devaddr, &dom, &bus, &slot) < 0) { | |
331 | return NULL; | |
332 | } | |
333 | ||
334 | *devfnp = slot << 3; | |
335 | return pci_find_bus(bus); | |
336 | } | |
337 | ||
bd4b65ee MT |
338 | static void pci_init_cmask(PCIDevice *dev) |
339 | { | |
340 | pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff); | |
341 | pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff); | |
342 | dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST; | |
343 | dev->cmask[PCI_REVISION_ID] = 0xff; | |
344 | dev->cmask[PCI_CLASS_PROG] = 0xff; | |
345 | pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff); | |
346 | dev->cmask[PCI_HEADER_TYPE] = 0xff; | |
347 | dev->cmask[PCI_CAPABILITY_LIST] = 0xff; | |
348 | } | |
349 | ||
b7ee1603 MT |
350 | static void pci_init_wmask(PCIDevice *dev) |
351 | { | |
352 | int i; | |
353 | dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff; | |
354 | dev->wmask[PCI_INTERRUPT_LINE] = 0xff; | |
355 | dev->wmask[PCI_COMMAND] = PCI_COMMAND_IO | PCI_COMMAND_MEMORY | |
356 | | PCI_COMMAND_MASTER; | |
357 | for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) | |
358 | dev->wmask[i] = 0xff; | |
359 | } | |
360 | ||
69b91039 | 361 | /* -1 for devfn means auto assign */ |
6b1b92d3 PB |
362 | static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus, |
363 | const char *name, int devfn, | |
364 | PCIConfigReadFunc *config_read, | |
365 | PCIConfigWriteFunc *config_write) | |
69b91039 | 366 | { |
69b91039 | 367 | if (devfn < 0) { |
30468f78 FB |
368 | for(devfn = bus->devfn_min ; devfn < 256; devfn += 8) { |
369 | if (!bus->devices[devfn]) | |
69b91039 FB |
370 | goto found; |
371 | } | |
372 | return NULL; | |
373 | found: ; | |
07b7d053 MA |
374 | } else if (bus->devices[devfn]) { |
375 | return NULL; | |
69b91039 | 376 | } |
30468f78 | 377 | pci_dev->bus = bus; |
69b91039 FB |
378 | pci_dev->devfn = devfn; |
379 | pstrcpy(pci_dev->name, sizeof(pci_dev->name), name); | |
d2b59317 | 380 | memset(pci_dev->irq_state, 0, sizeof(pci_dev->irq_state)); |
d350d97d | 381 | pci_set_default_subsystem_id(pci_dev); |
bd4b65ee | 382 | pci_init_cmask(pci_dev); |
b7ee1603 | 383 | pci_init_wmask(pci_dev); |
0ac32c83 FB |
384 | |
385 | if (!config_read) | |
386 | config_read = pci_default_read_config; | |
387 | if (!config_write) | |
388 | config_write = pci_default_write_config; | |
69b91039 FB |
389 | pci_dev->config_read = config_read; |
390 | pci_dev->config_write = config_write; | |
30468f78 | 391 | bus->devices[devfn] = pci_dev; |
d537cf6c | 392 | pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, 4); |
f16c4abf | 393 | pci_dev->version_id = 2; /* Current pci device vmstate version */ |
69b91039 FB |
394 | return pci_dev; |
395 | } | |
396 | ||
6b1b92d3 PB |
397 | PCIDevice *pci_register_device(PCIBus *bus, const char *name, |
398 | int instance_size, int devfn, | |
399 | PCIConfigReadFunc *config_read, | |
400 | PCIConfigWriteFunc *config_write) | |
401 | { | |
402 | PCIDevice *pci_dev; | |
403 | ||
404 | pci_dev = qemu_mallocz(instance_size); | |
405 | pci_dev = do_pci_register_device(pci_dev, bus, name, devfn, | |
406 | config_read, config_write); | |
407 | return pci_dev; | |
408 | } | |
c227f099 | 409 | static target_phys_addr_t pci_to_cpu_addr(target_phys_addr_t addr) |
5851e08c AL |
410 | { |
411 | return addr + pci_mem_base; | |
412 | } | |
413 | ||
414 | static void pci_unregister_io_regions(PCIDevice *pci_dev) | |
415 | { | |
416 | PCIIORegion *r; | |
417 | int i; | |
418 | ||
419 | for(i = 0; i < PCI_NUM_REGIONS; i++) { | |
420 | r = &pci_dev->io_regions[i]; | |
421 | if (!r->size || r->addr == -1) | |
422 | continue; | |
423 | if (r->type == PCI_ADDRESS_SPACE_IO) { | |
424 | isa_unassign_ioport(r->addr, r->size); | |
425 | } else { | |
426 | cpu_register_physical_memory(pci_to_cpu_addr(r->addr), | |
427 | r->size, | |
428 | IO_MEM_UNASSIGNED); | |
429 | } | |
430 | } | |
431 | } | |
432 | ||
a36a344d | 433 | static int pci_unregister_device(DeviceState *dev) |
5851e08c | 434 | { |
a36a344d | 435 | PCIDevice *pci_dev = DO_UPCAST(PCIDevice, qdev, dev); |
e3936fa5 | 436 | PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->info); |
5851e08c AL |
437 | int ret = 0; |
438 | ||
e3936fa5 GH |
439 | if (info->exit) |
440 | ret = info->exit(pci_dev); | |
5851e08c AL |
441 | if (ret) |
442 | return ret; | |
443 | ||
444 | pci_unregister_io_regions(pci_dev); | |
445 | ||
446 | qemu_free_irqs(pci_dev->irq); | |
5851e08c | 447 | pci_dev->bus->devices[pci_dev->devfn] = NULL; |
5851e08c AL |
448 | return 0; |
449 | } | |
450 | ||
28c2c264 | 451 | void pci_register_bar(PCIDevice *pci_dev, int region_num, |
5fafdf24 | 452 | uint32_t size, int type, |
69b91039 FB |
453 | PCIMapIORegionFunc *map_func) |
454 | { | |
455 | PCIIORegion *r; | |
d7ce493a | 456 | uint32_t addr; |
b7ee1603 | 457 | uint32_t wmask; |
69b91039 | 458 | |
8a8696a3 | 459 | if ((unsigned int)region_num >= PCI_NUM_REGIONS) |
69b91039 | 460 | return; |
a4c20c6a AL |
461 | |
462 | if (size & (size-1)) { | |
463 | fprintf(stderr, "ERROR: PCI region size must be pow2 " | |
464 | "type=0x%x, size=0x%x\n", type, size); | |
465 | exit(1); | |
466 | } | |
467 | ||
69b91039 FB |
468 | r = &pci_dev->io_regions[region_num]; |
469 | r->addr = -1; | |
470 | r->size = size; | |
471 | r->type = type; | |
472 | r->map_func = map_func; | |
b7ee1603 MT |
473 | |
474 | wmask = ~(size - 1); | |
5330de09 | 475 | addr = pci_bar(region_num); |
d7ce493a | 476 | if (region_num == PCI_ROM_SLOT) { |
b7ee1603 | 477 | /* ROM enable bit is writeable */ |
5330de09 | 478 | wmask |= PCI_ROM_ADDRESS_ENABLE; |
d7ce493a PB |
479 | } |
480 | *(uint32_t *)(pci_dev->config + addr) = cpu_to_le32(type); | |
b7ee1603 | 481 | *(uint32_t *)(pci_dev->wmask + addr) = cpu_to_le32(wmask); |
bd4b65ee | 482 | *(uint32_t *)(pci_dev->cmask + addr) = 0xffffffff; |
69b91039 FB |
483 | } |
484 | ||
0ac32c83 FB |
485 | static void pci_update_mappings(PCIDevice *d) |
486 | { | |
487 | PCIIORegion *r; | |
488 | int cmd, i; | |
5330de09 | 489 | uint32_t last_addr, new_addr; |
3b46e624 | 490 | |
0ac32c83 | 491 | cmd = le16_to_cpu(*(uint16_t *)(d->config + PCI_COMMAND)); |
8a8696a3 | 492 | for(i = 0; i < PCI_NUM_REGIONS; i++) { |
0ac32c83 FB |
493 | r = &d->io_regions[i]; |
494 | if (r->size != 0) { | |
495 | if (r->type & PCI_ADDRESS_SPACE_IO) { | |
496 | if (cmd & PCI_COMMAND_IO) { | |
5330de09 | 497 | new_addr = pci_get_long(d->config + pci_bar(i)); |
0ac32c83 FB |
498 | new_addr = new_addr & ~(r->size - 1); |
499 | last_addr = new_addr + r->size - 1; | |
500 | /* NOTE: we have only 64K ioports on PC */ | |
501 | if (last_addr <= new_addr || new_addr == 0 || | |
502 | last_addr >= 0x10000) { | |
503 | new_addr = -1; | |
504 | } | |
505 | } else { | |
506 | new_addr = -1; | |
507 | } | |
508 | } else { | |
509 | if (cmd & PCI_COMMAND_MEMORY) { | |
5330de09 | 510 | new_addr = pci_get_long(d->config + pci_bar(i)); |
8a8696a3 | 511 | /* the ROM slot has a specific enable bit */ |
5330de09 | 512 | if (i == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) |
8a8696a3 | 513 | goto no_mem_map; |
0ac32c83 FB |
514 | new_addr = new_addr & ~(r->size - 1); |
515 | last_addr = new_addr + r->size - 1; | |
516 | /* NOTE: we do not support wrapping */ | |
517 | /* XXX: as we cannot support really dynamic | |
518 | mappings, we handle specific values as invalid | |
519 | mappings. */ | |
520 | if (last_addr <= new_addr || new_addr == 0 || | |
521 | last_addr == -1) { | |
522 | new_addr = -1; | |
523 | } | |
524 | } else { | |
8a8696a3 | 525 | no_mem_map: |
0ac32c83 FB |
526 | new_addr = -1; |
527 | } | |
528 | } | |
529 | /* now do the real mapping */ | |
530 | if (new_addr != r->addr) { | |
531 | if (r->addr != -1) { | |
532 | if (r->type & PCI_ADDRESS_SPACE_IO) { | |
533 | int class; | |
534 | /* NOTE: specific hack for IDE in PC case: | |
535 | only one byte must be mapped. */ | |
5330de09 | 536 | class = pci_get_word(d->config + PCI_CLASS_DEVICE); |
0ac32c83 FB |
537 | if (class == 0x0101 && r->size == 4) { |
538 | isa_unassign_ioport(r->addr + 2, 1); | |
539 | } else { | |
540 | isa_unassign_ioport(r->addr, r->size); | |
541 | } | |
542 | } else { | |
502a5395 | 543 | cpu_register_physical_memory(pci_to_cpu_addr(r->addr), |
5fafdf24 | 544 | r->size, |
0ac32c83 | 545 | IO_MEM_UNASSIGNED); |
f65ed4c1 | 546 | qemu_unregister_coalesced_mmio(r->addr, r->size); |
0ac32c83 FB |
547 | } |
548 | } | |
549 | r->addr = new_addr; | |
550 | if (r->addr != -1) { | |
551 | r->map_func(d, i, r->addr, r->size, r->type); | |
552 | } | |
553 | } | |
554 | } | |
555 | } | |
556 | } | |
557 | ||
5fafdf24 | 558 | uint32_t pci_default_read_config(PCIDevice *d, |
0ac32c83 | 559 | uint32_t address, int len) |
69b91039 | 560 | { |
0ac32c83 | 561 | uint32_t val; |
a2d4e44b | 562 | |
0ac32c83 | 563 | switch(len) { |
0ac32c83 FB |
564 | default: |
565 | case 4: | |
a2d4e44b TS |
566 | if (address <= 0xfc) { |
567 | val = le32_to_cpu(*(uint32_t *)(d->config + address)); | |
568 | break; | |
569 | } | |
570 | /* fall through */ | |
571 | case 2: | |
572 | if (address <= 0xfe) { | |
573 | val = le16_to_cpu(*(uint16_t *)(d->config + address)); | |
574 | break; | |
575 | } | |
576 | /* fall through */ | |
577 | case 1: | |
578 | val = d->config[address]; | |
0ac32c83 FB |
579 | break; |
580 | } | |
581 | return val; | |
582 | } | |
583 | ||
b7ee1603 | 584 | void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l) |
0ac32c83 | 585 | { |
b7ee1603 MT |
586 | uint8_t orig[PCI_CONFIG_SPACE_SIZE]; |
587 | int i; | |
0ac32c83 | 588 | |
0ac32c83 | 589 | /* not efficient, but simple */ |
b7ee1603 MT |
590 | memcpy(orig, d->config, PCI_CONFIG_SPACE_SIZE); |
591 | for(i = 0; i < l && addr < PCI_CONFIG_SPACE_SIZE; val >>= 8, ++i, ++addr) { | |
592 | uint8_t wmask = d->wmask[addr]; | |
593 | d->config[addr] = (d->config[addr] & ~wmask) | (val & wmask); | |
0ac32c83 | 594 | } |
b7ee1603 MT |
595 | if (memcmp(orig + PCI_BASE_ADDRESS_0, d->config + PCI_BASE_ADDRESS_0, 24) |
596 | || ((orig[PCI_COMMAND] ^ d->config[PCI_COMMAND]) | |
597 | & (PCI_COMMAND_MEMORY | PCI_COMMAND_IO))) | |
0ac32c83 | 598 | pci_update_mappings(d); |
69b91039 FB |
599 | } |
600 | ||
502a5395 | 601 | void pci_data_write(void *opaque, uint32_t addr, uint32_t val, int len) |
69b91039 | 602 | { |
30468f78 FB |
603 | PCIBus *s = opaque; |
604 | PCIDevice *pci_dev; | |
605 | int config_addr, bus_num; | |
3b46e624 | 606 | |
d8d2e079 IY |
607 | #if 0 |
608 | PCI_DPRINTF("pci_data_write: addr=%08x val=%08x len=%d\n", | |
609 | addr, val, len); | |
69b91039 | 610 | #endif |
502a5395 | 611 | bus_num = (addr >> 16) & 0xff; |
80b3ada7 PB |
612 | while (s && s->bus_num != bus_num) |
613 | s = s->next; | |
614 | if (!s) | |
69b91039 | 615 | return; |
502a5395 | 616 | pci_dev = s->devices[(addr >> 8) & 0xff]; |
69b91039 FB |
617 | if (!pci_dev) |
618 | return; | |
502a5395 | 619 | config_addr = addr & 0xff; |
d8d2e079 IY |
620 | PCI_DPRINTF("pci_config_write: %s: addr=%02x val=%08x len=%d\n", |
621 | pci_dev->name, config_addr, val, len); | |
0ac32c83 | 622 | pci_dev->config_write(pci_dev, config_addr, val, len); |
69b91039 FB |
623 | } |
624 | ||
502a5395 | 625 | uint32_t pci_data_read(void *opaque, uint32_t addr, int len) |
69b91039 | 626 | { |
30468f78 FB |
627 | PCIBus *s = opaque; |
628 | PCIDevice *pci_dev; | |
629 | int config_addr, bus_num; | |
69b91039 FB |
630 | uint32_t val; |
631 | ||
502a5395 | 632 | bus_num = (addr >> 16) & 0xff; |
80b3ada7 PB |
633 | while (s && s->bus_num != bus_num) |
634 | s= s->next; | |
635 | if (!s) | |
69b91039 | 636 | goto fail; |
502a5395 | 637 | pci_dev = s->devices[(addr >> 8) & 0xff]; |
69b91039 FB |
638 | if (!pci_dev) { |
639 | fail: | |
63ce9e0a FB |
640 | switch(len) { |
641 | case 1: | |
642 | val = 0xff; | |
643 | break; | |
644 | case 2: | |
645 | val = 0xffff; | |
646 | break; | |
647 | default: | |
648 | case 4: | |
649 | val = 0xffffffff; | |
650 | break; | |
651 | } | |
69b91039 FB |
652 | goto the_end; |
653 | } | |
502a5395 | 654 | config_addr = addr & 0xff; |
69b91039 | 655 | val = pci_dev->config_read(pci_dev, config_addr, len); |
d8d2e079 IY |
656 | PCI_DPRINTF("pci_config_read: %s: addr=%02x val=%08x len=%d\n", |
657 | pci_dev->name, config_addr, val, len); | |
69b91039 | 658 | the_end: |
d8d2e079 IY |
659 | #if 0 |
660 | PCI_DPRINTF("pci_data_read: addr=%08x val=%08x len=%d\n", | |
661 | addr, val, len); | |
69b91039 FB |
662 | #endif |
663 | return val; | |
664 | } | |
665 | ||
502a5395 PB |
666 | /***********************************************************/ |
667 | /* generic PCI irq support */ | |
30468f78 | 668 | |
502a5395 | 669 | /* 0 <= irq_num <= 3. level must be 0 or 1 */ |
d537cf6c | 670 | static void pci_set_irq(void *opaque, int irq_num, int level) |
69b91039 | 671 | { |
a60380a5 | 672 | PCIDevice *pci_dev = opaque; |
80b3ada7 PB |
673 | PCIBus *bus; |
674 | int change; | |
3b46e624 | 675 | |
80b3ada7 PB |
676 | change = level - pci_dev->irq_state[irq_num]; |
677 | if (!change) | |
678 | return; | |
d2b59317 | 679 | |
d2b59317 | 680 | pci_dev->irq_state[irq_num] = level; |
5e966ce6 PB |
681 | for (;;) { |
682 | bus = pci_dev->bus; | |
80b3ada7 | 683 | irq_num = bus->map_irq(pci_dev, irq_num); |
5e966ce6 PB |
684 | if (bus->set_irq) |
685 | break; | |
80b3ada7 | 686 | pci_dev = bus->parent_dev; |
80b3ada7 PB |
687 | } |
688 | bus->irq_count[irq_num] += change; | |
d2b59317 | 689 | bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0); |
69b91039 FB |
690 | } |
691 | ||
502a5395 PB |
692 | /***********************************************************/ |
693 | /* monitor info on PCI */ | |
0ac32c83 | 694 | |
6650ee6d PB |
695 | typedef struct { |
696 | uint16_t class; | |
697 | const char *desc; | |
698 | } pci_class_desc; | |
699 | ||
09bc878a | 700 | static const pci_class_desc pci_class_descriptions[] = |
6650ee6d | 701 | { |
4ca9c76f | 702 | { 0x0100, "SCSI controller"}, |
6650ee6d | 703 | { 0x0101, "IDE controller"}, |
dcb5b19a TS |
704 | { 0x0102, "Floppy controller"}, |
705 | { 0x0103, "IPI controller"}, | |
706 | { 0x0104, "RAID controller"}, | |
707 | { 0x0106, "SATA controller"}, | |
708 | { 0x0107, "SAS controller"}, | |
709 | { 0x0180, "Storage controller"}, | |
6650ee6d | 710 | { 0x0200, "Ethernet controller"}, |
dcb5b19a TS |
711 | { 0x0201, "Token Ring controller"}, |
712 | { 0x0202, "FDDI controller"}, | |
713 | { 0x0203, "ATM controller"}, | |
714 | { 0x0280, "Network controller"}, | |
6650ee6d | 715 | { 0x0300, "VGA controller"}, |
dcb5b19a TS |
716 | { 0x0301, "XGA controller"}, |
717 | { 0x0302, "3D controller"}, | |
718 | { 0x0380, "Display controller"}, | |
719 | { 0x0400, "Video controller"}, | |
720 | { 0x0401, "Audio controller"}, | |
721 | { 0x0402, "Phone"}, | |
722 | { 0x0480, "Multimedia controller"}, | |
723 | { 0x0500, "RAM controller"}, | |
724 | { 0x0501, "Flash controller"}, | |
725 | { 0x0580, "Memory controller"}, | |
6650ee6d PB |
726 | { 0x0600, "Host bridge"}, |
727 | { 0x0601, "ISA bridge"}, | |
dcb5b19a TS |
728 | { 0x0602, "EISA bridge"}, |
729 | { 0x0603, "MC bridge"}, | |
6650ee6d | 730 | { 0x0604, "PCI bridge"}, |
dcb5b19a TS |
731 | { 0x0605, "PCMCIA bridge"}, |
732 | { 0x0606, "NUBUS bridge"}, | |
733 | { 0x0607, "CARDBUS bridge"}, | |
734 | { 0x0608, "RACEWAY bridge"}, | |
735 | { 0x0680, "Bridge"}, | |
6650ee6d PB |
736 | { 0x0c03, "USB controller"}, |
737 | { 0, NULL} | |
738 | }; | |
739 | ||
502a5395 | 740 | static void pci_info_device(PCIDevice *d) |
30468f78 | 741 | { |
376253ec | 742 | Monitor *mon = cur_mon; |
502a5395 PB |
743 | int i, class; |
744 | PCIIORegion *r; | |
09bc878a | 745 | const pci_class_desc *desc; |
30468f78 | 746 | |
376253ec AL |
747 | monitor_printf(mon, " Bus %2d, device %3d, function %d:\n", |
748 | d->bus->bus_num, d->devfn >> 3, d->devfn & 7); | |
502a5395 | 749 | class = le16_to_cpu(*((uint16_t *)(d->config + PCI_CLASS_DEVICE))); |
376253ec | 750 | monitor_printf(mon, " "); |
6650ee6d PB |
751 | desc = pci_class_descriptions; |
752 | while (desc->desc && class != desc->class) | |
753 | desc++; | |
754 | if (desc->desc) { | |
376253ec | 755 | monitor_printf(mon, "%s", desc->desc); |
6650ee6d | 756 | } else { |
376253ec | 757 | monitor_printf(mon, "Class %04x", class); |
72cc6cfe | 758 | } |
376253ec | 759 | monitor_printf(mon, ": PCI device %04x:%04x\n", |
502a5395 PB |
760 | le16_to_cpu(*((uint16_t *)(d->config + PCI_VENDOR_ID))), |
761 | le16_to_cpu(*((uint16_t *)(d->config + PCI_DEVICE_ID)))); | |
30468f78 | 762 | |
502a5395 | 763 | if (d->config[PCI_INTERRUPT_PIN] != 0) { |
376253ec AL |
764 | monitor_printf(mon, " IRQ %d.\n", |
765 | d->config[PCI_INTERRUPT_LINE]); | |
30468f78 | 766 | } |
80b3ada7 | 767 | if (class == 0x0604) { |
376253ec | 768 | monitor_printf(mon, " BUS %d.\n", d->config[0x19]); |
80b3ada7 | 769 | } |
502a5395 PB |
770 | for(i = 0;i < PCI_NUM_REGIONS; i++) { |
771 | r = &d->io_regions[i]; | |
772 | if (r->size != 0) { | |
376253ec | 773 | monitor_printf(mon, " BAR%d: ", i); |
502a5395 | 774 | if (r->type & PCI_ADDRESS_SPACE_IO) { |
376253ec AL |
775 | monitor_printf(mon, "I/O at 0x%04x [0x%04x].\n", |
776 | r->addr, r->addr + r->size - 1); | |
502a5395 | 777 | } else { |
376253ec AL |
778 | monitor_printf(mon, "32 bit memory at 0x%08x [0x%08x].\n", |
779 | r->addr, r->addr + r->size - 1); | |
502a5395 PB |
780 | } |
781 | } | |
77d4bc34 | 782 | } |
8ad12514 | 783 | monitor_printf(mon, " id \"%s\"\n", d->qdev.id ? d->qdev.id : ""); |
80b3ada7 PB |
784 | if (class == 0x0604 && d->config[0x19] != 0) { |
785 | pci_for_each_device(d->config[0x19], pci_info_device); | |
786 | } | |
384d8876 FB |
787 | } |
788 | ||
80b3ada7 | 789 | void pci_for_each_device(int bus_num, void (*fn)(PCIDevice *d)) |
384d8876 | 790 | { |
502a5395 | 791 | PCIBus *bus = first_bus; |
384d8876 | 792 | PCIDevice *d; |
502a5395 | 793 | int devfn; |
3b46e624 | 794 | |
80b3ada7 PB |
795 | while (bus && bus->bus_num != bus_num) |
796 | bus = bus->next; | |
502a5395 PB |
797 | if (bus) { |
798 | for(devfn = 0; devfn < 256; devfn++) { | |
799 | d = bus->devices[devfn]; | |
800 | if (d) | |
801 | fn(d); | |
802 | } | |
f2aa58c6 | 803 | } |
f2aa58c6 FB |
804 | } |
805 | ||
376253ec | 806 | void pci_info(Monitor *mon) |
f2aa58c6 | 807 | { |
80b3ada7 | 808 | pci_for_each_device(0, pci_info_device); |
77d4bc34 | 809 | } |
a41b2ff2 | 810 | |
cb457d76 AL |
811 | static const char * const pci_nic_models[] = { |
812 | "ne2k_pci", | |
813 | "i82551", | |
814 | "i82557b", | |
815 | "i82559er", | |
816 | "rtl8139", | |
817 | "e1000", | |
818 | "pcnet", | |
819 | "virtio", | |
820 | NULL | |
821 | }; | |
822 | ||
9d07d757 PB |
823 | static const char * const pci_nic_names[] = { |
824 | "ne2k_pci", | |
825 | "i82551", | |
826 | "i82557b", | |
827 | "i82559er", | |
828 | "rtl8139", | |
829 | "e1000", | |
830 | "pcnet", | |
53c25cea | 831 | "virtio-net-pci", |
cb457d76 AL |
832 | NULL |
833 | }; | |
834 | ||
a41b2ff2 | 835 | /* Initialize a PCI NIC. */ |
33e66b86 | 836 | /* FIXME callers should check for failure, but don't */ |
5607c388 MA |
837 | PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model, |
838 | const char *default_devaddr) | |
a41b2ff2 | 839 | { |
5607c388 | 840 | const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr; |
07caea31 MA |
841 | PCIBus *bus; |
842 | int devfn; | |
5607c388 | 843 | PCIDevice *pci_dev; |
9d07d757 | 844 | DeviceState *dev; |
cb457d76 AL |
845 | int i; |
846 | ||
07caea31 MA |
847 | i = qemu_find_nic_model(nd, pci_nic_models, default_model); |
848 | if (i < 0) | |
849 | return NULL; | |
850 | ||
851 | bus = pci_get_bus_devfn(&devfn, devaddr); | |
852 | if (!bus) { | |
853 | qemu_error("Invalid PCI device address %s for device %s\n", | |
854 | devaddr, pci_nic_names[i]); | |
855 | return NULL; | |
856 | } | |
857 | ||
499cf102 | 858 | pci_dev = pci_create(bus, devfn, pci_nic_names[i]); |
9ee05825 | 859 | dev = &pci_dev->qdev; |
dea7b3b9 MM |
860 | if (nd->name) |
861 | dev->id = qemu_strdup(nd->name); | |
1cc33683 | 862 | qdev_set_nic_properties(dev, nd); |
07caea31 MA |
863 | if (qdev_init(dev) < 0) |
864 | return NULL; | |
9ee05825 | 865 | return pci_dev; |
a41b2ff2 PB |
866 | } |
867 | ||
07caea31 MA |
868 | PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model, |
869 | const char *default_devaddr) | |
870 | { | |
871 | PCIDevice *res; | |
872 | ||
873 | if (qemu_show_nic_models(nd->model, pci_nic_models)) | |
874 | exit(0); | |
875 | ||
876 | res = pci_nic_init(nd, default_model, default_devaddr); | |
877 | if (!res) | |
878 | exit(1); | |
879 | return res; | |
880 | } | |
881 | ||
80b3ada7 PB |
882 | typedef struct { |
883 | PCIDevice dev; | |
03587182 GH |
884 | PCIBus bus; |
885 | uint32_t vid; | |
886 | uint32_t did; | |
80b3ada7 PB |
887 | } PCIBridge; |
888 | ||
9596ebb7 | 889 | static void pci_bridge_write_config(PCIDevice *d, |
80b3ada7 PB |
890 | uint32_t address, uint32_t val, int len) |
891 | { | |
892 | PCIBridge *s = (PCIBridge *)d; | |
893 | ||
80b3ada7 | 894 | pci_default_write_config(d, address, val, len); |
03587182 | 895 | s->bus.bus_num = d->config[PCI_SECONDARY_BUS]; |
80b3ada7 PB |
896 | } |
897 | ||
3ae80618 AL |
898 | PCIBus *pci_find_bus(int bus_num) |
899 | { | |
900 | PCIBus *bus = first_bus; | |
901 | ||
902 | while (bus && bus->bus_num != bus_num) | |
903 | bus = bus->next; | |
904 | ||
905 | return bus; | |
906 | } | |
907 | ||
908 | PCIDevice *pci_find_device(int bus_num, int slot, int function) | |
909 | { | |
910 | PCIBus *bus = pci_find_bus(bus_num); | |
911 | ||
912 | if (!bus) | |
913 | return NULL; | |
914 | ||
915 | return bus->devices[PCI_DEVFN(slot, function)]; | |
916 | } | |
917 | ||
03587182 | 918 | static int pci_bridge_initfn(PCIDevice *dev) |
80b3ada7 | 919 | { |
03587182 | 920 | PCIBridge *s = DO_UPCAST(PCIBridge, dev, dev); |
480b9f24 | 921 | |
03587182 GH |
922 | pci_config_set_vendor_id(s->dev.config, s->vid); |
923 | pci_config_set_device_id(s->dev.config, s->did); | |
480b9f24 | 924 | |
80b3ada7 PB |
925 | s->dev.config[0x04] = 0x06; // command = bus master, pci mem |
926 | s->dev.config[0x05] = 0x00; | |
927 | s->dev.config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error | |
928 | s->dev.config[0x07] = 0x00; // status = fast devsel | |
929 | s->dev.config[0x08] = 0x00; // revision | |
930 | s->dev.config[0x09] = 0x00; // programming i/f | |
173a543b | 931 | pci_config_set_class(s->dev.config, PCI_CLASS_BRIDGE_PCI); |
80b3ada7 | 932 | s->dev.config[0x0D] = 0x10; // latency_timer |
6407f373 IY |
933 | s->dev.config[PCI_HEADER_TYPE] = |
934 | PCI_HEADER_TYPE_MULTI_FUNCTION | PCI_HEADER_TYPE_BRIDGE; // header_type | |
80b3ada7 | 935 | s->dev.config[0x1E] = 0xa0; // secondary status |
03587182 GH |
936 | return 0; |
937 | } | |
80b3ada7 | 938 | |
03587182 GH |
939 | PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did, |
940 | pci_map_irq_fn map_irq, const char *name) | |
941 | { | |
942 | PCIDevice *dev; | |
943 | PCIBridge *s; | |
944 | ||
499cf102 | 945 | dev = pci_create(bus, devfn, "pci-bridge"); |
03587182 GH |
946 | qdev_prop_set_uint32(&dev->qdev, "vendorid", vid); |
947 | qdev_prop_set_uint32(&dev->qdev, "deviceid", did); | |
e23a1b33 | 948 | qdev_init_nofail(&dev->qdev); |
03587182 GH |
949 | |
950 | s = DO_UPCAST(PCIBridge, dev, dev); | |
951 | pci_register_secondary_bus(&s->bus, &s->dev, map_irq, name); | |
952 | return &s->bus; | |
80b3ada7 | 953 | } |
6b1b92d3 | 954 | |
81a322d4 | 955 | static int pci_qdev_init(DeviceState *qdev, DeviceInfo *base) |
6b1b92d3 PB |
956 | { |
957 | PCIDevice *pci_dev = (PCIDevice *)qdev; | |
02e2da45 | 958 | PCIDeviceInfo *info = container_of(base, PCIDeviceInfo, qdev); |
6b1b92d3 | 959 | PCIBus *bus; |
ee995ffb | 960 | int devfn, rc; |
6b1b92d3 | 961 | |
02e2da45 | 962 | bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev)); |
ee6847d1 | 963 | devfn = pci_dev->devfn; |
16eaedf2 | 964 | pci_dev = do_pci_register_device(pci_dev, bus, base->name, devfn, |
0aab0d3a | 965 | info->config_read, info->config_write); |
6b1b92d3 | 966 | assert(pci_dev); |
ee995ffb GH |
967 | rc = info->init(pci_dev); |
968 | if (rc != 0) | |
969 | return rc; | |
970 | if (qdev->hotplugged) | |
971 | bus->hotplug(pci_dev, 1); | |
972 | return 0; | |
973 | } | |
974 | ||
975 | static int pci_unplug_device(DeviceState *qdev) | |
976 | { | |
977 | PCIDevice *dev = DO_UPCAST(PCIDevice, qdev, qdev); | |
978 | ||
979 | dev->bus->hotplug(dev, 0); | |
980 | return 0; | |
6b1b92d3 PB |
981 | } |
982 | ||
0aab0d3a | 983 | void pci_qdev_register(PCIDeviceInfo *info) |
6b1b92d3 | 984 | { |
02e2da45 | 985 | info->qdev.init = pci_qdev_init; |
ee995ffb | 986 | info->qdev.unplug = pci_unplug_device; |
a36a344d | 987 | info->qdev.exit = pci_unregister_device; |
10c4c98a | 988 | info->qdev.bus_info = &pci_bus_info; |
074f2fff | 989 | qdev_register(&info->qdev); |
6b1b92d3 PB |
990 | } |
991 | ||
0aab0d3a GH |
992 | void pci_qdev_register_many(PCIDeviceInfo *info) |
993 | { | |
994 | while (info->qdev.name) { | |
995 | pci_qdev_register(info); | |
996 | info++; | |
997 | } | |
998 | } | |
999 | ||
499cf102 | 1000 | PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name) |
6b1b92d3 PB |
1001 | { |
1002 | DeviceState *dev; | |
1003 | ||
02e2da45 | 1004 | dev = qdev_create(&bus->qbus, name); |
a6307b08 | 1005 | qdev_prop_set_uint32(dev, "addr", devfn); |
71077c1c GH |
1006 | return DO_UPCAST(PCIDevice, qdev, dev); |
1007 | } | |
6b1b92d3 | 1008 | |
71077c1c GH |
1009 | PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name) |
1010 | { | |
499cf102 | 1011 | PCIDevice *dev = pci_create(bus, devfn, name); |
e23a1b33 | 1012 | qdev_init_nofail(&dev->qdev); |
71077c1c | 1013 | return dev; |
6b1b92d3 | 1014 | } |
6f4cbd39 MT |
1015 | |
1016 | static int pci_find_space(PCIDevice *pdev, uint8_t size) | |
1017 | { | |
1018 | int offset = PCI_CONFIG_HEADER_SIZE; | |
1019 | int i; | |
1020 | for (i = PCI_CONFIG_HEADER_SIZE; i < PCI_CONFIG_SPACE_SIZE; ++i) | |
1021 | if (pdev->used[i]) | |
1022 | offset = i + 1; | |
1023 | else if (i - offset + 1 == size) | |
1024 | return offset; | |
1025 | return 0; | |
1026 | } | |
1027 | ||
1028 | static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id, | |
1029 | uint8_t *prev_p) | |
1030 | { | |
1031 | uint8_t next, prev; | |
1032 | ||
1033 | if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST)) | |
1034 | return 0; | |
1035 | ||
1036 | for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]); | |
1037 | prev = next + PCI_CAP_LIST_NEXT) | |
1038 | if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id) | |
1039 | break; | |
1040 | ||
1041 | if (prev_p) | |
1042 | *prev_p = prev; | |
1043 | return next; | |
1044 | } | |
1045 | ||
1046 | /* Reserve space and add capability to the linked list in pci config space */ | |
1047 | int pci_add_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size) | |
1048 | { | |
1049 | uint8_t offset = pci_find_space(pdev, size); | |
1050 | uint8_t *config = pdev->config + offset; | |
1051 | if (!offset) | |
1052 | return -ENOSPC; | |
1053 | config[PCI_CAP_LIST_ID] = cap_id; | |
1054 | config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST]; | |
1055 | pdev->config[PCI_CAPABILITY_LIST] = offset; | |
1056 | pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST; | |
1057 | memset(pdev->used + offset, 0xFF, size); | |
1058 | /* Make capability read-only by default */ | |
1059 | memset(pdev->wmask + offset, 0, size); | |
bd4b65ee MT |
1060 | /* Check capability by default */ |
1061 | memset(pdev->cmask + offset, 0xFF, size); | |
6f4cbd39 MT |
1062 | return offset; |
1063 | } | |
1064 | ||
1065 | /* Unlink capability from the pci config space. */ | |
1066 | void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size) | |
1067 | { | |
1068 | uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev); | |
1069 | if (!offset) | |
1070 | return; | |
1071 | pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT]; | |
1072 | /* Make capability writeable again */ | |
1073 | memset(pdev->wmask + offset, 0xff, size); | |
bd4b65ee MT |
1074 | /* Clear cmask as device-specific registers can't be checked */ |
1075 | memset(pdev->cmask + offset, 0, size); | |
6f4cbd39 MT |
1076 | memset(pdev->used + offset, 0, size); |
1077 | ||
1078 | if (!pdev->config[PCI_CAPABILITY_LIST]) | |
1079 | pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST; | |
1080 | } | |
1081 | ||
1082 | /* Reserve space for capability at a known offset (to call after load). */ | |
1083 | void pci_reserve_capability(PCIDevice *pdev, uint8_t offset, uint8_t size) | |
1084 | { | |
1085 | memset(pdev->used + offset, 0xff, size); | |
1086 | } | |
1087 | ||
1088 | uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id) | |
1089 | { | |
1090 | return pci_find_capability_list(pdev, cap_id, NULL); | |
1091 | } | |
10c4c98a GH |
1092 | |
1093 | static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent) | |
1094 | { | |
1095 | PCIDevice *d = (PCIDevice *)dev; | |
1096 | const pci_class_desc *desc; | |
1097 | char ctxt[64]; | |
1098 | PCIIORegion *r; | |
1099 | int i, class; | |
1100 | ||
1101 | class = le16_to_cpu(*((uint16_t *)(d->config + PCI_CLASS_DEVICE))); | |
1102 | desc = pci_class_descriptions; | |
1103 | while (desc->desc && class != desc->class) | |
1104 | desc++; | |
1105 | if (desc->desc) { | |
1106 | snprintf(ctxt, sizeof(ctxt), "%s", desc->desc); | |
1107 | } else { | |
1108 | snprintf(ctxt, sizeof(ctxt), "Class %04x", class); | |
1109 | } | |
1110 | ||
1111 | monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, " | |
1112 | "pci id %04x:%04x (sub %04x:%04x)\n", | |
1113 | indent, "", ctxt, | |
1114 | d->bus->bus_num, d->devfn >> 3, d->devfn & 7, | |
1115 | le16_to_cpu(*((uint16_t *)(d->config + PCI_VENDOR_ID))), | |
1116 | le16_to_cpu(*((uint16_t *)(d->config + PCI_DEVICE_ID))), | |
1117 | le16_to_cpu(*((uint16_t *)(d->config + PCI_SUBSYSTEM_VENDOR_ID))), | |
1118 | le16_to_cpu(*((uint16_t *)(d->config + PCI_SUBSYSTEM_ID)))); | |
1119 | for (i = 0; i < PCI_NUM_REGIONS; i++) { | |
1120 | r = &d->io_regions[i]; | |
1121 | if (!r->size) | |
1122 | continue; | |
1123 | monitor_printf(mon, "%*sbar %d: %s at 0x%x [0x%x]\n", indent, "", | |
1124 | i, r->type & PCI_ADDRESS_SPACE_IO ? "i/o" : "mem", | |
1125 | r->addr, r->addr + r->size - 1); | |
1126 | } | |
1127 | } | |
03587182 GH |
1128 | |
1129 | static PCIDeviceInfo bridge_info = { | |
1130 | .qdev.name = "pci-bridge", | |
1131 | .qdev.size = sizeof(PCIBridge), | |
1132 | .init = pci_bridge_initfn, | |
1133 | .config_write = pci_bridge_write_config, | |
1134 | .qdev.props = (Property[]) { | |
1135 | DEFINE_PROP_HEX32("vendorid", PCIBridge, vid, 0), | |
1136 | DEFINE_PROP_HEX32("deviceid", PCIBridge, did, 0), | |
1137 | DEFINE_PROP_END_OF_LIST(), | |
1138 | } | |
1139 | }; | |
1140 | ||
1141 | static void pci_register_devices(void) | |
1142 | { | |
1143 | pci_qdev_register(&bridge_info); | |
1144 | } | |
1145 | ||
1146 | device_init(pci_register_devices) |