]> Git Repo - qemu.git/blame - hw/pci.c
pci: don't overwrite multi functio bit in pci header type.
[qemu.git] / hw / pci.c
CommitLineData
69b91039
FB
1/*
2 * QEMU PCI bus manager
3 *
4 * Copyright (c) 2004 Fabrice Bellard
5fafdf24 5 *
69b91039
FB
6 * Permission is hereby granted, free of charge, to any person obtaining a copy
7 * of this software and associated documentation files (the "Software"), to deal
8 * in the Software without restriction, including without limitation the rights
9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10 * copies of the Software, and to permit persons to whom the Software is
11 * furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22 * THE SOFTWARE.
23 */
87ecb68b
PB
24#include "hw.h"
25#include "pci.h"
376253ec 26#include "monitor.h"
87ecb68b 27#include "net.h"
880345c4 28#include "sysemu.h"
c2039bd0 29#include "loader.h"
163c8a59 30#include "qemu-objects.h"
69b91039
FB
31
32//#define DEBUG_PCI
d8d2e079 33#ifdef DEBUG_PCI
2e49d64a 34# define PCI_DPRINTF(format, ...) printf(format, ## __VA_ARGS__)
d8d2e079
IY
35#else
36# define PCI_DPRINTF(format, ...) do { } while (0)
37#endif
69b91039 38
30468f78 39struct PCIBus {
02e2da45 40 BusState qbus;
30468f78 41 int devfn_min;
502a5395 42 pci_set_irq_fn set_irq;
d2b59317 43 pci_map_irq_fn map_irq;
ee995ffb 44 pci_hotplug_fn hotplug;
87c30546 45 DeviceState *hotplug_qdev;
5d4e84c8 46 void *irq_opaque;
30468f78 47 PCIDevice *devices[256];
80b3ada7 48 PCIDevice *parent_dev;
2e01c8cf 49 target_phys_addr_t mem_base;
e822a52a
IY
50
51 QLIST_HEAD(, PCIBus) child; /* this will be replaced by qdev later */
52 QLIST_ENTRY(PCIBus) sibling;/* this will be replaced by qdev later */
53
d2b59317
PB
54 /* The bus IRQ state is the logical OR of the connected devices.
55 Keep a count of the number of devices with raised IRQs. */
52fc1d83 56 int nirq;
10c4c98a
GH
57 int *irq_count;
58};
59
60static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent);
4f43c1ff 61static char *pcibus_get_dev_path(DeviceState *dev);
10c4c98a
GH
62
63static struct BusInfo pci_bus_info = {
64 .name = "PCI",
65 .size = sizeof(PCIBus),
66 .print_dev = pcibus_dev_print,
4f43c1ff 67 .get_dev_path = pcibus_get_dev_path,
ee6847d1 68 .props = (Property[]) {
54586bd1 69 DEFINE_PROP_PCI_DEVFN("addr", PCIDevice, devfn, -1),
8c52c8f3 70 DEFINE_PROP_STRING("romfile", PCIDevice, romfile),
88169ddf 71 DEFINE_PROP_UINT32("rombar", PCIDevice, rom_bar, 1),
54586bd1 72 DEFINE_PROP_END_OF_LIST()
ee6847d1 73 }
30468f78 74};
69b91039 75
1941d19c 76static void pci_update_mappings(PCIDevice *d);
d537cf6c 77static void pci_set_irq(void *opaque, int irq_num, int level);
8c52c8f3 78static int pci_add_option_rom(PCIDevice *pdev);
230741dc 79static void pci_del_option_rom(PCIDevice *pdev);
1941d19c 80
d350d97d
AL
81static uint16_t pci_default_sub_vendor_id = PCI_SUBVENDOR_ID_REDHAT_QUMRANET;
82static uint16_t pci_default_sub_device_id = PCI_SUBDEVICE_ID_QEMU;
e822a52a
IY
83
84struct PCIHostBus {
85 int domain;
86 struct PCIBus *bus;
87 QLIST_ENTRY(PCIHostBus) next;
88};
89static QLIST_HEAD(, PCIHostBus) host_buses;
30468f78 90
2d1e9f96
JQ
91static const VMStateDescription vmstate_pcibus = {
92 .name = "PCIBUS",
93 .version_id = 1,
94 .minimum_version_id = 1,
95 .minimum_version_id_old = 1,
96 .fields = (VMStateField []) {
97 VMSTATE_INT32_EQUAL(nirq, PCIBus),
c7bde572 98 VMSTATE_VARRAY_INT32(irq_count, PCIBus, nirq, 0, vmstate_info_int32, int32_t),
2d1e9f96 99 VMSTATE_END_OF_LIST()
52fc1d83 100 }
2d1e9f96 101};
52fc1d83 102
b3b11697 103static int pci_bar(PCIDevice *d, int reg)
5330de09 104{
b3b11697
IY
105 uint8_t type;
106
107 if (reg != PCI_ROM_SLOT)
108 return PCI_BASE_ADDRESS_0 + reg * 4;
109
110 type = d->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
111 return type == PCI_HEADER_TYPE_BRIDGE ? PCI_ROM_ADDRESS1 : PCI_ROM_ADDRESS;
5330de09
MT
112}
113
d036bb21
MT
114static inline int pci_irq_state(PCIDevice *d, int irq_num)
115{
116 return (d->irq_state >> irq_num) & 0x1;
117}
118
119static inline void pci_set_irq_state(PCIDevice *d, int irq_num, int level)
120{
121 d->irq_state &= ~(0x1 << irq_num);
122 d->irq_state |= level << irq_num;
123}
124
125static void pci_change_irq_level(PCIDevice *pci_dev, int irq_num, int change)
126{
127 PCIBus *bus;
128 for (;;) {
129 bus = pci_dev->bus;
130 irq_num = bus->map_irq(pci_dev, irq_num);
131 if (bus->set_irq)
132 break;
133 pci_dev = bus->parent_dev;
134 }
135 bus->irq_count[irq_num] += change;
136 bus->set_irq(bus->irq_opaque, irq_num, bus->irq_count[irq_num] != 0);
137}
138
f9bf77dd
MT
139/* Update interrupt status bit in config space on interrupt
140 * state change. */
141static void pci_update_irq_status(PCIDevice *dev)
142{
143 if (dev->irq_state) {
144 dev->config[PCI_STATUS] |= PCI_STATUS_INTERRUPT;
145 } else {
146 dev->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
147 }
148}
149
5330de09
MT
150static void pci_device_reset(PCIDevice *dev)
151{
c0b1905b
MT
152 int r;
153
d036bb21 154 dev->irq_state = 0;
f9bf77dd 155 pci_update_irq_status(dev);
c0b1905b
MT
156 dev->config[PCI_COMMAND] &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
157 PCI_COMMAND_MASTER);
158 dev->config[PCI_CACHE_LINE_SIZE] = 0x0;
159 dev->config[PCI_INTERRUPT_LINE] = 0x0;
160 for (r = 0; r < PCI_NUM_REGIONS; ++r) {
161 if (!dev->io_regions[r].size) {
162 continue;
163 }
b3b11697 164 pci_set_long(dev->config + pci_bar(dev, r), dev->io_regions[r].type);
c0b1905b
MT
165 }
166 pci_update_mappings(dev);
5330de09
MT
167}
168
6eaa6847
GN
169static void pci_bus_reset(void *opaque)
170{
a60380a5 171 PCIBus *bus = opaque;
6eaa6847
GN
172 int i;
173
174 for (i = 0; i < bus->nirq; i++) {
175 bus->irq_count[i] = 0;
176 }
5330de09
MT
177 for (i = 0; i < ARRAY_SIZE(bus->devices); ++i) {
178 if (bus->devices[i]) {
179 pci_device_reset(bus->devices[i]);
180 }
6eaa6847
GN
181 }
182}
183
e822a52a
IY
184static void pci_host_bus_register(int domain, PCIBus *bus)
185{
186 struct PCIHostBus *host;
187 host = qemu_mallocz(sizeof(*host));
188 host->domain = domain;
189 host->bus = bus;
190 QLIST_INSERT_HEAD(&host_buses, host, next);
191}
192
c469e1dd 193PCIBus *pci_find_root_bus(int domain)
e822a52a
IY
194{
195 struct PCIHostBus *host;
196
197 QLIST_FOREACH(host, &host_buses, next) {
198 if (host->domain == domain) {
199 return host->bus;
200 }
201 }
202
203 return NULL;
204}
205
e075e788
IY
206int pci_find_domain(const PCIBus *bus)
207{
208 PCIDevice *d;
209 struct PCIHostBus *host;
210
211 /* obtain root bus */
212 while ((d = bus->parent_dev) != NULL) {
213 bus = d->bus;
214 }
215
216 QLIST_FOREACH(host, &host_buses, next) {
217 if (host->bus == bus) {
218 return host->domain;
219 }
220 }
221
222 abort(); /* should not be reached */
223 return -1;
224}
225
21eea4b3
GH
226void pci_bus_new_inplace(PCIBus *bus, DeviceState *parent,
227 const char *name, int devfn_min)
30468f78 228{
21eea4b3 229 qbus_create_inplace(&bus->qbus, &pci_bus_info, parent, name);
6fa84913 230 assert(PCI_FUNC(devfn_min) == 0);
502a5395 231 bus->devfn_min = devfn_min;
e822a52a
IY
232
233 /* host bridge */
234 QLIST_INIT(&bus->child);
235 pci_host_bus_register(0, bus); /* for now only pci domain 0 is supported */
236
0be71e32 237 vmstate_register(NULL, -1, &vmstate_pcibus, bus);
a08d4367 238 qemu_register_reset(pci_bus_reset, bus);
21eea4b3
GH
239}
240
241PCIBus *pci_bus_new(DeviceState *parent, const char *name, int devfn_min)
242{
243 PCIBus *bus;
244
245 bus = qemu_mallocz(sizeof(*bus));
246 bus->qbus.qdev_allocated = 1;
247 pci_bus_new_inplace(bus, parent, name, devfn_min);
248 return bus;
249}
250
251void pci_bus_irqs(PCIBus *bus, pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
252 void *irq_opaque, int nirq)
253{
254 bus->set_irq = set_irq;
255 bus->map_irq = map_irq;
256 bus->irq_opaque = irq_opaque;
257 bus->nirq = nirq;
258 bus->irq_count = qemu_mallocz(nirq * sizeof(bus->irq_count[0]));
259}
260
87c30546 261void pci_bus_hotplug(PCIBus *bus, pci_hotplug_fn hotplug, DeviceState *qdev)
ee995ffb
GH
262{
263 bus->qbus.allow_hotplug = 1;
264 bus->hotplug = hotplug;
87c30546 265 bus->hotplug_qdev = qdev;
ee995ffb
GH
266}
267
2e01c8cf
BS
268void pci_bus_set_mem_base(PCIBus *bus, target_phys_addr_t base)
269{
270 bus->mem_base = base;
271}
272
21eea4b3
GH
273PCIBus *pci_register_bus(DeviceState *parent, const char *name,
274 pci_set_irq_fn set_irq, pci_map_irq_fn map_irq,
275 void *irq_opaque, int devfn_min, int nirq)
276{
277 PCIBus *bus;
278
279 bus = pci_bus_new(parent, name, devfn_min);
280 pci_bus_irqs(bus, set_irq, map_irq, irq_opaque, nirq);
30468f78
FB
281 return bus;
282}
69b91039 283
e822a52a
IY
284static void pci_register_secondary_bus(PCIBus *parent,
285 PCIBus *bus,
03587182
GH
286 PCIDevice *dev,
287 pci_map_irq_fn map_irq,
288 const char *name)
80b3ada7 289{
03587182 290 qbus_create_inplace(&bus->qbus, &pci_bus_info, &dev->qdev, name);
80b3ada7
PB
291 bus->map_irq = map_irq;
292 bus->parent_dev = dev;
e822a52a
IY
293
294 QLIST_INIT(&bus->child);
295 QLIST_INSERT_HEAD(&parent->child, bus, sibling);
296}
297
298static void pci_unregister_secondary_bus(PCIBus *bus)
299{
300 assert(QLIST_EMPTY(&bus->child));
301 QLIST_REMOVE(bus, sibling);
80b3ada7
PB
302}
303
502a5395
PB
304int pci_bus_num(PCIBus *s)
305{
e94ff650
IY
306 if (!s->parent_dev)
307 return 0; /* pci host bridge */
308 return s->parent_dev->config[PCI_SECONDARY_BUS];
502a5395
PB
309}
310
73534f2f 311static int get_pci_config_device(QEMUFile *f, void *pv, size_t size)
30ca2aab 312{
73534f2f 313 PCIDevice *s = container_of(pv, PCIDevice, config);
a9f49946 314 uint8_t *config;
52fc1d83
AZ
315 int i;
316
a9f49946
IY
317 assert(size == pci_config_size(s));
318 config = qemu_malloc(size);
319
320 qemu_get_buffer(f, config, size);
321 for (i = 0; i < size; ++i) {
322 if ((config[i] ^ s->config[i]) & s->cmask[i] & ~s->wmask[i]) {
323 qemu_free(config);
bd4b65ee 324 return -EINVAL;
a9f49946
IY
325 }
326 }
327 memcpy(s->config, config, size);
bd4b65ee 328
1941d19c 329 pci_update_mappings(s);
52fc1d83 330
a9f49946 331 qemu_free(config);
30ca2aab
FB
332 return 0;
333}
334
73534f2f 335/* just put buffer */
84e2e3eb 336static void put_pci_config_device(QEMUFile *f, void *pv, size_t size)
73534f2f 337{
dbe73d7f 338 const uint8_t **v = pv;
a9f49946 339 assert(size == pci_config_size(container_of(pv, PCIDevice, config)));
dbe73d7f 340 qemu_put_buffer(f, *v, size);
73534f2f
JQ
341}
342
343static VMStateInfo vmstate_info_pci_config = {
344 .name = "pci config",
345 .get = get_pci_config_device,
346 .put = put_pci_config_device,
347};
348
d036bb21
MT
349static int get_pci_irq_state(QEMUFile *f, void *pv, size_t size)
350{
c3f8f611 351 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
d036bb21
MT
352 uint32_t irq_state[PCI_NUM_PINS];
353 int i;
354 for (i = 0; i < PCI_NUM_PINS; ++i) {
355 irq_state[i] = qemu_get_be32(f);
356 if (irq_state[i] != 0x1 && irq_state[i] != 0) {
357 fprintf(stderr, "irq state %d: must be 0 or 1.\n",
358 irq_state[i]);
359 return -EINVAL;
360 }
361 }
362
363 for (i = 0; i < PCI_NUM_PINS; ++i) {
364 pci_set_irq_state(s, i, irq_state[i]);
365 }
366
367 return 0;
368}
369
370static void put_pci_irq_state(QEMUFile *f, void *pv, size_t size)
371{
372 int i;
c3f8f611 373 PCIDevice *s = container_of(pv, PCIDevice, irq_state);
d036bb21
MT
374
375 for (i = 0; i < PCI_NUM_PINS; ++i) {
376 qemu_put_be32(f, pci_irq_state(s, i));
377 }
378}
379
380static VMStateInfo vmstate_info_pci_irq_state = {
381 .name = "pci irq state",
382 .get = get_pci_irq_state,
383 .put = put_pci_irq_state,
384};
385
73534f2f
JQ
386const VMStateDescription vmstate_pci_device = {
387 .name = "PCIDevice",
388 .version_id = 2,
389 .minimum_version_id = 1,
390 .minimum_version_id_old = 1,
391 .fields = (VMStateField []) {
392 VMSTATE_INT32_LE(version_id, PCIDevice),
a9f49946
IY
393 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
394 vmstate_info_pci_config,
395 PCI_CONFIG_SPACE_SIZE),
d036bb21
MT
396 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
397 vmstate_info_pci_irq_state,
398 PCI_NUM_PINS * sizeof(int32_t)),
a9f49946
IY
399 VMSTATE_END_OF_LIST()
400 }
401};
402
403const VMStateDescription vmstate_pcie_device = {
404 .name = "PCIDevice",
405 .version_id = 2,
406 .minimum_version_id = 1,
407 .minimum_version_id_old = 1,
408 .fields = (VMStateField []) {
409 VMSTATE_INT32_LE(version_id, PCIDevice),
410 VMSTATE_BUFFER_UNSAFE_INFO(config, PCIDevice, 0,
411 vmstate_info_pci_config,
412 PCIE_CONFIG_SPACE_SIZE),
d036bb21
MT
413 VMSTATE_BUFFER_UNSAFE_INFO(irq_state, PCIDevice, 2,
414 vmstate_info_pci_irq_state,
415 PCI_NUM_PINS * sizeof(int32_t)),
73534f2f
JQ
416 VMSTATE_END_OF_LIST()
417 }
418};
419
a9f49946
IY
420static inline const VMStateDescription *pci_get_vmstate(PCIDevice *s)
421{
422 return pci_is_express(s) ? &vmstate_pcie_device : &vmstate_pci_device;
423}
424
73534f2f
JQ
425void pci_device_save(PCIDevice *s, QEMUFile *f)
426{
f9bf77dd
MT
427 /* Clear interrupt status bit: it is implicit
428 * in irq_state which we are saving.
429 * This makes us compatible with old devices
430 * which never set or clear this bit. */
431 s->config[PCI_STATUS] &= ~PCI_STATUS_INTERRUPT;
a9f49946 432 vmstate_save_state(f, pci_get_vmstate(s), s);
f9bf77dd
MT
433 /* Restore the interrupt status bit. */
434 pci_update_irq_status(s);
73534f2f
JQ
435}
436
437int pci_device_load(PCIDevice *s, QEMUFile *f)
438{
f9bf77dd
MT
439 int ret;
440 ret = vmstate_load_state(f, pci_get_vmstate(s), s, s->version_id);
441 /* Restore the interrupt status bit. */
442 pci_update_irq_status(s);
443 return ret;
73534f2f
JQ
444}
445
5e434f4e 446static void pci_set_default_subsystem_id(PCIDevice *pci_dev)
d350d97d 447{
5e434f4e
IY
448 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_VENDOR_ID,
449 pci_default_sub_vendor_id);
450 pci_set_word(pci_dev->config + PCI_SUBSYSTEM_ID,
451 pci_default_sub_device_id);
d350d97d
AL
452}
453
880345c4
AL
454/*
455 * Parse [[<domain>:]<bus>:]<slot>, return -1 on error
456 */
457static int pci_parse_devaddr(const char *addr, int *domp, int *busp, unsigned *slotp)
458{
459 const char *p;
460 char *e;
461 unsigned long val;
462 unsigned long dom = 0, bus = 0;
463 unsigned slot = 0;
464
465 p = addr;
466 val = strtoul(p, &e, 16);
467 if (e == p)
468 return -1;
469 if (*e == ':') {
470 bus = val;
471 p = e + 1;
472 val = strtoul(p, &e, 16);
473 if (e == p)
474 return -1;
475 if (*e == ':') {
476 dom = bus;
477 bus = val;
478 p = e + 1;
479 val = strtoul(p, &e, 16);
480 if (e == p)
481 return -1;
482 }
483 }
484
485 if (dom > 0xffff || bus > 0xff || val > 0x1f)
486 return -1;
487
488 slot = val;
489
490 if (*e)
491 return -1;
492
493 /* Note: QEMU doesn't implement domains other than 0 */
c469e1dd 494 if (!pci_find_bus(pci_find_root_bus(dom), bus))
880345c4
AL
495 return -1;
496
497 *domp = dom;
498 *busp = bus;
499 *slotp = slot;
500 return 0;
501}
502
e9283f8b
JK
503int pci_read_devaddr(Monitor *mon, const char *addr, int *domp, int *busp,
504 unsigned *slotp)
880345c4 505{
e9283f8b
JK
506 /* strip legacy tag */
507 if (!strncmp(addr, "pci_addr=", 9)) {
508 addr += 9;
509 }
510 if (pci_parse_devaddr(addr, domp, busp, slotp)) {
511 monitor_printf(mon, "Invalid pci address\n");
880345c4 512 return -1;
e9283f8b
JK
513 }
514 return 0;
880345c4
AL
515}
516
49bd1458 517PCIBus *pci_get_bus_devfn(int *devfnp, const char *devaddr)
5607c388
MA
518{
519 int dom, bus;
520 unsigned slot;
521
522 if (!devaddr) {
523 *devfnp = -1;
c469e1dd 524 return pci_find_bus(pci_find_root_bus(0), 0);
5607c388
MA
525 }
526
527 if (pci_parse_devaddr(devaddr, &dom, &bus, &slot) < 0) {
528 return NULL;
529 }
530
531 *devfnp = slot << 3;
e075e788 532 return pci_find_bus(pci_find_root_bus(dom), bus);
5607c388
MA
533}
534
bd4b65ee
MT
535static void pci_init_cmask(PCIDevice *dev)
536{
537 pci_set_word(dev->cmask + PCI_VENDOR_ID, 0xffff);
538 pci_set_word(dev->cmask + PCI_DEVICE_ID, 0xffff);
539 dev->cmask[PCI_STATUS] = PCI_STATUS_CAP_LIST;
540 dev->cmask[PCI_REVISION_ID] = 0xff;
541 dev->cmask[PCI_CLASS_PROG] = 0xff;
542 pci_set_word(dev->cmask + PCI_CLASS_DEVICE, 0xffff);
543 dev->cmask[PCI_HEADER_TYPE] = 0xff;
544 dev->cmask[PCI_CAPABILITY_LIST] = 0xff;
545}
546
b7ee1603
MT
547static void pci_init_wmask(PCIDevice *dev)
548{
a9f49946
IY
549 int config_size = pci_config_size(dev);
550
b7ee1603
MT
551 dev->wmask[PCI_CACHE_LINE_SIZE] = 0xff;
552 dev->wmask[PCI_INTERRUPT_LINE] = 0xff;
67a51b48 553 pci_set_word(dev->wmask + PCI_COMMAND,
a7b15a5c
MT
554 PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
555 PCI_COMMAND_INTX_DISABLE);
3e21ffc9
IY
556
557 memset(dev->wmask + PCI_CONFIG_HEADER_SIZE, 0xff,
558 config_size - PCI_CONFIG_HEADER_SIZE);
b7ee1603
MT
559}
560
fb231628
IY
561static void pci_init_wmask_bridge(PCIDevice *d)
562{
563 /* PCI_PRIMARY_BUS, PCI_SECONDARY_BUS, PCI_SUBORDINATE_BUS and
564 PCI_SEC_LETENCY_TIMER */
565 memset(d->wmask + PCI_PRIMARY_BUS, 0xff, 4);
566
567 /* base and limit */
568 d->wmask[PCI_IO_BASE] = PCI_IO_RANGE_MASK & 0xff;
569 d->wmask[PCI_IO_LIMIT] = PCI_IO_RANGE_MASK & 0xff;
570 pci_set_word(d->wmask + PCI_MEMORY_BASE,
571 PCI_MEMORY_RANGE_MASK & 0xffff);
572 pci_set_word(d->wmask + PCI_MEMORY_LIMIT,
573 PCI_MEMORY_RANGE_MASK & 0xffff);
574 pci_set_word(d->wmask + PCI_PREF_MEMORY_BASE,
575 PCI_PREF_RANGE_MASK & 0xffff);
576 pci_set_word(d->wmask + PCI_PREF_MEMORY_LIMIT,
577 PCI_PREF_RANGE_MASK & 0xffff);
578
579 /* PCI_PREF_BASE_UPPER32 and PCI_PREF_LIMIT_UPPER32 */
580 memset(d->wmask + PCI_PREF_BASE_UPPER32, 0xff, 8);
581
582 pci_set_word(d->wmask + PCI_BRIDGE_CONTROL, 0xffff);
583}
584
a9f49946
IY
585static void pci_config_alloc(PCIDevice *pci_dev)
586{
587 int config_size = pci_config_size(pci_dev);
588
589 pci_dev->config = qemu_mallocz(config_size);
590 pci_dev->cmask = qemu_mallocz(config_size);
591 pci_dev->wmask = qemu_mallocz(config_size);
592 pci_dev->used = qemu_mallocz(config_size);
593}
594
595static void pci_config_free(PCIDevice *pci_dev)
596{
597 qemu_free(pci_dev->config);
598 qemu_free(pci_dev->cmask);
599 qemu_free(pci_dev->wmask);
600 qemu_free(pci_dev->used);
601}
602
69b91039 603/* -1 for devfn means auto assign */
6b1b92d3
PB
604static PCIDevice *do_pci_register_device(PCIDevice *pci_dev, PCIBus *bus,
605 const char *name, int devfn,
606 PCIConfigReadFunc *config_read,
fb231628
IY
607 PCIConfigWriteFunc *config_write,
608 uint8_t header_type)
69b91039 609{
69b91039 610 if (devfn < 0) {
b47b0706 611 for(devfn = bus->devfn_min ; devfn < ARRAY_SIZE(bus->devices);
6fa84913 612 devfn += PCI_FUNC_MAX) {
30468f78 613 if (!bus->devices[devfn])
69b91039
FB
614 goto found;
615 }
3709c1b7 616 error_report("PCI: no slot/function available for %s, all in use", name);
09e3acc6 617 return NULL;
69b91039 618 found: ;
07b7d053 619 } else if (bus->devices[devfn]) {
3709c1b7
DB
620 error_report("PCI: slot %d function %d not available for %s, in use by %s",
621 PCI_SLOT(devfn), PCI_FUNC(devfn), name, bus->devices[devfn]->name);
09e3acc6 622 return NULL;
69b91039 623 }
30468f78 624 pci_dev->bus = bus;
69b91039
FB
625 pci_dev->devfn = devfn;
626 pstrcpy(pci_dev->name, sizeof(pci_dev->name), name);
d036bb21 627 pci_dev->irq_state = 0;
a9f49946 628 pci_config_alloc(pci_dev);
fb231628
IY
629
630 header_type &= ~PCI_HEADER_TYPE_MULTI_FUNCTION;
631 if (header_type == PCI_HEADER_TYPE_NORMAL) {
632 pci_set_default_subsystem_id(pci_dev);
633 }
bd4b65ee 634 pci_init_cmask(pci_dev);
b7ee1603 635 pci_init_wmask(pci_dev);
fb231628
IY
636 if (header_type == PCI_HEADER_TYPE_BRIDGE) {
637 pci_init_wmask_bridge(pci_dev);
638 }
0ac32c83
FB
639
640 if (!config_read)
641 config_read = pci_default_read_config;
642 if (!config_write)
643 config_write = pci_default_write_config;
69b91039
FB
644 pci_dev->config_read = config_read;
645 pci_dev->config_write = config_write;
30468f78 646 bus->devices[devfn] = pci_dev;
e369cad7 647 pci_dev->irq = qemu_allocate_irqs(pci_set_irq, pci_dev, PCI_NUM_PINS);
f16c4abf 648 pci_dev->version_id = 2; /* Current pci device vmstate version */
69b91039
FB
649 return pci_dev;
650}
651
925fe64a
AW
652static void do_pci_unregister_device(PCIDevice *pci_dev)
653{
654 qemu_free_irqs(pci_dev->irq);
655 pci_dev->bus->devices[pci_dev->devfn] = NULL;
656 pci_config_free(pci_dev);
657}
658
6b1b92d3
PB
659PCIDevice *pci_register_device(PCIBus *bus, const char *name,
660 int instance_size, int devfn,
661 PCIConfigReadFunc *config_read,
662 PCIConfigWriteFunc *config_write)
663{
664 PCIDevice *pci_dev;
665
666 pci_dev = qemu_mallocz(instance_size);
667 pci_dev = do_pci_register_device(pci_dev, bus, name, devfn,
fb231628
IY
668 config_read, config_write,
669 PCI_HEADER_TYPE_NORMAL);
09e3acc6
GH
670 if (pci_dev == NULL) {
671 hw_error("PCI: can't register device\n");
672 }
6b1b92d3
PB
673 return pci_dev;
674}
2e01c8cf
BS
675
676static target_phys_addr_t pci_to_cpu_addr(PCIBus *bus,
677 target_phys_addr_t addr)
5851e08c 678{
2e01c8cf 679 return addr + bus->mem_base;
5851e08c
AL
680}
681
682static void pci_unregister_io_regions(PCIDevice *pci_dev)
683{
684 PCIIORegion *r;
685 int i;
686
687 for(i = 0; i < PCI_NUM_REGIONS; i++) {
688 r = &pci_dev->io_regions[i];
182f9c8a 689 if (!r->size || r->addr == PCI_BAR_UNMAPPED)
5851e08c 690 continue;
0392a017 691 if (r->type == PCI_BASE_ADDRESS_SPACE_IO) {
a0c7a97e 692 isa_unassign_ioport(r->addr, r->filtered_size);
5851e08c 693 } else {
2e01c8cf
BS
694 cpu_register_physical_memory(pci_to_cpu_addr(pci_dev->bus,
695 r->addr),
696 r->filtered_size,
697 IO_MEM_UNASSIGNED);
5851e08c
AL
698 }
699 }
700}
701
a36a344d 702static int pci_unregister_device(DeviceState *dev)
5851e08c 703{
a36a344d 704 PCIDevice *pci_dev = DO_UPCAST(PCIDevice, qdev, dev);
e3936fa5 705 PCIDeviceInfo *info = DO_UPCAST(PCIDeviceInfo, qdev, dev->info);
5851e08c
AL
706 int ret = 0;
707
e3936fa5
GH
708 if (info->exit)
709 ret = info->exit(pci_dev);
5851e08c
AL
710 if (ret)
711 return ret;
712
713 pci_unregister_io_regions(pci_dev);
230741dc 714 pci_del_option_rom(pci_dev);
925fe64a 715 do_pci_unregister_device(pci_dev);
5851e08c
AL
716 return 0;
717}
718
28c2c264 719void pci_register_bar(PCIDevice *pci_dev, int region_num,
6e355d90 720 pcibus_t size, int type,
69b91039
FB
721 PCIMapIORegionFunc *map_func)
722{
723 PCIIORegion *r;
d7ce493a 724 uint32_t addr;
6e355d90 725 pcibus_t wmask;
69b91039 726
8a8696a3 727 if ((unsigned int)region_num >= PCI_NUM_REGIONS)
69b91039 728 return;
a4c20c6a
AL
729
730 if (size & (size-1)) {
731 fprintf(stderr, "ERROR: PCI region size must be pow2 "
89e8b13c 732 "type=0x%x, size=0x%"FMT_PCIBUS"\n", type, size);
a4c20c6a
AL
733 exit(1);
734 }
735
69b91039 736 r = &pci_dev->io_regions[region_num];
182f9c8a 737 r->addr = PCI_BAR_UNMAPPED;
69b91039 738 r->size = size;
a0c7a97e 739 r->filtered_size = size;
69b91039
FB
740 r->type = type;
741 r->map_func = map_func;
b7ee1603
MT
742
743 wmask = ~(size - 1);
b3b11697 744 addr = pci_bar(pci_dev, region_num);
d7ce493a 745 if (region_num == PCI_ROM_SLOT) {
b7ee1603 746 /* ROM enable bit is writeable */
5330de09 747 wmask |= PCI_ROM_ADDRESS_ENABLE;
d7ce493a 748 }
b0ff8eb2 749 pci_set_long(pci_dev->config + addr, type);
14421258
IY
750 if (!(r->type & PCI_BASE_ADDRESS_SPACE_IO) &&
751 r->type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
752 pci_set_quad(pci_dev->wmask + addr, wmask);
753 pci_set_quad(pci_dev->cmask + addr, ~0ULL);
754 } else {
755 pci_set_long(pci_dev->wmask + addr, wmask & 0xffffffff);
756 pci_set_long(pci_dev->cmask + addr, 0xffffffff);
757 }
69b91039
FB
758}
759
a0c7a97e
IY
760static uint32_t pci_config_get_io_base(PCIDevice *d,
761 uint32_t base, uint32_t base_upper16)
762{
763 uint32_t val;
764
765 val = ((uint32_t)d->config[base] & PCI_IO_RANGE_MASK) << 8;
766 if (d->config[base] & PCI_IO_RANGE_TYPE_32) {
10c9c329 767 val |= (uint32_t)pci_get_word(d->config + base_upper16) << 16;
a0c7a97e
IY
768 }
769 return val;
770}
771
d46636b8 772static pcibus_t pci_config_get_memory_base(PCIDevice *d, uint32_t base)
a0c7a97e 773{
d46636b8 774 return ((pcibus_t)pci_get_word(d->config + base) & PCI_MEMORY_RANGE_MASK)
a0c7a97e
IY
775 << 16;
776}
777
d46636b8 778static pcibus_t pci_config_get_pref_base(PCIDevice *d,
a0c7a97e
IY
779 uint32_t base, uint32_t upper)
780{
d46636b8
IY
781 pcibus_t tmp;
782 pcibus_t val;
783
784 tmp = (pcibus_t)pci_get_word(d->config + base);
785 val = (tmp & PCI_PREF_RANGE_MASK) << 16;
786 if (tmp & PCI_PREF_RANGE_TYPE_64) {
787 val |= (pcibus_t)pci_get_long(d->config + upper) << 32;
788 }
a0c7a97e
IY
789 return val;
790}
791
792static pcibus_t pci_bridge_get_base(PCIDevice *bridge, uint8_t type)
793{
794 pcibus_t base;
795 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
796 base = pci_config_get_io_base(bridge,
797 PCI_IO_BASE, PCI_IO_BASE_UPPER16);
798 } else {
799 if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
800 base = pci_config_get_pref_base(
801 bridge, PCI_PREF_MEMORY_BASE, PCI_PREF_BASE_UPPER32);
802 } else {
803 base = pci_config_get_memory_base(bridge, PCI_MEMORY_BASE);
804 }
805 }
806
807 return base;
808}
809
810static pcibus_t pci_bridge_get_limit(PCIDevice *bridge, uint8_t type)
811{
812 pcibus_t limit;
813 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
814 limit = pci_config_get_io_base(bridge,
815 PCI_IO_LIMIT, PCI_IO_LIMIT_UPPER16);
816 limit |= 0xfff; /* PCI bridge spec 3.2.5.6. */
817 } else {
818 if (type & PCI_BASE_ADDRESS_MEM_PREFETCH) {
819 limit = pci_config_get_pref_base(
820 bridge, PCI_PREF_MEMORY_LIMIT, PCI_PREF_LIMIT_UPPER32);
821 } else {
822 limit = pci_config_get_memory_base(bridge, PCI_MEMORY_LIMIT);
823 }
824 limit |= 0xfffff; /* PCI bridge spec 3.2.5.{1, 8}. */
825 }
826 return limit;
827}
828
829static void pci_bridge_filter(PCIDevice *d, pcibus_t *addr, pcibus_t *size,
830 uint8_t type)
831{
832 pcibus_t base = *addr;
833 pcibus_t limit = *addr + *size - 1;
834 PCIDevice *br;
835
836 for (br = d->bus->parent_dev; br; br = br->bus->parent_dev) {
837 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
838
839 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
840 if (!(cmd & PCI_COMMAND_IO)) {
841 goto no_map;
842 }
843 } else {
844 if (!(cmd & PCI_COMMAND_MEMORY)) {
845 goto no_map;
846 }
847 }
848
849 base = MAX(base, pci_bridge_get_base(br, type));
850 limit = MIN(limit, pci_bridge_get_limit(br, type));
851 }
852
853 if (base > limit) {
88a95564 854 goto no_map;
a0c7a97e 855 }
88a95564
MT
856 *addr = base;
857 *size = limit - base + 1;
858 return;
859no_map:
860 *addr = PCI_BAR_UNMAPPED;
861 *size = 0;
a0c7a97e
IY
862}
863
876a350d
MT
864static pcibus_t pci_bar_address(PCIDevice *d,
865 int reg, uint8_t type, pcibus_t size)
866{
867 pcibus_t new_addr, last_addr;
868 int bar = pci_bar(d, reg);
869 uint16_t cmd = pci_get_word(d->config + PCI_COMMAND);
870
871 if (type & PCI_BASE_ADDRESS_SPACE_IO) {
872 if (!(cmd & PCI_COMMAND_IO)) {
873 return PCI_BAR_UNMAPPED;
874 }
875 new_addr = pci_get_long(d->config + bar) & ~(size - 1);
876 last_addr = new_addr + size - 1;
877 /* NOTE: we have only 64K ioports on PC */
878 if (last_addr <= new_addr || new_addr == 0 || last_addr > UINT16_MAX) {
879 return PCI_BAR_UNMAPPED;
880 }
881 return new_addr;
882 }
883
884 if (!(cmd & PCI_COMMAND_MEMORY)) {
885 return PCI_BAR_UNMAPPED;
886 }
887 if (type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
888 new_addr = pci_get_quad(d->config + bar);
889 } else {
890 new_addr = pci_get_long(d->config + bar);
891 }
892 /* the ROM slot has a specific enable bit */
893 if (reg == PCI_ROM_SLOT && !(new_addr & PCI_ROM_ADDRESS_ENABLE)) {
894 return PCI_BAR_UNMAPPED;
895 }
896 new_addr &= ~(size - 1);
897 last_addr = new_addr + size - 1;
898 /* NOTE: we do not support wrapping */
899 /* XXX: as we cannot support really dynamic
900 mappings, we handle specific values as invalid
901 mappings. */
902 if (last_addr <= new_addr || new_addr == 0 ||
903 last_addr == PCI_BAR_UNMAPPED) {
904 return PCI_BAR_UNMAPPED;
905 }
906
907 /* Now pcibus_t is 64bit.
908 * Check if 32 bit BAR wraps around explicitly.
909 * Without this, PC ide doesn't work well.
910 * TODO: remove this work around.
911 */
912 if (!(type & PCI_BASE_ADDRESS_MEM_TYPE_64) && last_addr >= UINT32_MAX) {
913 return PCI_BAR_UNMAPPED;
914 }
915
916 /*
917 * OS is allowed to set BAR beyond its addressable
918 * bits. For example, 32 bit OS can set 64bit bar
919 * to >4G. Check it. TODO: we might need to support
920 * it in the future for e.g. PAE.
921 */
922 if (last_addr >= TARGET_PHYS_ADDR_MAX) {
923 return PCI_BAR_UNMAPPED;
924 }
925
926 return new_addr;
927}
928
0ac32c83
FB
929static void pci_update_mappings(PCIDevice *d)
930{
931 PCIIORegion *r;
876a350d 932 int i;
c71b5b4a 933 pcibus_t new_addr, filtered_size;
3b46e624 934
8a8696a3 935 for(i = 0; i < PCI_NUM_REGIONS; i++) {
0ac32c83 936 r = &d->io_regions[i];
a9688570
IY
937
938 /* this region isn't registered */
ec503442 939 if (!r->size)
a9688570
IY
940 continue;
941
876a350d 942 new_addr = pci_bar_address(d, i, r->type, r->size);
a9688570 943
a0c7a97e
IY
944 /* bridge filtering */
945 filtered_size = r->size;
946 if (new_addr != PCI_BAR_UNMAPPED) {
947 pci_bridge_filter(d, &new_addr, &filtered_size, r->type);
948 }
949
a9688570 950 /* This bar isn't changed */
a0c7a97e 951 if (new_addr == r->addr && filtered_size == r->filtered_size)
a9688570
IY
952 continue;
953
954 /* now do the real mapping */
955 if (r->addr != PCI_BAR_UNMAPPED) {
956 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
957 int class;
958 /* NOTE: specific hack for IDE in PC case:
959 only one byte must be mapped. */
960 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
961 if (class == 0x0101 && r->size == 4) {
962 isa_unassign_ioport(r->addr + 2, 1);
963 } else {
a0c7a97e 964 isa_unassign_ioport(r->addr, r->filtered_size);
0ac32c83 965 }
a9688570 966 } else {
c71b5b4a 967 cpu_register_physical_memory(pci_to_cpu_addr(d->bus, r->addr),
a0c7a97e 968 r->filtered_size,
a9688570 969 IO_MEM_UNASSIGNED);
a0c7a97e 970 qemu_unregister_coalesced_mmio(r->addr, r->filtered_size);
0ac32c83
FB
971 }
972 }
a9688570 973 r->addr = new_addr;
a0c7a97e 974 r->filtered_size = filtered_size;
a9688570 975 if (r->addr != PCI_BAR_UNMAPPED) {
a0c7a97e
IY
976 /*
977 * TODO: currently almost all the map funcions assumes
978 * filtered_size == size and addr & ~(size - 1) == addr.
979 * However with bridge filtering, they aren't always true.
980 * Teach them such cases, such that filtered_size < size and
981 * addr & (size - 1) != 0.
982 */
cf616802
BS
983 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
984 r->map_func(d, i, r->addr, r->filtered_size, r->type);
985 } else {
986 r->map_func(d, i, pci_to_cpu_addr(d->bus, r->addr),
987 r->filtered_size, r->type);
988 }
a9688570 989 }
0ac32c83
FB
990 }
991}
992
a7b15a5c
MT
993static inline int pci_irq_disabled(PCIDevice *d)
994{
995 return pci_get_word(d->config + PCI_COMMAND) & PCI_COMMAND_INTX_DISABLE;
996}
997
998/* Called after interrupt disabled field update in config space,
999 * assert/deassert interrupts if necessary.
1000 * Gets original interrupt disable bit value (before update). */
1001static void pci_update_irq_disabled(PCIDevice *d, int was_irq_disabled)
1002{
1003 int i, disabled = pci_irq_disabled(d);
1004 if (disabled == was_irq_disabled)
1005 return;
1006 for (i = 0; i < PCI_NUM_PINS; ++i) {
1007 int state = pci_irq_state(d, i);
1008 pci_change_irq_level(d, i, disabled ? -state : state);
1009 }
1010}
1011
5fafdf24 1012uint32_t pci_default_read_config(PCIDevice *d,
0ac32c83 1013 uint32_t address, int len)
69b91039 1014{
5029fe12
IY
1015 uint32_t val = 0;
1016 assert(len == 1 || len == 2 || len == 4);
a9f49946 1017 len = MIN(len, pci_config_size(d) - address);
5029fe12
IY
1018 memcpy(&val, d->config + address, len);
1019 return le32_to_cpu(val);
0ac32c83
FB
1020}
1021
b7ee1603 1022void pci_default_write_config(PCIDevice *d, uint32_t addr, uint32_t val, int l)
0ac32c83 1023{
a7b15a5c 1024 int i, was_irq_disabled = pci_irq_disabled(d);
a9f49946 1025 uint32_t config_size = pci_config_size(d);
0ac32c83 1026
91011d4f
SW
1027 for (i = 0; i < l && addr + i < config_size; val >>= 8, ++i) {
1028 uint8_t wmask = d->wmask[addr + i];
1029 d->config[addr + i] = (d->config[addr + i] & ~wmask) | (val & wmask);
0ac32c83 1030 }
260c0cd3 1031 if (ranges_overlap(addr, l, PCI_BASE_ADDRESS_0, 24) ||
edb00035
IY
1032 ranges_overlap(addr, l, PCI_ROM_ADDRESS, 4) ||
1033 ranges_overlap(addr, l, PCI_ROM_ADDRESS1, 4) ||
260c0cd3 1034 range_covers_byte(addr, l, PCI_COMMAND))
0ac32c83 1035 pci_update_mappings(d);
a7b15a5c
MT
1036
1037 if (range_covers_byte(addr, l, PCI_COMMAND))
1038 pci_update_irq_disabled(d, was_irq_disabled);
69b91039
FB
1039}
1040
502a5395
PB
1041/***********************************************************/
1042/* generic PCI irq support */
30468f78 1043
502a5395 1044/* 0 <= irq_num <= 3. level must be 0 or 1 */
d537cf6c 1045static void pci_set_irq(void *opaque, int irq_num, int level)
69b91039 1046{
a60380a5 1047 PCIDevice *pci_dev = opaque;
80b3ada7 1048 int change;
3b46e624 1049
d036bb21 1050 change = level - pci_irq_state(pci_dev, irq_num);
80b3ada7
PB
1051 if (!change)
1052 return;
d2b59317 1053
d036bb21 1054 pci_set_irq_state(pci_dev, irq_num, level);
f9bf77dd 1055 pci_update_irq_status(pci_dev);
a7b15a5c
MT
1056 if (pci_irq_disabled(pci_dev))
1057 return;
d036bb21 1058 pci_change_irq_level(pci_dev, irq_num, change);
69b91039
FB
1059}
1060
502a5395
PB
1061/***********************************************************/
1062/* monitor info on PCI */
0ac32c83 1063
6650ee6d
PB
1064typedef struct {
1065 uint16_t class;
1066 const char *desc;
1067} pci_class_desc;
1068
09bc878a 1069static const pci_class_desc pci_class_descriptions[] =
6650ee6d 1070{
4ca9c76f 1071 { 0x0100, "SCSI controller"},
6650ee6d 1072 { 0x0101, "IDE controller"},
dcb5b19a
TS
1073 { 0x0102, "Floppy controller"},
1074 { 0x0103, "IPI controller"},
1075 { 0x0104, "RAID controller"},
1076 { 0x0106, "SATA controller"},
1077 { 0x0107, "SAS controller"},
1078 { 0x0180, "Storage controller"},
6650ee6d 1079 { 0x0200, "Ethernet controller"},
dcb5b19a
TS
1080 { 0x0201, "Token Ring controller"},
1081 { 0x0202, "FDDI controller"},
1082 { 0x0203, "ATM controller"},
1083 { 0x0280, "Network controller"},
6650ee6d 1084 { 0x0300, "VGA controller"},
dcb5b19a
TS
1085 { 0x0301, "XGA controller"},
1086 { 0x0302, "3D controller"},
1087 { 0x0380, "Display controller"},
1088 { 0x0400, "Video controller"},
1089 { 0x0401, "Audio controller"},
1090 { 0x0402, "Phone"},
1091 { 0x0480, "Multimedia controller"},
1092 { 0x0500, "RAM controller"},
1093 { 0x0501, "Flash controller"},
1094 { 0x0580, "Memory controller"},
6650ee6d
PB
1095 { 0x0600, "Host bridge"},
1096 { 0x0601, "ISA bridge"},
dcb5b19a
TS
1097 { 0x0602, "EISA bridge"},
1098 { 0x0603, "MC bridge"},
6650ee6d 1099 { 0x0604, "PCI bridge"},
dcb5b19a
TS
1100 { 0x0605, "PCMCIA bridge"},
1101 { 0x0606, "NUBUS bridge"},
1102 { 0x0607, "CARDBUS bridge"},
1103 { 0x0608, "RACEWAY bridge"},
1104 { 0x0680, "Bridge"},
6650ee6d
PB
1105 { 0x0c03, "USB controller"},
1106 { 0, NULL}
1107};
1108
163c8a59
LC
1109static void pci_for_each_device_under_bus(PCIBus *bus,
1110 void (*fn)(PCIBus *b, PCIDevice *d))
30468f78 1111{
163c8a59
LC
1112 PCIDevice *d;
1113 int devfn;
30468f78 1114
163c8a59
LC
1115 for(devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1116 d = bus->devices[devfn];
1117 if (d) {
1118 fn(bus, d);
1119 }
1120 }
1121}
1122
1123void pci_for_each_device(PCIBus *bus, int bus_num,
1124 void (*fn)(PCIBus *b, PCIDevice *d))
1125{
1126 bus = pci_find_bus(bus, bus_num);
1127
1128 if (bus) {
1129 pci_for_each_device_under_bus(bus, fn);
1130 }
1131}
1132
1133static void pci_device_print(Monitor *mon, QDict *device)
1134{
1135 QDict *qdict;
1136 QListEntry *entry;
1137 uint64_t addr, size;
1138
1139 monitor_printf(mon, " Bus %2" PRId64 ", ", qdict_get_int(device, "bus"));
1140 monitor_printf(mon, "device %3" PRId64 ", function %" PRId64 ":\n",
1141 qdict_get_int(device, "slot"),
1142 qdict_get_int(device, "function"));
376253ec 1143 monitor_printf(mon, " ");
163c8a59
LC
1144
1145 qdict = qdict_get_qdict(device, "class_info");
1146 if (qdict_haskey(qdict, "desc")) {
1147 monitor_printf(mon, "%s", qdict_get_str(qdict, "desc"));
6650ee6d 1148 } else {
163c8a59 1149 monitor_printf(mon, "Class %04" PRId64, qdict_get_int(qdict, "class"));
72cc6cfe 1150 }
30468f78 1151
163c8a59
LC
1152 qdict = qdict_get_qdict(device, "id");
1153 monitor_printf(mon, ": PCI device %04" PRIx64 ":%04" PRIx64 "\n",
1154 qdict_get_int(qdict, "device"),
1155 qdict_get_int(qdict, "vendor"));
1156
1157 if (qdict_haskey(device, "irq")) {
1158 monitor_printf(mon, " IRQ %" PRId64 ".\n",
1159 qdict_get_int(device, "irq"));
30468f78 1160 }
b4dccd8d 1161
163c8a59
LC
1162 if (qdict_haskey(device, "pci_bridge")) {
1163 QDict *info;
1164
1165 qdict = qdict_get_qdict(device, "pci_bridge");
1166
1167 info = qdict_get_qdict(qdict, "bus");
1168 monitor_printf(mon, " BUS %" PRId64 ".\n",
1169 qdict_get_int(info, "number"));
1170 monitor_printf(mon, " secondary bus %" PRId64 ".\n",
1171 qdict_get_int(info, "secondary"));
1172 monitor_printf(mon, " subordinate bus %" PRId64 ".\n",
1173 qdict_get_int(info, "subordinate"));
b4dccd8d 1174
163c8a59 1175 info = qdict_get_qdict(qdict, "io_range");
b4dccd8d 1176 monitor_printf(mon, " IO range [0x%04"PRIx64", 0x%04"PRIx64"]\n",
163c8a59
LC
1177 qdict_get_int(info, "base"),
1178 qdict_get_int(info, "limit"));
b4dccd8d 1179
163c8a59 1180 info = qdict_get_qdict(qdict, "memory_range");
b4dccd8d
IY
1181 monitor_printf(mon,
1182 " memory range [0x%08"PRIx64", 0x%08"PRIx64"]\n",
163c8a59
LC
1183 qdict_get_int(info, "base"),
1184 qdict_get_int(info, "limit"));
b4dccd8d 1185
163c8a59 1186 info = qdict_get_qdict(qdict, "prefetchable_range");
b4dccd8d 1187 monitor_printf(mon, " prefetchable memory range "
163c8a59
LC
1188 "[0x%08"PRIx64", 0x%08"PRIx64"]\n",
1189 qdict_get_int(info, "base"),
1190 qdict_get_int(info, "limit"));
80b3ada7 1191 }
14421258 1192
163c8a59
LC
1193 QLIST_FOREACH_ENTRY(qdict_get_qlist(device, "regions"), entry) {
1194 qdict = qobject_to_qdict(qlist_entry_obj(entry));
1195 monitor_printf(mon, " BAR%d: ", (int) qdict_get_int(qdict, "bar"));
1196
1197 addr = qdict_get_int(qdict, "address");
1198 size = qdict_get_int(qdict, "size");
1199
1200 if (!strcmp(qdict_get_str(qdict, "type"), "io")) {
1201 monitor_printf(mon, "I/O at 0x%04"FMT_PCIBUS
1202 " [0x%04"FMT_PCIBUS"].\n",
1203 addr, addr + size - 1);
1204 } else {
1205 monitor_printf(mon, "%d bit%s memory at 0x%08"FMT_PCIBUS
89e8b13c 1206 " [0x%08"FMT_PCIBUS"].\n",
163c8a59
LC
1207 qdict_get_bool(qdict, "mem_type_64") ? 64 : 32,
1208 qdict_get_bool(qdict, "prefetch") ?
1209 " prefetchable" : "", addr, addr + size - 1);
502a5395 1210 }
77d4bc34 1211 }
163c8a59
LC
1212
1213 monitor_printf(mon, " id \"%s\"\n", qdict_get_str(device, "qdev_id"));
1214
d5e4acf7
LC
1215 if (qdict_haskey(device, "pci_bridge")) {
1216 qdict = qdict_get_qdict(device, "pci_bridge");
1217 if (qdict_haskey(qdict, "devices")) {
1218 QListEntry *dev;
1219 QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) {
1220 pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev)));
1221 }
1222 }
1223 }
163c8a59
LC
1224}
1225
1226void do_pci_info_print(Monitor *mon, const QObject *data)
1227{
1228 QListEntry *bus, *dev;
1229
1230 QLIST_FOREACH_ENTRY(qobject_to_qlist(data), bus) {
1231 QDict *qdict = qobject_to_qdict(qlist_entry_obj(bus));
1232 QLIST_FOREACH_ENTRY(qdict_get_qlist(qdict, "devices"), dev) {
1233 pci_device_print(mon, qobject_to_qdict(qlist_entry_obj(dev)));
1234 }
80b3ada7 1235 }
384d8876
FB
1236}
1237
163c8a59
LC
1238static QObject *pci_get_dev_class(const PCIDevice *dev)
1239{
1240 int class;
1241 const pci_class_desc *desc;
1242
1243 class = pci_get_word(dev->config + PCI_CLASS_DEVICE);
1244 desc = pci_class_descriptions;
1245 while (desc->desc && class != desc->class)
1246 desc++;
1247
1248 if (desc->desc) {
1249 return qobject_from_jsonf("{ 'desc': %s, 'class': %d }",
1250 desc->desc, class);
1251 } else {
1252 return qobject_from_jsonf("{ 'class': %d }", class);
1253 }
1254}
1255
1256static QObject *pci_get_dev_id(const PCIDevice *dev)
1257{
1258 return qobject_from_jsonf("{ 'device': %d, 'vendor': %d }",
1259 pci_get_word(dev->config + PCI_VENDOR_ID),
1260 pci_get_word(dev->config + PCI_DEVICE_ID));
1261}
1262
1263static QObject *pci_get_regions_list(const PCIDevice *dev)
1264{
1265 int i;
1266 QList *regions_list;
1267
1268 regions_list = qlist_new();
1269
1270 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1271 QObject *obj;
1272 const PCIIORegion *r = &dev->io_regions[i];
1273
1274 if (!r->size) {
1275 continue;
1276 }
1277
1278 if (r->type & PCI_BASE_ADDRESS_SPACE_IO) {
1279 obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'io', "
1280 "'address': %" PRId64 ", "
1281 "'size': %" PRId64 " }",
1282 i, r->addr, r->size);
1283 } else {
1284 int mem_type_64 = r->type & PCI_BASE_ADDRESS_MEM_TYPE_64;
1285
1286 obj = qobject_from_jsonf("{ 'bar': %d, 'type': 'memory', "
1287 "'mem_type_64': %i, 'prefetch': %i, "
1288 "'address': %" PRId64 ", "
1289 "'size': %" PRId64 " }",
1290 i, mem_type_64,
1291 r->type & PCI_BASE_ADDRESS_MEM_PREFETCH,
1292 r->addr, r->size);
1293 }
1294
1295 qlist_append_obj(regions_list, obj);
1296 }
1297
1298 return QOBJECT(regions_list);
1299}
1300
d5e4acf7
LC
1301static QObject *pci_get_devices_list(PCIBus *bus, int bus_num);
1302
1303static QObject *pci_get_dev_dict(PCIDevice *dev, PCIBus *bus, int bus_num)
163c8a59 1304{
b5937f29 1305 uint8_t type;
163c8a59
LC
1306 QObject *obj;
1307
1308 obj = qobject_from_jsonf("{ 'bus': %d, 'slot': %d, 'function': %d," "'class_info': %p, 'id': %p, 'regions': %p,"
1309 " 'qdev_id': %s }",
1310 bus_num,
1311 PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn),
1312 pci_get_dev_class(dev), pci_get_dev_id(dev),
1313 pci_get_regions_list(dev),
1314 dev->qdev.id ? dev->qdev.id : "");
1315
1316 if (dev->config[PCI_INTERRUPT_PIN] != 0) {
1317 QDict *qdict = qobject_to_qdict(obj);
1318 qdict_put(qdict, "irq", qint_from_int(dev->config[PCI_INTERRUPT_LINE]));
1319 }
1320
b5937f29
IY
1321 type = dev->config[PCI_HEADER_TYPE] & ~PCI_HEADER_TYPE_MULTI_FUNCTION;
1322 if (type == PCI_HEADER_TYPE_BRIDGE) {
163c8a59
LC
1323 QDict *qdict;
1324 QObject *pci_bridge;
1325
1326 pci_bridge = qobject_from_jsonf("{ 'bus': "
1327 "{ 'number': %d, 'secondary': %d, 'subordinate': %d }, "
1328 "'io_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, "
1329 "'memory_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "}, "
1330 "'prefetchable_range': { 'base': %" PRId64 ", 'limit': %" PRId64 "} }",
c021f8e6 1331 dev->config[PCI_PRIMARY_BUS], dev->config[PCI_SECONDARY_BUS],
163c8a59
LC
1332 dev->config[PCI_SUBORDINATE_BUS],
1333 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_IO),
1334 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_IO),
1335 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY),
1336 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY),
1337 pci_bridge_get_base(dev, PCI_BASE_ADDRESS_SPACE_MEMORY |
1338 PCI_BASE_ADDRESS_MEM_PREFETCH),
1339 pci_bridge_get_limit(dev, PCI_BASE_ADDRESS_SPACE_MEMORY |
1340 PCI_BASE_ADDRESS_MEM_PREFETCH));
1341
c021f8e6
BS
1342 if (dev->config[PCI_SECONDARY_BUS] != 0) {
1343 PCIBus *child_bus = pci_find_bus(bus, dev->config[PCI_SECONDARY_BUS]);
d5e4acf7 1344
c021f8e6
BS
1345 if (child_bus) {
1346 qdict = qobject_to_qdict(pci_bridge);
1347 qdict_put_obj(qdict, "devices",
1348 pci_get_devices_list(child_bus,
1349 dev->config[PCI_SECONDARY_BUS]));
1350 }
1351 }
163c8a59
LC
1352 qdict = qobject_to_qdict(obj);
1353 qdict_put_obj(qdict, "pci_bridge", pci_bridge);
1354 }
1355
1356 return obj;
1357}
1358
1359static QObject *pci_get_devices_list(PCIBus *bus, int bus_num)
384d8876 1360{
502a5395 1361 int devfn;
163c8a59
LC
1362 PCIDevice *dev;
1363 QList *dev_list;
3b46e624 1364
163c8a59
LC
1365 dev_list = qlist_new();
1366
1367 for (devfn = 0; devfn < ARRAY_SIZE(bus->devices); devfn++) {
1368 dev = bus->devices[devfn];
1369 if (dev) {
d5e4acf7 1370 qlist_append_obj(dev_list, pci_get_dev_dict(dev, bus, bus_num));
163c8a59 1371 }
1074df4f 1372 }
163c8a59
LC
1373
1374 return QOBJECT(dev_list);
1074df4f
IY
1375}
1376
163c8a59 1377static QObject *pci_get_bus_dict(PCIBus *bus, int bus_num)
1074df4f 1378{
e822a52a 1379 bus = pci_find_bus(bus, bus_num);
502a5395 1380 if (bus) {
163c8a59
LC
1381 return qobject_from_jsonf("{ 'bus': %d, 'devices': %p }",
1382 bus_num, pci_get_devices_list(bus, bus_num));
f2aa58c6 1383 }
163c8a59
LC
1384
1385 return NULL;
f2aa58c6
FB
1386}
1387
163c8a59 1388void do_pci_info(Monitor *mon, QObject **ret_data)
f2aa58c6 1389{
163c8a59 1390 QList *bus_list;
e822a52a 1391 struct PCIHostBus *host;
163c8a59
LC
1392
1393 bus_list = qlist_new();
1394
e822a52a 1395 QLIST_FOREACH(host, &host_buses, next) {
163c8a59
LC
1396 QObject *obj = pci_get_bus_dict(host->bus, 0);
1397 if (obj) {
1398 qlist_append_obj(bus_list, obj);
1399 }
e822a52a 1400 }
163c8a59
LC
1401
1402 *ret_data = QOBJECT(bus_list);
77d4bc34 1403}
a41b2ff2 1404
cb457d76
AL
1405static const char * const pci_nic_models[] = {
1406 "ne2k_pci",
1407 "i82551",
1408 "i82557b",
1409 "i82559er",
1410 "rtl8139",
1411 "e1000",
1412 "pcnet",
1413 "virtio",
1414 NULL
1415};
1416
9d07d757
PB
1417static const char * const pci_nic_names[] = {
1418 "ne2k_pci",
1419 "i82551",
1420 "i82557b",
1421 "i82559er",
1422 "rtl8139",
1423 "e1000",
1424 "pcnet",
53c25cea 1425 "virtio-net-pci",
cb457d76
AL
1426 NULL
1427};
1428
a41b2ff2 1429/* Initialize a PCI NIC. */
33e66b86 1430/* FIXME callers should check for failure, but don't */
5607c388
MA
1431PCIDevice *pci_nic_init(NICInfo *nd, const char *default_model,
1432 const char *default_devaddr)
a41b2ff2 1433{
5607c388 1434 const char *devaddr = nd->devaddr ? nd->devaddr : default_devaddr;
07caea31
MA
1435 PCIBus *bus;
1436 int devfn;
5607c388 1437 PCIDevice *pci_dev;
9d07d757 1438 DeviceState *dev;
cb457d76
AL
1439 int i;
1440
07caea31
MA
1441 i = qemu_find_nic_model(nd, pci_nic_models, default_model);
1442 if (i < 0)
1443 return NULL;
1444
1445 bus = pci_get_bus_devfn(&devfn, devaddr);
1446 if (!bus) {
1ecda02b
MA
1447 error_report("Invalid PCI device address %s for device %s",
1448 devaddr, pci_nic_names[i]);
07caea31
MA
1449 return NULL;
1450 }
1451
499cf102 1452 pci_dev = pci_create(bus, devfn, pci_nic_names[i]);
9ee05825 1453 dev = &pci_dev->qdev;
1cc33683 1454 qdev_set_nic_properties(dev, nd);
07caea31
MA
1455 if (qdev_init(dev) < 0)
1456 return NULL;
9ee05825 1457 return pci_dev;
a41b2ff2
PB
1458}
1459
07caea31
MA
1460PCIDevice *pci_nic_init_nofail(NICInfo *nd, const char *default_model,
1461 const char *default_devaddr)
1462{
1463 PCIDevice *res;
1464
1465 if (qemu_show_nic_models(nd->model, pci_nic_models))
1466 exit(0);
1467
1468 res = pci_nic_init(nd, default_model, default_devaddr);
1469 if (!res)
1470 exit(1);
1471 return res;
1472}
1473
80b3ada7
PB
1474typedef struct {
1475 PCIDevice dev;
03587182
GH
1476 PCIBus bus;
1477 uint32_t vid;
1478 uint32_t did;
80b3ada7
PB
1479} PCIBridge;
1480
a0c7a97e
IY
1481
1482static void pci_bridge_update_mappings_fn(PCIBus *b, PCIDevice *d)
1483{
1484 pci_update_mappings(d);
1485}
1486
1487static void pci_bridge_update_mappings(PCIBus *b)
1488{
1489 PCIBus *child;
1490
1491 pci_for_each_device_under_bus(b, pci_bridge_update_mappings_fn);
1492
1493 QLIST_FOREACH(child, &b->child, sibling) {
1494 pci_bridge_update_mappings(child);
1495 }
1496}
1497
9596ebb7 1498static void pci_bridge_write_config(PCIDevice *d,
80b3ada7
PB
1499 uint32_t address, uint32_t val, int len)
1500{
80b3ada7 1501 pci_default_write_config(d, address, val, len);
a0c7a97e
IY
1502
1503 if (/* io base/limit */
1504 ranges_overlap(address, len, PCI_IO_BASE, 2) ||
1505
1506 /* memory base/limit, prefetchable base/limit and
1507 io base/limit upper 16 */
1508 ranges_overlap(address, len, PCI_MEMORY_BASE, 20)) {
1509 pci_bridge_update_mappings(d->bus);
1510 }
80b3ada7
PB
1511}
1512
e822a52a 1513PCIBus *pci_find_bus(PCIBus *bus, int bus_num)
3ae80618 1514{
470e6363 1515 PCIBus *sec;
3ae80618 1516
470e6363 1517 if (!bus) {
e822a52a 1518 return NULL;
470e6363 1519 }
3ae80618 1520
e822a52a
IY
1521 if (pci_bus_num(bus) == bus_num) {
1522 return bus;
1523 }
1524
1525 /* try child bus */
470e6363
IY
1526 if (!bus->parent_dev /* host pci bridge */ ||
1527 (bus->parent_dev->config[PCI_SECONDARY_BUS] < bus_num &&
1528 bus_num <= bus->parent_dev->config[PCI_SUBORDINATE_BUS])) {
1529 for (; bus; bus = sec) {
1530 QLIST_FOREACH(sec, &bus->child, sibling) {
1531 assert(sec->parent_dev);
1532 if (sec->parent_dev->config[PCI_SECONDARY_BUS] == bus_num) {
1533 return sec;
1534 }
1535 if (sec->parent_dev->config[PCI_SECONDARY_BUS] < bus_num &&
1536 bus_num <= sec->parent_dev->config[PCI_SUBORDINATE_BUS]) {
1537 break;
1538 }
c021f8e6 1539 }
e822a52a
IY
1540 }
1541 }
1542
1543 return NULL;
3ae80618
AL
1544}
1545
e822a52a 1546PCIDevice *pci_find_device(PCIBus *bus, int bus_num, int slot, int function)
3ae80618 1547{
e822a52a 1548 bus = pci_find_bus(bus, bus_num);
3ae80618
AL
1549
1550 if (!bus)
1551 return NULL;
1552
1553 return bus->devices[PCI_DEVFN(slot, function)];
1554}
1555
03587182 1556static int pci_bridge_initfn(PCIDevice *dev)
80b3ada7 1557{
03587182 1558 PCIBridge *s = DO_UPCAST(PCIBridge, dev, dev);
480b9f24 1559
03587182
GH
1560 pci_config_set_vendor_id(s->dev.config, s->vid);
1561 pci_config_set_device_id(s->dev.config, s->did);
480b9f24 1562
74c01823
IY
1563 pci_set_word(dev->config + PCI_STATUS,
1564 PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
1565 pci_config_set_class(dev->config, PCI_CLASS_BRIDGE_PCI);
d6318738 1566 dev->config[PCI_HEADER_TYPE] = PCI_HEADER_TYPE_BRIDGE;
74c01823
IY
1567 pci_set_word(dev->config + PCI_SEC_STATUS,
1568 PCI_STATUS_66MHZ | PCI_STATUS_FAST_BACK);
03587182
GH
1569 return 0;
1570}
80b3ada7 1571
e822a52a
IY
1572static int pci_bridge_exitfn(PCIDevice *pci_dev)
1573{
1574 PCIBridge *s = DO_UPCAST(PCIBridge, dev, pci_dev);
1575 PCIBus *bus = &s->bus;
1576 pci_unregister_secondary_bus(bus);
1577 return 0;
1578}
1579
03587182
GH
1580PCIBus *pci_bridge_init(PCIBus *bus, int devfn, uint16_t vid, uint16_t did,
1581 pci_map_irq_fn map_irq, const char *name)
1582{
1583 PCIDevice *dev;
1584 PCIBridge *s;
1585
499cf102 1586 dev = pci_create(bus, devfn, "pci-bridge");
03587182
GH
1587 qdev_prop_set_uint32(&dev->qdev, "vendorid", vid);
1588 qdev_prop_set_uint32(&dev->qdev, "deviceid", did);
e23a1b33 1589 qdev_init_nofail(&dev->qdev);
03587182
GH
1590
1591 s = DO_UPCAST(PCIBridge, dev, dev);
e822a52a 1592 pci_register_secondary_bus(bus, &s->bus, &s->dev, map_irq, name);
03587182 1593 return &s->bus;
80b3ada7 1594}
6b1b92d3 1595
d6318738
MT
1596PCIDevice *pci_bridge_get_device(PCIBus *bus)
1597{
1598 return bus->parent_dev;
1599}
1600
81a322d4 1601static int pci_qdev_init(DeviceState *qdev, DeviceInfo *base)
6b1b92d3
PB
1602{
1603 PCIDevice *pci_dev = (PCIDevice *)qdev;
02e2da45 1604 PCIDeviceInfo *info = container_of(base, PCIDeviceInfo, qdev);
6b1b92d3 1605 PCIBus *bus;
ee995ffb 1606 int devfn, rc;
6b1b92d3 1607
a9f49946
IY
1608 /* initialize cap_present for pci_is_express() and pci_config_size() */
1609 if (info->is_express) {
1610 pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
1611 }
1612
02e2da45 1613 bus = FROM_QBUS(PCIBus, qdev_get_parent_bus(qdev));
ee6847d1 1614 devfn = pci_dev->devfn;
16eaedf2 1615 pci_dev = do_pci_register_device(pci_dev, bus, base->name, devfn,
fb231628
IY
1616 info->config_read, info->config_write,
1617 info->header_type);
09e3acc6
GH
1618 if (pci_dev == NULL)
1619 return -1;
ee995ffb 1620 rc = info->init(pci_dev);
925fe64a
AW
1621 if (rc != 0) {
1622 do_pci_unregister_device(pci_dev);
ee995ffb 1623 return rc;
925fe64a 1624 }
8c52c8f3
GH
1625
1626 /* rom loading */
1627 if (pci_dev->romfile == NULL && info->romfile != NULL)
1628 pci_dev->romfile = qemu_strdup(info->romfile);
1629 pci_add_option_rom(pci_dev);
1630
ee995ffb 1631 if (qdev->hotplugged)
87c30546 1632 bus->hotplug(bus->hotplug_qdev, pci_dev, 1);
ee995ffb
GH
1633 return 0;
1634}
1635
1636static int pci_unplug_device(DeviceState *qdev)
1637{
1638 PCIDevice *dev = DO_UPCAST(PCIDevice, qdev, qdev);
1639
87c30546 1640 dev->bus->hotplug(dev->bus->hotplug_qdev, dev, 0);
ee995ffb 1641 return 0;
6b1b92d3
PB
1642}
1643
0aab0d3a 1644void pci_qdev_register(PCIDeviceInfo *info)
6b1b92d3 1645{
02e2da45 1646 info->qdev.init = pci_qdev_init;
ee995ffb 1647 info->qdev.unplug = pci_unplug_device;
a36a344d 1648 info->qdev.exit = pci_unregister_device;
10c4c98a 1649 info->qdev.bus_info = &pci_bus_info;
074f2fff 1650 qdev_register(&info->qdev);
6b1b92d3
PB
1651}
1652
0aab0d3a
GH
1653void pci_qdev_register_many(PCIDeviceInfo *info)
1654{
1655 while (info->qdev.name) {
1656 pci_qdev_register(info);
1657 info++;
1658 }
1659}
1660
499cf102 1661PCIDevice *pci_create(PCIBus *bus, int devfn, const char *name)
6b1b92d3
PB
1662{
1663 DeviceState *dev;
1664
02e2da45 1665 dev = qdev_create(&bus->qbus, name);
a6307b08 1666 qdev_prop_set_uint32(dev, "addr", devfn);
71077c1c
GH
1667 return DO_UPCAST(PCIDevice, qdev, dev);
1668}
6b1b92d3 1669
71077c1c
GH
1670PCIDevice *pci_create_simple(PCIBus *bus, int devfn, const char *name)
1671{
499cf102 1672 PCIDevice *dev = pci_create(bus, devfn, name);
e23a1b33 1673 qdev_init_nofail(&dev->qdev);
71077c1c 1674 return dev;
6b1b92d3 1675}
6f4cbd39
MT
1676
1677static int pci_find_space(PCIDevice *pdev, uint8_t size)
1678{
a9f49946 1679 int config_size = pci_config_size(pdev);
6f4cbd39
MT
1680 int offset = PCI_CONFIG_HEADER_SIZE;
1681 int i;
a9f49946 1682 for (i = PCI_CONFIG_HEADER_SIZE; i < config_size; ++i)
6f4cbd39
MT
1683 if (pdev->used[i])
1684 offset = i + 1;
1685 else if (i - offset + 1 == size)
1686 return offset;
1687 return 0;
1688}
1689
1690static uint8_t pci_find_capability_list(PCIDevice *pdev, uint8_t cap_id,
1691 uint8_t *prev_p)
1692{
1693 uint8_t next, prev;
1694
1695 if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST))
1696 return 0;
1697
1698 for (prev = PCI_CAPABILITY_LIST; (next = pdev->config[prev]);
1699 prev = next + PCI_CAP_LIST_NEXT)
1700 if (pdev->config[next + PCI_CAP_LIST_ID] == cap_id)
1701 break;
1702
1703 if (prev_p)
1704 *prev_p = prev;
1705 return next;
1706}
1707
c2039bd0
AL
1708static void pci_map_option_rom(PCIDevice *pdev, int region_num, pcibus_t addr, pcibus_t size, int type)
1709{
1710 cpu_register_physical_memory(addr, size, pdev->rom_offset);
1711}
1712
1713/* Add an option rom for the device */
8c52c8f3 1714static int pci_add_option_rom(PCIDevice *pdev)
c2039bd0
AL
1715{
1716 int size;
1717 char *path;
1718 void *ptr;
1724f049 1719 char name[32];
c2039bd0 1720
8c52c8f3
GH
1721 if (!pdev->romfile)
1722 return 0;
1723 if (strlen(pdev->romfile) == 0)
1724 return 0;
1725
88169ddf
GH
1726 if (!pdev->rom_bar) {
1727 /*
1728 * Load rom via fw_cfg instead of creating a rom bar,
1729 * for 0.11 compatibility.
1730 */
1731 int class = pci_get_word(pdev->config + PCI_CLASS_DEVICE);
1732 if (class == 0x0300) {
1733 rom_add_vga(pdev->romfile);
1734 } else {
1735 rom_add_option(pdev->romfile);
1736 }
1737 return 0;
1738 }
1739
8c52c8f3 1740 path = qemu_find_file(QEMU_FILE_TYPE_BIOS, pdev->romfile);
c2039bd0 1741 if (path == NULL) {
8c52c8f3 1742 path = qemu_strdup(pdev->romfile);
c2039bd0
AL
1743 }
1744
1745 size = get_image_size(path);
8c52c8f3 1746 if (size < 0) {
1ecda02b
MA
1747 error_report("%s: failed to find romfile \"%s\"",
1748 __FUNCTION__, pdev->romfile);
8c52c8f3
GH
1749 return -1;
1750 }
c2039bd0
AL
1751 if (size & (size - 1)) {
1752 size = 1 << qemu_fls(size);
1753 }
1754
1724f049
AW
1755 if (pdev->qdev.info->vmsd)
1756 snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->vmsd->name);
1757 else
1758 snprintf(name, sizeof(name), "%s.rom", pdev->qdev.info->name);
1759 pdev->rom_offset = qemu_ram_alloc(&pdev->qdev, name, size);
c2039bd0
AL
1760
1761 ptr = qemu_get_ram_ptr(pdev->rom_offset);
1762 load_image(path, ptr);
1763 qemu_free(path);
1764
1765 pci_register_bar(pdev, PCI_ROM_SLOT, size,
1766 0, pci_map_option_rom);
1767
1768 return 0;
1769}
1770
230741dc
AW
1771static void pci_del_option_rom(PCIDevice *pdev)
1772{
1773 if (!pdev->rom_offset)
1774 return;
1775
1776 qemu_ram_free(pdev->rom_offset);
1777 pdev->rom_offset = 0;
1778}
1779
6f4cbd39 1780/* Reserve space and add capability to the linked list in pci config space */
1db5a3aa
MT
1781int pci_add_capability_at_offset(PCIDevice *pdev, uint8_t cap_id,
1782 uint8_t offset, uint8_t size)
6f4cbd39 1783{
6f4cbd39 1784 uint8_t *config = pdev->config + offset;
6f4cbd39
MT
1785 config[PCI_CAP_LIST_ID] = cap_id;
1786 config[PCI_CAP_LIST_NEXT] = pdev->config[PCI_CAPABILITY_LIST];
1787 pdev->config[PCI_CAPABILITY_LIST] = offset;
1788 pdev->config[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
1789 memset(pdev->used + offset, 0xFF, size);
1790 /* Make capability read-only by default */
1791 memset(pdev->wmask + offset, 0, size);
bd4b65ee
MT
1792 /* Check capability by default */
1793 memset(pdev->cmask + offset, 0xFF, size);
6f4cbd39
MT
1794 return offset;
1795}
1796
1db5a3aa
MT
1797/* Find and reserve space and add capability to the linked list
1798 * in pci config space */
1799int pci_add_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
1800{
1801 uint8_t offset = pci_find_space(pdev, size);
1802 if (!offset) {
1803 return -ENOSPC;
1804 }
1805 return pci_add_capability_at_offset(pdev, cap_id, offset, size);
1806}
1807
6f4cbd39
MT
1808/* Unlink capability from the pci config space. */
1809void pci_del_capability(PCIDevice *pdev, uint8_t cap_id, uint8_t size)
1810{
1811 uint8_t prev, offset = pci_find_capability_list(pdev, cap_id, &prev);
1812 if (!offset)
1813 return;
1814 pdev->config[prev] = pdev->config[offset + PCI_CAP_LIST_NEXT];
1815 /* Make capability writeable again */
1816 memset(pdev->wmask + offset, 0xff, size);
bd4b65ee
MT
1817 /* Clear cmask as device-specific registers can't be checked */
1818 memset(pdev->cmask + offset, 0, size);
6f4cbd39
MT
1819 memset(pdev->used + offset, 0, size);
1820
1821 if (!pdev->config[PCI_CAPABILITY_LIST])
1822 pdev->config[PCI_STATUS] &= ~PCI_STATUS_CAP_LIST;
1823}
1824
1825/* Reserve space for capability at a known offset (to call after load). */
1826void pci_reserve_capability(PCIDevice *pdev, uint8_t offset, uint8_t size)
1827{
1828 memset(pdev->used + offset, 0xff, size);
1829}
1830
1831uint8_t pci_find_capability(PCIDevice *pdev, uint8_t cap_id)
1832{
1833 return pci_find_capability_list(pdev, cap_id, NULL);
1834}
10c4c98a
GH
1835
1836static void pcibus_dev_print(Monitor *mon, DeviceState *dev, int indent)
1837{
1838 PCIDevice *d = (PCIDevice *)dev;
1839 const pci_class_desc *desc;
1840 char ctxt[64];
1841 PCIIORegion *r;
1842 int i, class;
1843
b0ff8eb2 1844 class = pci_get_word(d->config + PCI_CLASS_DEVICE);
10c4c98a
GH
1845 desc = pci_class_descriptions;
1846 while (desc->desc && class != desc->class)
1847 desc++;
1848 if (desc->desc) {
1849 snprintf(ctxt, sizeof(ctxt), "%s", desc->desc);
1850 } else {
1851 snprintf(ctxt, sizeof(ctxt), "Class %04x", class);
1852 }
1853
1854 monitor_printf(mon, "%*sclass %s, addr %02x:%02x.%x, "
1855 "pci id %04x:%04x (sub %04x:%04x)\n",
1856 indent, "", ctxt,
e822a52a
IY
1857 d->config[PCI_SECONDARY_BUS],
1858 PCI_SLOT(d->devfn), PCI_FUNC(d->devfn),
b0ff8eb2
IY
1859 pci_get_word(d->config + PCI_VENDOR_ID),
1860 pci_get_word(d->config + PCI_DEVICE_ID),
1861 pci_get_word(d->config + PCI_SUBSYSTEM_VENDOR_ID),
1862 pci_get_word(d->config + PCI_SUBSYSTEM_ID));
10c4c98a
GH
1863 for (i = 0; i < PCI_NUM_REGIONS; i++) {
1864 r = &d->io_regions[i];
1865 if (!r->size)
1866 continue;
89e8b13c
IY
1867 monitor_printf(mon, "%*sbar %d: %s at 0x%"FMT_PCIBUS
1868 " [0x%"FMT_PCIBUS"]\n",
1869 indent, "",
0392a017 1870 i, r->type & PCI_BASE_ADDRESS_SPACE_IO ? "i/o" : "mem",
10c4c98a
GH
1871 r->addr, r->addr + r->size - 1);
1872 }
1873}
03587182 1874
4f43c1ff
AW
1875static char *pcibus_get_dev_path(DeviceState *dev)
1876{
1877 PCIDevice *d = (PCIDevice *)dev;
1878 char path[16];
1879
1880 snprintf(path, sizeof(path), "%04x:%02x:%02x.%x",
1881 pci_find_domain(d->bus), d->config[PCI_SECONDARY_BUS],
1882 PCI_SLOT(d->devfn), PCI_FUNC(d->devfn));
1883
1884 return strdup(path);
1885}
1886
03587182
GH
1887static PCIDeviceInfo bridge_info = {
1888 .qdev.name = "pci-bridge",
1889 .qdev.size = sizeof(PCIBridge),
1890 .init = pci_bridge_initfn,
e822a52a 1891 .exit = pci_bridge_exitfn,
03587182 1892 .config_write = pci_bridge_write_config,
776e1bbb 1893 .header_type = PCI_HEADER_TYPE_BRIDGE,
03587182
GH
1894 .qdev.props = (Property[]) {
1895 DEFINE_PROP_HEX32("vendorid", PCIBridge, vid, 0),
1896 DEFINE_PROP_HEX32("deviceid", PCIBridge, did, 0),
1897 DEFINE_PROP_END_OF_LIST(),
1898 }
1899};
1900
1901static void pci_register_devices(void)
1902{
1903 pci_qdev_register(&bridge_info);
1904}
1905
1906device_init(pci_register_devices)
This page took 0.758112 seconds and 4 git commands to generate.