]> Git Repo - linux.git/commitdiff
clk: sifive: Fix the wrong bit field shift
authorZong Li <[email protected]>
Wed, 9 Dec 2020 09:49:15 +0000 (17:49 +0800)
committerStephen Boyd <[email protected]>
Wed, 16 Dec 2020 20:23:12 +0000 (12:23 -0800)
The clk enable bit should be 31 instead of 24.

Signed-off-by: Zong Li <[email protected]>
Reported-by: Pragnesh Patel <[email protected]>
Link: https://lore.kernel.org/r/[email protected]
Signed-off-by: Stephen Boyd <[email protected]>
drivers/clk/sifive/sifive-prci.h

index 7e509dfb72d170e8d08c08ba9b0711f7c6ae7167..88493f3b9edf94a9c2e945981b6c40576f8f6d0c 100644 (file)
@@ -59,7 +59,7 @@
 
 /* DDRPLLCFG1 */
 #define PRCI_DDRPLLCFG1_OFFSET         0x10
-#define PRCI_DDRPLLCFG1_CKE_SHIFT      24
+#define PRCI_DDRPLLCFG1_CKE_SHIFT      31
 #define PRCI_DDRPLLCFG1_CKE_MASK       (0x1 << PRCI_DDRPLLCFG1_CKE_SHIFT)
 
 /* GEMGXLPLLCFG0 */
@@ -81,7 +81,7 @@
 
 /* GEMGXLPLLCFG1 */
 #define PRCI_GEMGXLPLLCFG1_OFFSET      0x20
-#define PRCI_GEMGXLPLLCFG1_CKE_SHIFT   24
+#define PRCI_GEMGXLPLLCFG1_CKE_SHIFT   31
 #define PRCI_GEMGXLPLLCFG1_CKE_MASK    (0x1 << PRCI_GEMGXLPLLCFG1_CKE_SHIFT)
 
 /* CORECLKSEL */
This page took 0.056666 seconds and 4 git commands to generate.