1 // SPDX-License-Identifier: GPL-2.0-or-later
2 /* D-Link DL2000-based Gigabit Ethernet Adapter Linux driver */
4 Copyright (c) 2001, 2002 by D-Link Corporation
6 Created 03-May-2001, base on Linux' sundance.c.
10 #define DRV_NAME "DL2000/TC902x-based linux driver"
12 #include <linux/dma-mapping.h>
14 #define dw32(reg, val) iowrite32(val, ioaddr + (reg))
15 #define dw16(reg, val) iowrite16(val, ioaddr + (reg))
16 #define dw8(reg, val) iowrite8(val, ioaddr + (reg))
17 #define dr32(reg) ioread32(ioaddr + (reg))
18 #define dr16(reg) ioread16(ioaddr + (reg))
19 #define dr8(reg) ioread8(ioaddr + (reg))
22 static int mtu[MAX_UNITS];
23 static int vlan[MAX_UNITS];
24 static int jumbo[MAX_UNITS];
25 static char *media[MAX_UNITS];
26 static int tx_flow=-1;
27 static int rx_flow=-1;
28 static int copy_thresh;
29 static int rx_coalesce=10; /* Rx frame count each interrupt */
30 static int rx_timeout=200; /* Rx DMA wait time in 640ns increments */
31 static int tx_coalesce=16; /* HW xmit count each TxDMAComplete */
34 MODULE_AUTHOR ("Edward Peng");
35 MODULE_DESCRIPTION ("D-Link DL2000-based Gigabit Ethernet Adapter");
36 MODULE_LICENSE("GPL");
37 module_param_array(mtu, int, NULL, 0);
38 module_param_array(media, charp, NULL, 0);
39 module_param_array(vlan, int, NULL, 0);
40 module_param_array(jumbo, int, NULL, 0);
41 module_param(tx_flow, int, 0);
42 module_param(rx_flow, int, 0);
43 module_param(copy_thresh, int, 0);
44 module_param(rx_coalesce, int, 0); /* Rx frame count each interrupt */
45 module_param(rx_timeout, int, 0); /* Rx DMA wait time in 64ns increments */
46 module_param(tx_coalesce, int, 0); /* HW xmit count each TxDMAComplete */
49 /* Enable the default interrupts */
50 #define DEFAULT_INTR (RxDMAComplete | HostError | IntRequested | TxDMAComplete| \
51 UpdateStats | LinkEvent)
53 static void dl2k_enable_int(struct netdev_private *np)
55 void __iomem *ioaddr = np->ioaddr;
57 dw16(IntEnable, DEFAULT_INTR);
60 static const int max_intrloop = 50;
61 static const int multicast_filter_limit = 0x40;
63 static int rio_open (struct net_device *dev);
64 static void rio_timer (struct timer_list *t);
65 static void rio_tx_timeout (struct net_device *dev, unsigned int txqueue);
66 static netdev_tx_t start_xmit (struct sk_buff *skb, struct net_device *dev);
67 static irqreturn_t rio_interrupt (int irq, void *dev_instance);
68 static void rio_free_tx (struct net_device *dev, int irq);
69 static void tx_error (struct net_device *dev, int tx_status);
70 static int receive_packet (struct net_device *dev);
71 static void rio_error (struct net_device *dev, int int_status);
72 static void set_multicast (struct net_device *dev);
73 static struct net_device_stats *get_stats (struct net_device *dev);
74 static int clear_stats (struct net_device *dev);
75 static int rio_ioctl (struct net_device *dev, struct ifreq *rq, int cmd);
76 static int rio_close (struct net_device *dev);
77 static int find_miiphy (struct net_device *dev);
78 static int parse_eeprom (struct net_device *dev);
79 static int read_eeprom (struct netdev_private *, int eep_addr);
80 static int mii_wait_link (struct net_device *dev, int wait);
81 static int mii_set_media (struct net_device *dev);
82 static int mii_get_media (struct net_device *dev);
83 static int mii_set_media_pcs (struct net_device *dev);
84 static int mii_get_media_pcs (struct net_device *dev);
85 static int mii_read (struct net_device *dev, int phy_addr, int reg_num);
86 static int mii_write (struct net_device *dev, int phy_addr, int reg_num,
89 static const struct ethtool_ops ethtool_ops;
91 static const struct net_device_ops netdev_ops = {
93 .ndo_start_xmit = start_xmit,
94 .ndo_stop = rio_close,
95 .ndo_get_stats = get_stats,
96 .ndo_validate_addr = eth_validate_addr,
97 .ndo_set_mac_address = eth_mac_addr,
98 .ndo_set_rx_mode = set_multicast,
99 .ndo_do_ioctl = rio_ioctl,
100 .ndo_tx_timeout = rio_tx_timeout,
104 rio_probe1 (struct pci_dev *pdev, const struct pci_device_id *ent)
106 struct net_device *dev;
107 struct netdev_private *np;
109 int chip_idx = ent->driver_data;
111 void __iomem *ioaddr;
115 err = pci_enable_device (pdev);
120 err = pci_request_regions (pdev, "dl2k");
122 goto err_out_disable;
124 pci_set_master (pdev);
128 dev = alloc_etherdev (sizeof (*np));
131 SET_NETDEV_DEV(dev, &pdev->dev);
133 np = netdev_priv(dev);
135 /* IO registers range. */
136 ioaddr = pci_iomap(pdev, 0, 0);
139 np->eeprom_addr = ioaddr;
142 /* MM registers range. */
143 ioaddr = pci_iomap(pdev, 1, 0);
145 goto err_out_iounmap;
148 np->chip_id = chip_idx;
150 spin_lock_init (&np->tx_lock);
151 spin_lock_init (&np->rx_lock);
153 /* Parse manual configuration */
156 if (card_idx < MAX_UNITS) {
157 if (media[card_idx] != NULL) {
159 if (strcmp (media[card_idx], "auto") == 0 ||
160 strcmp (media[card_idx], "autosense") == 0 ||
161 strcmp (media[card_idx], "0") == 0 ) {
163 } else if (strcmp (media[card_idx], "100mbps_fd") == 0 ||
164 strcmp (media[card_idx], "4") == 0) {
167 } else if (strcmp (media[card_idx], "100mbps_hd") == 0 ||
168 strcmp (media[card_idx], "3") == 0) {
171 } else if (strcmp (media[card_idx], "10mbps_fd") == 0 ||
172 strcmp (media[card_idx], "2") == 0) {
175 } else if (strcmp (media[card_idx], "10mbps_hd") == 0 ||
176 strcmp (media[card_idx], "1") == 0) {
179 } else if (strcmp (media[card_idx], "1000mbps_fd") == 0 ||
180 strcmp (media[card_idx], "6") == 0) {
183 } else if (strcmp (media[card_idx], "1000mbps_hd") == 0 ||
184 strcmp (media[card_idx], "5") == 0) {
191 if (jumbo[card_idx] != 0) {
193 dev->mtu = MAX_JUMBO;
196 if (mtu[card_idx] > 0 && mtu[card_idx] < PACKET_SIZE)
197 dev->mtu = mtu[card_idx];
199 np->vlan = (vlan[card_idx] > 0 && vlan[card_idx] < 4096) ?
201 if (rx_coalesce > 0 && rx_timeout > 0) {
202 np->rx_coalesce = rx_coalesce;
203 np->rx_timeout = rx_timeout;
206 np->tx_flow = (tx_flow == 0) ? 0 : 1;
207 np->rx_flow = (rx_flow == 0) ? 0 : 1;
211 else if (tx_coalesce > TX_RING_SIZE-1)
212 tx_coalesce = TX_RING_SIZE - 1;
214 dev->netdev_ops = &netdev_ops;
215 dev->watchdog_timeo = TX_TIMEOUT;
216 dev->ethtool_ops = ðtool_ops;
218 dev->features = NETIF_F_IP_CSUM;
220 /* MTU range: 68 - 1536 or 8000 */
221 dev->min_mtu = ETH_MIN_MTU;
222 dev->max_mtu = np->jumbo ? MAX_JUMBO : PACKET_SIZE;
224 pci_set_drvdata (pdev, dev);
226 ring_space = pci_alloc_consistent (pdev, TX_TOTAL_SIZE, &ring_dma);
228 goto err_out_iounmap;
229 np->tx_ring = ring_space;
230 np->tx_ring_dma = ring_dma;
232 ring_space = pci_alloc_consistent (pdev, RX_TOTAL_SIZE, &ring_dma);
234 goto err_out_unmap_tx;
235 np->rx_ring = ring_space;
236 np->rx_ring_dma = ring_dma;
238 /* Parse eeprom data */
241 /* Find PHY address */
242 err = find_miiphy (dev);
244 goto err_out_unmap_rx;
247 np->phy_media = (dr16(ASICCtrl) & PhyMedia) ? 1 : 0;
249 /* Set media and reset PHY */
251 /* default Auto-Negotiation for fiber deivices */
252 if (np->an_enable == 2) {
256 /* Auto-Negotiation is mandatory for 1000BASE-T,
257 IEEE 802.3ab Annex 28D page 14 */
258 if (np->speed == 1000)
262 err = register_netdev (dev);
264 goto err_out_unmap_rx;
268 printk (KERN_INFO "%s: %s, %pM, IRQ %d\n",
269 dev->name, np->name, dev->dev_addr, irq);
271 printk(KERN_INFO "tx_coalesce:\t%d packets\n",
275 "rx_coalesce:\t%d packets\n"
276 "rx_timeout: \t%d ns\n",
277 np->rx_coalesce, np->rx_timeout*640);
279 printk(KERN_INFO "vlan(id):\t%d\n", np->vlan);
283 pci_free_consistent (pdev, RX_TOTAL_SIZE, np->rx_ring, np->rx_ring_dma);
285 pci_free_consistent (pdev, TX_TOTAL_SIZE, np->tx_ring, np->tx_ring_dma);
288 pci_iounmap(pdev, np->ioaddr);
290 pci_iounmap(pdev, np->eeprom_addr);
294 pci_release_regions (pdev);
296 pci_disable_device (pdev);
301 find_miiphy (struct net_device *dev)
303 struct netdev_private *np = netdev_priv(dev);
304 int i, phy_found = 0;
308 for (i = 31; i >= 0; i--) {
309 int mii_status = mii_read (dev, i, 1);
310 if (mii_status != 0xffff && mii_status != 0x0000) {
316 printk (KERN_ERR "%s: No MII PHY found!\n", dev->name);
323 parse_eeprom (struct net_device *dev)
325 struct netdev_private *np = netdev_priv(dev);
326 void __iomem *ioaddr = np->ioaddr;
331 PSROM_t psrom = (PSROM_t) sromdata;
335 for (i = 0; i < 128; i++)
336 ((__le16 *) sromdata)[i] = cpu_to_le16(read_eeprom(np, i));
338 if (np->pdev->vendor == PCI_VENDOR_ID_DLINK) { /* D-Link Only */
340 crc = ~ether_crc_le (256 - 4, sromdata);
341 if (psrom->crc != cpu_to_le32(crc)) {
342 printk (KERN_ERR "%s: EEPROM data CRC error.\n",
348 /* Set MAC address */
349 for (i = 0; i < 6; i++)
350 dev->dev_addr[i] = psrom->mac_addr[i];
352 if (np->chip_id == CHIP_IP1000A) {
353 np->led_mode = psrom->led_mode;
357 if (np->pdev->vendor != PCI_VENDOR_ID_DLINK) {
361 /* Parse Software Information Block */
363 psib = (u8 *) sromdata;
367 if ((cid == 0 && next == 0) || (cid == 0xff && next == 0xff)) {
368 printk (KERN_ERR "Cell data error\n");
372 case 0: /* Format version */
374 case 1: /* End of cell */
376 case 2: /* Duplex Polarity */
377 np->duplex_polarity = psib[i];
378 dw8(PhyCtrl, dr8(PhyCtrl) | psib[i]);
380 case 3: /* Wake Polarity */
381 np->wake_polarity = psib[i];
383 case 9: /* Adapter description */
384 j = (next - i > 255) ? 255 : next - i;
385 memcpy (np->name, &(psib[i]), j);
391 case 8: /* Reversed */
393 default: /* Unknown cell */
402 static void rio_set_led_mode(struct net_device *dev)
404 struct netdev_private *np = netdev_priv(dev);
405 void __iomem *ioaddr = np->ioaddr;
408 if (np->chip_id != CHIP_IP1000A)
411 mode = dr32(ASICCtrl);
412 mode &= ~(IPG_AC_LED_MODE_BIT_1 | IPG_AC_LED_MODE | IPG_AC_LED_SPEED);
414 if (np->led_mode & 0x01)
415 mode |= IPG_AC_LED_MODE;
416 if (np->led_mode & 0x02)
417 mode |= IPG_AC_LED_MODE_BIT_1;
418 if (np->led_mode & 0x08)
419 mode |= IPG_AC_LED_SPEED;
421 dw32(ASICCtrl, mode);
424 static inline dma_addr_t desc_to_dma(struct netdev_desc *desc)
426 return le64_to_cpu(desc->fraginfo) & DMA_BIT_MASK(48);
429 static void free_list(struct net_device *dev)
431 struct netdev_private *np = netdev_priv(dev);
435 /* Free all the skbuffs in the queue. */
436 for (i = 0; i < RX_RING_SIZE; i++) {
437 skb = np->rx_skbuff[i];
439 pci_unmap_single(np->pdev, desc_to_dma(&np->rx_ring[i]),
440 skb->len, PCI_DMA_FROMDEVICE);
442 np->rx_skbuff[i] = NULL;
444 np->rx_ring[i].status = 0;
445 np->rx_ring[i].fraginfo = 0;
447 for (i = 0; i < TX_RING_SIZE; i++) {
448 skb = np->tx_skbuff[i];
450 pci_unmap_single(np->pdev, desc_to_dma(&np->tx_ring[i]),
451 skb->len, PCI_DMA_TODEVICE);
453 np->tx_skbuff[i] = NULL;
458 static void rio_reset_ring(struct netdev_private *np)
467 for (i = 0; i < TX_RING_SIZE; i++)
468 np->tx_ring[i].status = cpu_to_le64(TFDDone);
470 for (i = 0; i < RX_RING_SIZE; i++)
471 np->rx_ring[i].status = 0;
474 /* allocate and initialize Tx and Rx descriptors */
475 static int alloc_list(struct net_device *dev)
477 struct netdev_private *np = netdev_priv(dev);
481 np->rx_buf_sz = (dev->mtu <= 1500 ? PACKET_SIZE : dev->mtu + 32);
483 /* Initialize Tx descriptors, TFDListPtr leaves in start_xmit(). */
484 for (i = 0; i < TX_RING_SIZE; i++) {
485 np->tx_skbuff[i] = NULL;
486 np->tx_ring[i].next_desc = cpu_to_le64(np->tx_ring_dma +
487 ((i + 1) % TX_RING_SIZE) *
488 sizeof(struct netdev_desc));
491 /* Initialize Rx descriptors & allocate buffers */
492 for (i = 0; i < RX_RING_SIZE; i++) {
493 /* Allocated fixed size of skbuff */
496 skb = netdev_alloc_skb_ip_align(dev, np->rx_buf_sz);
497 np->rx_skbuff[i] = skb;
503 np->rx_ring[i].next_desc = cpu_to_le64(np->rx_ring_dma +
504 ((i + 1) % RX_RING_SIZE) *
505 sizeof(struct netdev_desc));
506 /* Rubicon now supports 40 bits of addressing space. */
507 np->rx_ring[i].fraginfo =
508 cpu_to_le64(pci_map_single(
509 np->pdev, skb->data, np->rx_buf_sz,
510 PCI_DMA_FROMDEVICE));
511 np->rx_ring[i].fraginfo |= cpu_to_le64((u64)np->rx_buf_sz << 48);
517 static void rio_hw_init(struct net_device *dev)
519 struct netdev_private *np = netdev_priv(dev);
520 void __iomem *ioaddr = np->ioaddr;
524 /* Reset all logic functions */
526 GlobalReset | DMAReset | FIFOReset | NetworkReset | HostReset);
529 rio_set_led_mode(dev);
531 /* DebugCtrl bit 4, 5, 9 must set */
532 dw32(DebugCtrl, dr32(DebugCtrl) | 0x0230);
534 if (np->chip_id == CHIP_IP1000A &&
535 (np->pdev->revision == 0x40 || np->pdev->revision == 0x41)) {
536 /* PHY magic taken from ipg driver, undocumented registers */
537 mii_write(dev, np->phy_addr, 31, 0x0001);
538 mii_write(dev, np->phy_addr, 27, 0x01e0);
539 mii_write(dev, np->phy_addr, 31, 0x0002);
540 mii_write(dev, np->phy_addr, 27, 0xeb8e);
541 mii_write(dev, np->phy_addr, 31, 0x0000);
542 mii_write(dev, np->phy_addr, 30, 0x005e);
543 /* advertise 1000BASE-T half & full duplex, prefer MASTER */
544 mii_write(dev, np->phy_addr, MII_CTRL1000, 0x0700);
548 mii_set_media_pcs(dev);
554 dw16(MaxFrameSize, MAX_JUMBO+14);
557 dw32(RFDListPtr0, np->rx_ring_dma);
558 dw32(RFDListPtr1, 0);
560 /* Set station address */
561 /* 16 or 32-bit access is required by TC9020 datasheet but 8-bit works
562 * too. However, it doesn't work on IP1000A so we use 16-bit access.
564 for (i = 0; i < 3; i++)
565 dw16(StationAddr0 + 2 * i,
566 cpu_to_le16(((u16 *)dev->dev_addr)[i]));
570 dw32(RxDMAIntCtrl, np->rx_coalesce | np->rx_timeout << 16);
572 /* Set RIO to poll every N*320nsec. */
573 dw8(RxDMAPollPeriod, 0x20);
574 dw8(TxDMAPollPeriod, 0xff);
575 dw8(RxDMABurstThresh, 0x30);
576 dw8(RxDMAUrgentThresh, 0x30);
577 dw32(RmonStatMask, 0x0007ffff);
578 /* clear statistics */
583 /* priority field in RxDMAIntCtrl */
584 dw32(RxDMAIntCtrl, dr32(RxDMAIntCtrl) | 0x7 << 10);
586 dw16(VLANId, np->vlan);
587 /* Length/Type should be 0x8100 */
588 dw32(VLANTag, 0x8100 << 16 | np->vlan);
589 /* Enable AutoVLANuntagging, but disable AutoVLANtagging.
590 VLAN information tagged by TFC' VID, CFI fields. */
591 dw32(MACCtrl, dr32(MACCtrl) | AutoVLANuntagging);
595 dw32(MACCtrl, dr32(MACCtrl) | StatsEnable | RxEnable | TxEnable);
598 macctrl |= (np->vlan) ? AutoVLANuntagging : 0;
599 macctrl |= (np->full_duplex) ? DuplexSelect : 0;
600 macctrl |= (np->tx_flow) ? TxFlowControlEnable : 0;
601 macctrl |= (np->rx_flow) ? RxFlowControlEnable : 0;
602 dw16(MACCtrl, macctrl);
605 static void rio_hw_stop(struct net_device *dev)
607 struct netdev_private *np = netdev_priv(dev);
608 void __iomem *ioaddr = np->ioaddr;
610 /* Disable interrupts */
613 /* Stop Tx and Rx logics */
614 dw32(MACCtrl, TxDisable | RxDisable | StatsDisable);
617 static int rio_open(struct net_device *dev)
619 struct netdev_private *np = netdev_priv(dev);
620 const int irq = np->pdev->irq;
629 i = request_irq(irq, rio_interrupt, IRQF_SHARED, dev->name, dev);
636 timer_setup(&np->timer, rio_timer, 0);
637 np->timer.expires = jiffies + 1 * HZ;
638 add_timer(&np->timer);
640 netif_start_queue (dev);
647 rio_timer (struct timer_list *t)
649 struct netdev_private *np = from_timer(np, t, timer);
650 struct net_device *dev = pci_get_drvdata(np->pdev);
652 int next_tick = 1*HZ;
655 spin_lock_irqsave(&np->rx_lock, flags);
656 /* Recover rx ring exhausted error */
657 if (np->cur_rx - np->old_rx >= RX_RING_SIZE) {
658 printk(KERN_INFO "Try to recover rx ring exhausted...\n");
659 /* Re-allocate skbuffs to fill the descriptor ring */
660 for (; np->cur_rx - np->old_rx > 0; np->old_rx++) {
662 entry = np->old_rx % RX_RING_SIZE;
663 /* Dropped packets don't need to re-allocate */
664 if (np->rx_skbuff[entry] == NULL) {
665 skb = netdev_alloc_skb_ip_align(dev,
668 np->rx_ring[entry].fraginfo = 0;
670 "%s: Still unable to re-allocate Rx skbuff.#%d\n",
674 np->rx_skbuff[entry] = skb;
675 np->rx_ring[entry].fraginfo =
676 cpu_to_le64 (pci_map_single
677 (np->pdev, skb->data, np->rx_buf_sz,
678 PCI_DMA_FROMDEVICE));
680 np->rx_ring[entry].fraginfo |=
681 cpu_to_le64((u64)np->rx_buf_sz << 48);
682 np->rx_ring[entry].status = 0;
685 spin_unlock_irqrestore (&np->rx_lock, flags);
686 np->timer.expires = jiffies + next_tick;
687 add_timer(&np->timer);
691 rio_tx_timeout (struct net_device *dev, unsigned int txqueue)
693 struct netdev_private *np = netdev_priv(dev);
694 void __iomem *ioaddr = np->ioaddr;
696 printk (KERN_INFO "%s: Tx timed out (%4.4x), is buffer full?\n",
697 dev->name, dr32(TxStatus));
700 netif_trans_update(dev); /* prevent tx timeout */
704 start_xmit (struct sk_buff *skb, struct net_device *dev)
706 struct netdev_private *np = netdev_priv(dev);
707 void __iomem *ioaddr = np->ioaddr;
708 struct netdev_desc *txdesc;
710 u64 tfc_vlan_tag = 0;
712 if (np->link_status == 0) { /* Link Down */
716 entry = np->cur_tx % TX_RING_SIZE;
717 np->tx_skbuff[entry] = skb;
718 txdesc = &np->tx_ring[entry];
721 if (skb->ip_summed == CHECKSUM_PARTIAL) {
723 cpu_to_le64 (TCPChecksumEnable | UDPChecksumEnable |
728 tfc_vlan_tag = VLANTagInsert |
729 ((u64)np->vlan << 32) |
730 ((u64)skb->priority << 45);
732 txdesc->fraginfo = cpu_to_le64 (pci_map_single (np->pdev, skb->data,
735 txdesc->fraginfo |= cpu_to_le64((u64)skb->len << 48);
737 /* DL2K bug: DMA fails to get next descriptor ptr in 10Mbps mode
738 * Work around: Always use 1 descriptor in 10Mbps mode */
739 if (entry % np->tx_coalesce == 0 || np->speed == 10)
740 txdesc->status = cpu_to_le64 (entry | tfc_vlan_tag |
743 (1 << FragCountShift));
745 txdesc->status = cpu_to_le64 (entry | tfc_vlan_tag |
747 (1 << FragCountShift));
750 dw32(DMACtrl, dr32(DMACtrl) | 0x00001000);
752 dw32(CountDown, 10000);
753 np->cur_tx = (np->cur_tx + 1) % TX_RING_SIZE;
754 if ((np->cur_tx - np->old_tx + TX_RING_SIZE) % TX_RING_SIZE
755 < TX_QUEUE_LEN - 1 && np->speed != 10) {
757 } else if (!netif_queue_stopped(dev)) {
758 netif_stop_queue (dev);
761 /* The first TFDListPtr */
762 if (!dr32(TFDListPtr0)) {
763 dw32(TFDListPtr0, np->tx_ring_dma +
764 entry * sizeof (struct netdev_desc));
765 dw32(TFDListPtr1, 0);
772 rio_interrupt (int irq, void *dev_instance)
774 struct net_device *dev = dev_instance;
775 struct netdev_private *np = netdev_priv(dev);
776 void __iomem *ioaddr = np->ioaddr;
778 int cnt = max_intrloop;
782 int_status = dr16(IntStatus);
783 dw16(IntStatus, int_status);
784 int_status &= DEFAULT_INTR;
785 if (int_status == 0 || --cnt < 0)
788 /* Processing received packets */
789 if (int_status & RxDMAComplete)
790 receive_packet (dev);
791 /* TxDMAComplete interrupt */
792 if ((int_status & (TxDMAComplete|IntRequested))) {
794 tx_status = dr32(TxStatus);
795 if (tx_status & 0x01)
796 tx_error (dev, tx_status);
797 /* Free used tx skbuffs */
798 rio_free_tx (dev, 1);
801 /* Handle uncommon events */
803 (HostError | LinkEvent | UpdateStats))
804 rio_error (dev, int_status);
806 if (np->cur_tx != np->old_tx)
807 dw32(CountDown, 100);
808 return IRQ_RETVAL(handled);
812 rio_free_tx (struct net_device *dev, int irq)
814 struct netdev_private *np = netdev_priv(dev);
815 int entry = np->old_tx % TX_RING_SIZE;
817 unsigned long flag = 0;
820 spin_lock(&np->tx_lock);
822 spin_lock_irqsave(&np->tx_lock, flag);
824 /* Free used tx skbuffs */
825 while (entry != np->cur_tx) {
828 if (!(np->tx_ring[entry].status & cpu_to_le64(TFDDone)))
830 skb = np->tx_skbuff[entry];
831 pci_unmap_single (np->pdev,
832 desc_to_dma(&np->tx_ring[entry]),
833 skb->len, PCI_DMA_TODEVICE);
835 dev_consume_skb_irq(skb);
839 np->tx_skbuff[entry] = NULL;
840 entry = (entry + 1) % TX_RING_SIZE;
844 spin_unlock(&np->tx_lock);
846 spin_unlock_irqrestore(&np->tx_lock, flag);
849 /* If the ring is no longer full, clear tx_full and
850 call netif_wake_queue() */
852 if (netif_queue_stopped(dev) &&
853 ((np->cur_tx - np->old_tx + TX_RING_SIZE) % TX_RING_SIZE
854 < TX_QUEUE_LEN - 1 || np->speed == 10)) {
855 netif_wake_queue (dev);
860 tx_error (struct net_device *dev, int tx_status)
862 struct netdev_private *np = netdev_priv(dev);
863 void __iomem *ioaddr = np->ioaddr;
867 frame_id = (tx_status & 0xffff0000);
868 printk (KERN_ERR "%s: Transmit error, TxStatus %4.4x, FrameId %d.\n",
869 dev->name, tx_status, frame_id);
870 dev->stats.tx_errors++;
871 /* Ttransmit Underrun */
872 if (tx_status & 0x10) {
873 dev->stats.tx_fifo_errors++;
874 dw16(TxStartThresh, dr16(TxStartThresh) + 0x10);
875 /* Transmit Underrun need to set TxReset, DMARest, FIFOReset */
877 TxReset | DMAReset | FIFOReset | NetworkReset);
878 /* Wait for ResetBusy bit clear */
879 for (i = 50; i > 0; i--) {
880 if (!(dr16(ASICCtrl + 2) & ResetBusy))
884 rio_set_led_mode(dev);
885 rio_free_tx (dev, 1);
886 /* Reset TFDListPtr */
887 dw32(TFDListPtr0, np->tx_ring_dma +
888 np->old_tx * sizeof (struct netdev_desc));
889 dw32(TFDListPtr1, 0);
891 /* Let TxStartThresh stay default value */
894 if (tx_status & 0x04) {
895 dev->stats.tx_fifo_errors++;
896 /* TxReset and clear FIFO */
897 dw16(ASICCtrl + 2, TxReset | FIFOReset);
898 /* Wait reset done */
899 for (i = 50; i > 0; i--) {
900 if (!(dr16(ASICCtrl + 2) & ResetBusy))
904 rio_set_led_mode(dev);
905 /* Let TxStartThresh stay default value */
907 /* Maximum Collisions */
908 if (tx_status & 0x08)
909 dev->stats.collisions++;
911 dw32(MACCtrl, dr16(MACCtrl) | TxEnable);
915 receive_packet (struct net_device *dev)
917 struct netdev_private *np = netdev_priv(dev);
918 int entry = np->cur_rx % RX_RING_SIZE;
921 /* If RFDDone, FrameStart and FrameEnd set, there is a new packet in. */
923 struct netdev_desc *desc = &np->rx_ring[entry];
927 if (!(desc->status & cpu_to_le64(RFDDone)) ||
928 !(desc->status & cpu_to_le64(FrameStart)) ||
929 !(desc->status & cpu_to_le64(FrameEnd)))
932 /* Chip omits the CRC. */
933 frame_status = le64_to_cpu(desc->status);
934 pkt_len = frame_status & 0xffff;
937 /* Update rx error statistics, drop packet. */
938 if (frame_status & RFS_Errors) {
939 dev->stats.rx_errors++;
940 if (frame_status & (RxRuntFrame | RxLengthError))
941 dev->stats.rx_length_errors++;
942 if (frame_status & RxFCSError)
943 dev->stats.rx_crc_errors++;
944 if (frame_status & RxAlignmentError && np->speed != 1000)
945 dev->stats.rx_frame_errors++;
946 if (frame_status & RxFIFOOverrun)
947 dev->stats.rx_fifo_errors++;
951 /* Small skbuffs for short packets */
952 if (pkt_len > copy_thresh) {
953 pci_unmap_single (np->pdev,
957 skb_put (skb = np->rx_skbuff[entry], pkt_len);
958 np->rx_skbuff[entry] = NULL;
959 } else if ((skb = netdev_alloc_skb_ip_align(dev, pkt_len))) {
960 pci_dma_sync_single_for_cpu(np->pdev,
964 skb_copy_to_linear_data (skb,
965 np->rx_skbuff[entry]->data,
967 skb_put (skb, pkt_len);
968 pci_dma_sync_single_for_device(np->pdev,
973 skb->protocol = eth_type_trans (skb, dev);
975 /* Checksum done by hw, but csum value unavailable. */
976 if (np->pdev->pci_rev_id >= 0x0c &&
977 !(frame_status & (TCPError | UDPError | IPError))) {
978 skb->ip_summed = CHECKSUM_UNNECESSARY;
983 entry = (entry + 1) % RX_RING_SIZE;
985 spin_lock(&np->rx_lock);
987 /* Re-allocate skbuffs to fill the descriptor ring */
989 while (entry != np->cur_rx) {
991 /* Dropped packets don't need to re-allocate */
992 if (np->rx_skbuff[entry] == NULL) {
993 skb = netdev_alloc_skb_ip_align(dev, np->rx_buf_sz);
995 np->rx_ring[entry].fraginfo = 0;
997 "%s: receive_packet: "
998 "Unable to re-allocate Rx skbuff.#%d\n",
1002 np->rx_skbuff[entry] = skb;
1003 np->rx_ring[entry].fraginfo =
1004 cpu_to_le64 (pci_map_single
1005 (np->pdev, skb->data, np->rx_buf_sz,
1006 PCI_DMA_FROMDEVICE));
1008 np->rx_ring[entry].fraginfo |=
1009 cpu_to_le64((u64)np->rx_buf_sz << 48);
1010 np->rx_ring[entry].status = 0;
1011 entry = (entry + 1) % RX_RING_SIZE;
1014 spin_unlock(&np->rx_lock);
1019 rio_error (struct net_device *dev, int int_status)
1021 struct netdev_private *np = netdev_priv(dev);
1022 void __iomem *ioaddr = np->ioaddr;
1025 /* Link change event */
1026 if (int_status & LinkEvent) {
1027 if (mii_wait_link (dev, 10) == 0) {
1028 printk (KERN_INFO "%s: Link up\n", dev->name);
1030 mii_get_media_pcs (dev);
1032 mii_get_media (dev);
1033 if (np->speed == 1000)
1034 np->tx_coalesce = tx_coalesce;
1036 np->tx_coalesce = 1;
1038 macctrl |= (np->vlan) ? AutoVLANuntagging : 0;
1039 macctrl |= (np->full_duplex) ? DuplexSelect : 0;
1040 macctrl |= (np->tx_flow) ?
1041 TxFlowControlEnable : 0;
1042 macctrl |= (np->rx_flow) ?
1043 RxFlowControlEnable : 0;
1044 dw16(MACCtrl, macctrl);
1045 np->link_status = 1;
1046 netif_carrier_on(dev);
1048 printk (KERN_INFO "%s: Link off\n", dev->name);
1049 np->link_status = 0;
1050 netif_carrier_off(dev);
1054 /* UpdateStats statistics registers */
1055 if (int_status & UpdateStats) {
1059 /* PCI Error, a catastronphic error related to the bus interface
1060 occurs, set GlobalReset and HostReset to reset. */
1061 if (int_status & HostError) {
1062 printk (KERN_ERR "%s: HostError! IntStatus %4.4x.\n",
1063 dev->name, int_status);
1064 dw16(ASICCtrl + 2, GlobalReset | HostReset);
1066 rio_set_led_mode(dev);
1070 static struct net_device_stats *
1071 get_stats (struct net_device *dev)
1073 struct netdev_private *np = netdev_priv(dev);
1074 void __iomem *ioaddr = np->ioaddr;
1078 unsigned int stat_reg;
1080 /* All statistics registers need to be acknowledged,
1081 else statistic overflow could cause problems */
1083 dev->stats.rx_packets += dr32(FramesRcvOk);
1084 dev->stats.tx_packets += dr32(FramesXmtOk);
1085 dev->stats.rx_bytes += dr32(OctetRcvOk);
1086 dev->stats.tx_bytes += dr32(OctetXmtOk);
1088 dev->stats.multicast = dr32(McstFramesRcvdOk);
1089 dev->stats.collisions += dr32(SingleColFrames)
1090 + dr32(MultiColFrames);
1092 /* detailed tx errors */
1093 stat_reg = dr16(FramesAbortXSColls);
1094 dev->stats.tx_aborted_errors += stat_reg;
1095 dev->stats.tx_errors += stat_reg;
1097 stat_reg = dr16(CarrierSenseErrors);
1098 dev->stats.tx_carrier_errors += stat_reg;
1099 dev->stats.tx_errors += stat_reg;
1101 /* Clear all other statistic register. */
1102 dr32(McstOctetXmtOk);
1103 dr16(BcstFramesXmtdOk);
1104 dr32(McstFramesXmtdOk);
1105 dr16(BcstFramesRcvdOk);
1106 dr16(MacControlFramesRcvd);
1107 dr16(FrameTooLongErrors);
1108 dr16(InRangeLengthErrors);
1109 dr16(FramesCheckSeqErrors);
1110 dr16(FramesLostRxErrors);
1111 dr32(McstOctetXmtOk);
1112 dr32(BcstOctetXmtOk);
1113 dr32(McstFramesXmtdOk);
1114 dr32(FramesWDeferredXmt);
1115 dr32(LateCollisions);
1116 dr16(BcstFramesXmtdOk);
1117 dr16(MacControlFramesXmtd);
1118 dr16(FramesWEXDeferal);
1121 for (i = 0x100; i <= 0x150; i += 4)
1124 dr16(TxJumboFrames);
1125 dr16(RxJumboFrames);
1126 dr16(TCPCheckSumErrors);
1127 dr16(UDPCheckSumErrors);
1128 dr16(IPCheckSumErrors);
1133 clear_stats (struct net_device *dev)
1135 struct netdev_private *np = netdev_priv(dev);
1136 void __iomem *ioaddr = np->ioaddr;
1141 /* All statistics registers need to be acknowledged,
1142 else statistic overflow could cause problems */
1148 dr32(McstFramesRcvdOk);
1149 dr32(SingleColFrames);
1150 dr32(MultiColFrames);
1151 dr32(LateCollisions);
1152 /* detailed rx errors */
1153 dr16(FrameTooLongErrors);
1154 dr16(InRangeLengthErrors);
1155 dr16(FramesCheckSeqErrors);
1156 dr16(FramesLostRxErrors);
1158 /* detailed tx errors */
1159 dr16(FramesAbortXSColls);
1160 dr16(CarrierSenseErrors);
1162 /* Clear all other statistic register. */
1163 dr32(McstOctetXmtOk);
1164 dr16(BcstFramesXmtdOk);
1165 dr32(McstFramesXmtdOk);
1166 dr16(BcstFramesRcvdOk);
1167 dr16(MacControlFramesRcvd);
1168 dr32(McstOctetXmtOk);
1169 dr32(BcstOctetXmtOk);
1170 dr32(McstFramesXmtdOk);
1171 dr32(FramesWDeferredXmt);
1172 dr16(BcstFramesXmtdOk);
1173 dr16(MacControlFramesXmtd);
1174 dr16(FramesWEXDeferal);
1176 for (i = 0x100; i <= 0x150; i += 4)
1179 dr16(TxJumboFrames);
1180 dr16(RxJumboFrames);
1181 dr16(TCPCheckSumErrors);
1182 dr16(UDPCheckSumErrors);
1183 dr16(IPCheckSumErrors);
1188 set_multicast (struct net_device *dev)
1190 struct netdev_private *np = netdev_priv(dev);
1191 void __iomem *ioaddr = np->ioaddr;
1195 hash_table[0] = hash_table[1] = 0;
1196 /* RxFlowcontrol DA: 01-80-C2-00-00-01. Hash index=0x39 */
1197 hash_table[1] |= 0x02000000;
1198 if (dev->flags & IFF_PROMISC) {
1199 /* Receive all frames promiscuously. */
1200 rx_mode = ReceiveAllFrames;
1201 } else if ((dev->flags & IFF_ALLMULTI) ||
1202 (netdev_mc_count(dev) > multicast_filter_limit)) {
1203 /* Receive broadcast and multicast frames */
1204 rx_mode = ReceiveBroadcast | ReceiveMulticast | ReceiveUnicast;
1205 } else if (!netdev_mc_empty(dev)) {
1206 struct netdev_hw_addr *ha;
1207 /* Receive broadcast frames and multicast frames filtering
1210 ReceiveBroadcast | ReceiveMulticastHash | ReceiveUnicast;
1211 netdev_for_each_mc_addr(ha, dev) {
1213 int crc = ether_crc_le(ETH_ALEN, ha->addr);
1214 /* The inverted high significant 6 bits of CRC are
1215 used as an index to hashtable */
1216 for (bit = 0; bit < 6; bit++)
1217 if (crc & (1 << (31 - bit)))
1218 index |= (1 << bit);
1219 hash_table[index / 32] |= (1 << (index % 32));
1222 rx_mode = ReceiveBroadcast | ReceiveUnicast;
1225 /* ReceiveVLANMatch field in ReceiveMode */
1226 rx_mode |= ReceiveVLANMatch;
1229 dw32(HashTable0, hash_table[0]);
1230 dw32(HashTable1, hash_table[1]);
1231 dw16(ReceiveMode, rx_mode);
1234 static void rio_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1236 struct netdev_private *np = netdev_priv(dev);
1238 strlcpy(info->driver, "dl2k", sizeof(info->driver));
1239 strlcpy(info->bus_info, pci_name(np->pdev), sizeof(info->bus_info));
1242 static int rio_get_link_ksettings(struct net_device *dev,
1243 struct ethtool_link_ksettings *cmd)
1245 struct netdev_private *np = netdev_priv(dev);
1246 u32 supported, advertising;
1248 if (np->phy_media) {
1250 supported = SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1251 advertising = ADVERTISED_Autoneg | ADVERTISED_FIBRE;
1252 cmd->base.port = PORT_FIBRE;
1255 supported = SUPPORTED_10baseT_Half |
1256 SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Half
1257 | SUPPORTED_100baseT_Full | SUPPORTED_1000baseT_Full |
1258 SUPPORTED_Autoneg | SUPPORTED_MII;
1259 advertising = ADVERTISED_10baseT_Half |
1260 ADVERTISED_10baseT_Full | ADVERTISED_100baseT_Half |
1261 ADVERTISED_100baseT_Full | ADVERTISED_1000baseT_Full |
1262 ADVERTISED_Autoneg | ADVERTISED_MII;
1263 cmd->base.port = PORT_MII;
1265 if (np->link_status) {
1266 cmd->base.speed = np->speed;
1267 cmd->base.duplex = np->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
1269 cmd->base.speed = SPEED_UNKNOWN;
1270 cmd->base.duplex = DUPLEX_UNKNOWN;
1273 cmd->base.autoneg = AUTONEG_ENABLE;
1275 cmd->base.autoneg = AUTONEG_DISABLE;
1277 cmd->base.phy_address = np->phy_addr;
1279 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
1281 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
1287 static int rio_set_link_ksettings(struct net_device *dev,
1288 const struct ethtool_link_ksettings *cmd)
1290 struct netdev_private *np = netdev_priv(dev);
1291 u32 speed = cmd->base.speed;
1292 u8 duplex = cmd->base.duplex;
1294 netif_carrier_off(dev);
1295 if (cmd->base.autoneg == AUTONEG_ENABLE) {
1296 if (np->an_enable) {
1305 if (np->speed == 1000) {
1307 duplex = DUPLEX_FULL;
1308 printk("Warning!! Can't disable Auto negotiation in 1000Mbps, change to Manual 100Mbps, Full duplex.\n");
1313 np->full_duplex = (duplex == DUPLEX_FULL);
1317 np->full_duplex = (duplex == DUPLEX_FULL);
1319 case SPEED_1000: /* not supported */
1328 static u32 rio_get_link(struct net_device *dev)
1330 struct netdev_private *np = netdev_priv(dev);
1331 return np->link_status;
1334 static const struct ethtool_ops ethtool_ops = {
1335 .get_drvinfo = rio_get_drvinfo,
1336 .get_link = rio_get_link,
1337 .get_link_ksettings = rio_get_link_ksettings,
1338 .set_link_ksettings = rio_set_link_ksettings,
1342 rio_ioctl (struct net_device *dev, struct ifreq *rq, int cmd)
1345 struct netdev_private *np = netdev_priv(dev);
1346 struct mii_ioctl_data *miidata = if_mii(rq);
1348 phy_addr = np->phy_addr;
1351 miidata->phy_id = phy_addr;
1354 miidata->val_out = mii_read (dev, phy_addr, miidata->reg_num);
1357 if (!capable(CAP_NET_ADMIN))
1359 mii_write (dev, phy_addr, miidata->reg_num, miidata->val_in);
1367 #define EEP_READ 0x0200
1368 #define EEP_BUSY 0x8000
1369 /* Read the EEPROM word */
1370 /* We use I/O instruction to read/write eeprom to avoid fail on some machines */
1371 static int read_eeprom(struct netdev_private *np, int eep_addr)
1373 void __iomem *ioaddr = np->eeprom_addr;
1376 dw16(EepromCtrl, EEP_READ | (eep_addr & 0xff));
1378 if (!(dr16(EepromCtrl) & EEP_BUSY))
1379 return dr16(EepromData);
1384 enum phy_ctrl_bits {
1385 MII_READ = 0x00, MII_CLK = 0x01, MII_DATA1 = 0x02, MII_WRITE = 0x04,
1389 #define mii_delay() dr8(PhyCtrl)
1391 mii_sendbit (struct net_device *dev, u32 data)
1393 struct netdev_private *np = netdev_priv(dev);
1394 void __iomem *ioaddr = np->ioaddr;
1396 data = ((data) ? MII_DATA1 : 0) | (dr8(PhyCtrl) & 0xf8) | MII_WRITE;
1399 dw8(PhyCtrl, data | MII_CLK);
1404 mii_getbit (struct net_device *dev)
1406 struct netdev_private *np = netdev_priv(dev);
1407 void __iomem *ioaddr = np->ioaddr;
1410 data = (dr8(PhyCtrl) & 0xf8) | MII_READ;
1413 dw8(PhyCtrl, data | MII_CLK);
1415 return (dr8(PhyCtrl) >> 1) & 1;
1419 mii_send_bits (struct net_device *dev, u32 data, int len)
1423 for (i = len - 1; i >= 0; i--) {
1424 mii_sendbit (dev, data & (1 << i));
1429 mii_read (struct net_device *dev, int phy_addr, int reg_num)
1436 mii_send_bits (dev, 0xffffffff, 32);
1437 /* ST(2), OP(2), ADDR(5), REG#(5), TA(2), Data(16) total 32 bits */
1438 /* ST,OP = 0110'b for read operation */
1439 cmd = (0x06 << 10 | phy_addr << 5 | reg_num);
1440 mii_send_bits (dev, cmd, 14);
1442 if (mii_getbit (dev))
1445 for (i = 0; i < 16; i++) {
1446 retval |= mii_getbit (dev);
1451 return (retval >> 1) & 0xffff;
1457 mii_write (struct net_device *dev, int phy_addr, int reg_num, u16 data)
1462 mii_send_bits (dev, 0xffffffff, 32);
1463 /* ST(2), OP(2), ADDR(5), REG#(5), TA(2), Data(16) total 32 bits */
1464 /* ST,OP,AAAAA,RRRRR,TA = 0101xxxxxxxxxx10'b = 0x5002 for write */
1465 cmd = (0x5002 << 16) | (phy_addr << 23) | (reg_num << 18) | data;
1466 mii_send_bits (dev, cmd, 32);
1472 mii_wait_link (struct net_device *dev, int wait)
1476 struct netdev_private *np;
1478 np = netdev_priv(dev);
1479 phy_addr = np->phy_addr;
1482 bmsr = mii_read (dev, phy_addr, MII_BMSR);
1483 if (bmsr & BMSR_LSTATUS)
1486 } while (--wait > 0);
1490 mii_get_media (struct net_device *dev)
1497 struct netdev_private *np;
1499 np = netdev_priv(dev);
1500 phy_addr = np->phy_addr;
1502 bmsr = mii_read (dev, phy_addr, MII_BMSR);
1503 if (np->an_enable) {
1504 if (!(bmsr & BMSR_ANEGCOMPLETE)) {
1505 /* Auto-Negotiation not completed */
1508 negotiate = mii_read (dev, phy_addr, MII_ADVERTISE) &
1509 mii_read (dev, phy_addr, MII_LPA);
1510 mscr = mii_read (dev, phy_addr, MII_CTRL1000);
1511 mssr = mii_read (dev, phy_addr, MII_STAT1000);
1512 if (mscr & ADVERTISE_1000FULL && mssr & LPA_1000FULL) {
1514 np->full_duplex = 1;
1515 printk (KERN_INFO "Auto 1000 Mbps, Full duplex\n");
1516 } else if (mscr & ADVERTISE_1000HALF && mssr & LPA_1000HALF) {
1518 np->full_duplex = 0;
1519 printk (KERN_INFO "Auto 1000 Mbps, Half duplex\n");
1520 } else if (negotiate & ADVERTISE_100FULL) {
1522 np->full_duplex = 1;
1523 printk (KERN_INFO "Auto 100 Mbps, Full duplex\n");
1524 } else if (negotiate & ADVERTISE_100HALF) {
1526 np->full_duplex = 0;
1527 printk (KERN_INFO "Auto 100 Mbps, Half duplex\n");
1528 } else if (negotiate & ADVERTISE_10FULL) {
1530 np->full_duplex = 1;
1531 printk (KERN_INFO "Auto 10 Mbps, Full duplex\n");
1532 } else if (negotiate & ADVERTISE_10HALF) {
1534 np->full_duplex = 0;
1535 printk (KERN_INFO "Auto 10 Mbps, Half duplex\n");
1537 if (negotiate & ADVERTISE_PAUSE_CAP) {
1540 } else if (negotiate & ADVERTISE_PAUSE_ASYM) {
1544 /* else tx_flow, rx_flow = user select */
1546 __u16 bmcr = mii_read (dev, phy_addr, MII_BMCR);
1547 switch (bmcr & (BMCR_SPEED100 | BMCR_SPEED1000)) {
1548 case BMCR_SPEED1000:
1549 printk (KERN_INFO "Operating at 1000 Mbps, ");
1552 printk (KERN_INFO "Operating at 100 Mbps, ");
1555 printk (KERN_INFO "Operating at 10 Mbps, ");
1557 if (bmcr & BMCR_FULLDPLX) {
1558 printk (KERN_CONT "Full duplex\n");
1560 printk (KERN_CONT "Half duplex\n");
1564 printk(KERN_INFO "Enable Tx Flow Control\n");
1566 printk(KERN_INFO "Disable Tx Flow Control\n");
1568 printk(KERN_INFO "Enable Rx Flow Control\n");
1570 printk(KERN_INFO "Disable Rx Flow Control\n");
1576 mii_set_media (struct net_device *dev)
1583 struct netdev_private *np;
1584 np = netdev_priv(dev);
1585 phy_addr = np->phy_addr;
1587 /* Does user set speed? */
1588 if (np->an_enable) {
1589 /* Advertise capabilities */
1590 bmsr = mii_read (dev, phy_addr, MII_BMSR);
1591 anar = mii_read (dev, phy_addr, MII_ADVERTISE) &
1592 ~(ADVERTISE_100FULL | ADVERTISE_10FULL |
1593 ADVERTISE_100HALF | ADVERTISE_10HALF |
1594 ADVERTISE_100BASE4);
1595 if (bmsr & BMSR_100FULL)
1596 anar |= ADVERTISE_100FULL;
1597 if (bmsr & BMSR_100HALF)
1598 anar |= ADVERTISE_100HALF;
1599 if (bmsr & BMSR_100BASE4)
1600 anar |= ADVERTISE_100BASE4;
1601 if (bmsr & BMSR_10FULL)
1602 anar |= ADVERTISE_10FULL;
1603 if (bmsr & BMSR_10HALF)
1604 anar |= ADVERTISE_10HALF;
1605 anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1606 mii_write (dev, phy_addr, MII_ADVERTISE, anar);
1608 /* Enable Auto crossover */
1609 pscr = mii_read (dev, phy_addr, MII_PHY_SCR);
1610 pscr |= 3 << 5; /* 11'b */
1611 mii_write (dev, phy_addr, MII_PHY_SCR, pscr);
1613 /* Soft reset PHY */
1614 mii_write (dev, phy_addr, MII_BMCR, BMCR_RESET);
1615 bmcr = BMCR_ANENABLE | BMCR_ANRESTART | BMCR_RESET;
1616 mii_write (dev, phy_addr, MII_BMCR, bmcr);
1619 /* Force speed setting */
1620 /* 1) Disable Auto crossover */
1621 pscr = mii_read (dev, phy_addr, MII_PHY_SCR);
1623 mii_write (dev, phy_addr, MII_PHY_SCR, pscr);
1626 bmcr = mii_read (dev, phy_addr, MII_BMCR);
1628 mii_write (dev, phy_addr, MII_BMCR, bmcr);
1631 bmcr = 0x1940; /* must be 0x1940 */
1632 mii_write (dev, phy_addr, MII_BMCR, bmcr);
1633 mdelay (100); /* wait a certain time */
1635 /* 4) Advertise nothing */
1636 mii_write (dev, phy_addr, MII_ADVERTISE, 0);
1638 /* 5) Set media and Power Up */
1640 if (np->speed == 100) {
1641 bmcr |= BMCR_SPEED100;
1642 printk (KERN_INFO "Manual 100 Mbps, ");
1643 } else if (np->speed == 10) {
1644 printk (KERN_INFO "Manual 10 Mbps, ");
1646 if (np->full_duplex) {
1647 bmcr |= BMCR_FULLDPLX;
1648 printk (KERN_CONT "Full duplex\n");
1650 printk (KERN_CONT "Half duplex\n");
1653 /* Set 1000BaseT Master/Slave setting */
1654 mscr = mii_read (dev, phy_addr, MII_CTRL1000);
1655 mscr |= MII_MSCR_CFG_ENABLE;
1656 mscr &= ~MII_MSCR_CFG_VALUE = 0;
1658 mii_write (dev, phy_addr, MII_BMCR, bmcr);
1665 mii_get_media_pcs (struct net_device *dev)
1670 struct netdev_private *np;
1672 np = netdev_priv(dev);
1673 phy_addr = np->phy_addr;
1675 bmsr = mii_read (dev, phy_addr, PCS_BMSR);
1676 if (np->an_enable) {
1677 if (!(bmsr & BMSR_ANEGCOMPLETE)) {
1678 /* Auto-Negotiation not completed */
1681 negotiate = mii_read (dev, phy_addr, PCS_ANAR) &
1682 mii_read (dev, phy_addr, PCS_ANLPAR);
1684 if (negotiate & PCS_ANAR_FULL_DUPLEX) {
1685 printk (KERN_INFO "Auto 1000 Mbps, Full duplex\n");
1686 np->full_duplex = 1;
1688 printk (KERN_INFO "Auto 1000 Mbps, half duplex\n");
1689 np->full_duplex = 0;
1691 if (negotiate & PCS_ANAR_PAUSE) {
1694 } else if (negotiate & PCS_ANAR_ASYMMETRIC) {
1698 /* else tx_flow, rx_flow = user select */
1700 __u16 bmcr = mii_read (dev, phy_addr, PCS_BMCR);
1701 printk (KERN_INFO "Operating at 1000 Mbps, ");
1702 if (bmcr & BMCR_FULLDPLX) {
1703 printk (KERN_CONT "Full duplex\n");
1705 printk (KERN_CONT "Half duplex\n");
1709 printk(KERN_INFO "Enable Tx Flow Control\n");
1711 printk(KERN_INFO "Disable Tx Flow Control\n");
1713 printk(KERN_INFO "Enable Rx Flow Control\n");
1715 printk(KERN_INFO "Disable Rx Flow Control\n");
1721 mii_set_media_pcs (struct net_device *dev)
1727 struct netdev_private *np;
1728 np = netdev_priv(dev);
1729 phy_addr = np->phy_addr;
1731 /* Auto-Negotiation? */
1732 if (np->an_enable) {
1733 /* Advertise capabilities */
1734 esr = mii_read (dev, phy_addr, PCS_ESR);
1735 anar = mii_read (dev, phy_addr, MII_ADVERTISE) &
1736 ~PCS_ANAR_HALF_DUPLEX &
1737 ~PCS_ANAR_FULL_DUPLEX;
1738 if (esr & (MII_ESR_1000BT_HD | MII_ESR_1000BX_HD))
1739 anar |= PCS_ANAR_HALF_DUPLEX;
1740 if (esr & (MII_ESR_1000BT_FD | MII_ESR_1000BX_FD))
1741 anar |= PCS_ANAR_FULL_DUPLEX;
1742 anar |= PCS_ANAR_PAUSE | PCS_ANAR_ASYMMETRIC;
1743 mii_write (dev, phy_addr, MII_ADVERTISE, anar);
1745 /* Soft reset PHY */
1746 mii_write (dev, phy_addr, MII_BMCR, BMCR_RESET);
1747 bmcr = BMCR_ANENABLE | BMCR_ANRESTART | BMCR_RESET;
1748 mii_write (dev, phy_addr, MII_BMCR, bmcr);
1751 /* Force speed setting */
1754 mii_write (dev, phy_addr, MII_BMCR, bmcr);
1756 if (np->full_duplex) {
1757 bmcr = BMCR_FULLDPLX;
1758 printk (KERN_INFO "Manual full duplex\n");
1761 printk (KERN_INFO "Manual half duplex\n");
1763 mii_write (dev, phy_addr, MII_BMCR, bmcr);
1766 /* Advertise nothing */
1767 mii_write (dev, phy_addr, MII_ADVERTISE, 0);
1774 rio_close (struct net_device *dev)
1776 struct netdev_private *np = netdev_priv(dev);
1777 struct pci_dev *pdev = np->pdev;
1779 netif_stop_queue (dev);
1783 free_irq(pdev->irq, dev);
1784 del_timer_sync (&np->timer);
1792 rio_remove1 (struct pci_dev *pdev)
1794 struct net_device *dev = pci_get_drvdata (pdev);
1797 struct netdev_private *np = netdev_priv(dev);
1799 unregister_netdev (dev);
1800 pci_free_consistent (pdev, RX_TOTAL_SIZE, np->rx_ring,
1802 pci_free_consistent (pdev, TX_TOTAL_SIZE, np->tx_ring,
1805 pci_iounmap(pdev, np->ioaddr);
1807 pci_iounmap(pdev, np->eeprom_addr);
1809 pci_release_regions (pdev);
1810 pci_disable_device (pdev);
1814 #ifdef CONFIG_PM_SLEEP
1815 static int rio_suspend(struct device *device)
1817 struct net_device *dev = dev_get_drvdata(device);
1818 struct netdev_private *np = netdev_priv(dev);
1820 if (!netif_running(dev))
1823 netif_device_detach(dev);
1824 del_timer_sync(&np->timer);
1830 static int rio_resume(struct device *device)
1832 struct net_device *dev = dev_get_drvdata(device);
1833 struct netdev_private *np = netdev_priv(dev);
1835 if (!netif_running(dev))
1840 np->timer.expires = jiffies + 1 * HZ;
1841 add_timer(&np->timer);
1842 netif_device_attach(dev);
1843 dl2k_enable_int(np);
1848 static SIMPLE_DEV_PM_OPS(rio_pm_ops, rio_suspend, rio_resume);
1849 #define RIO_PM_OPS (&rio_pm_ops)
1853 #define RIO_PM_OPS NULL
1855 #endif /* CONFIG_PM_SLEEP */
1857 static struct pci_driver rio_driver = {
1859 .id_table = rio_pci_tbl,
1860 .probe = rio_probe1,
1861 .remove = rio_remove1,
1862 .driver.pm = RIO_PM_OPS,
1865 module_pci_driver(rio_driver);
1867 /* Read Documentation/networking/device_drivers/ethernet/dlink/dl2k.rst. */