2 * Copyright 2019 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
27 static int amdgpu_umc_convert_error_address(struct amdgpu_device *adev,
28 struct ras_err_data *err_data, uint64_t err_addr,
29 uint32_t ch_inst, uint32_t umc_inst)
31 switch (adev->ip_versions[UMC_HWIP][0]) {
32 case IP_VERSION(6, 7, 0):
33 umc_v6_7_convert_error_address(adev,
34 err_data, err_addr, ch_inst, umc_inst);
38 "UMC address to Physical address translation is not supported\n");
39 return AMDGPU_RAS_FAIL;
42 return AMDGPU_RAS_SUCCESS;
45 int amdgpu_umc_page_retirement_mca(struct amdgpu_device *adev,
46 uint64_t err_addr, uint32_t ch_inst, uint32_t umc_inst)
48 struct ras_err_data err_data = {0, 0, 0, NULL};
49 int ret = AMDGPU_RAS_FAIL;
52 kcalloc(adev->umc.max_ras_err_cnt_per_query,
53 sizeof(struct eeprom_table_record), GFP_KERNEL);
54 if (!err_data.err_addr) {
56 "Failed to alloc memory for umc error record in MCA notifier!\n");
57 return AMDGPU_RAS_FAIL;
61 * Translate UMC channel address to Physical address
63 ret = amdgpu_umc_convert_error_address(adev, &err_data, err_addr,
68 if (amdgpu_bad_page_threshold != 0) {
69 amdgpu_ras_add_bad_pages(adev, err_data.err_addr,
70 err_data.err_addr_cnt);
71 amdgpu_ras_save_bad_pages(adev, NULL);
75 kfree(err_data.err_addr);
79 static int amdgpu_umc_do_page_retirement(struct amdgpu_device *adev,
80 void *ras_error_status,
81 struct amdgpu_iv_entry *entry,
84 struct ras_err_data *err_data = (struct ras_err_data *)ras_error_status;
85 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
88 kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
89 ret = amdgpu_dpm_get_ecc_info(adev, (void *)&(con->umc_ecc));
90 if (ret == -EOPNOTSUPP) {
91 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
92 adev->umc.ras->ras_block.hw_ops->query_ras_error_count)
93 adev->umc.ras->ras_block.hw_ops->query_ras_error_count(adev, ras_error_status);
95 if (adev->umc.ras && adev->umc.ras->ras_block.hw_ops &&
96 adev->umc.ras->ras_block.hw_ops->query_ras_error_address &&
97 adev->umc.max_ras_err_cnt_per_query) {
99 kcalloc(adev->umc.max_ras_err_cnt_per_query,
100 sizeof(struct eeprom_table_record), GFP_KERNEL);
102 /* still call query_ras_error_address to clear error status
103 * even NOMEM error is encountered
105 if(!err_data->err_addr)
106 dev_warn(adev->dev, "Failed to alloc memory for "
107 "umc error address record!\n");
109 /* umc query_ras_error_address is also responsible for clearing
112 adev->umc.ras->ras_block.hw_ops->query_ras_error_address(adev, ras_error_status);
116 adev->umc.ras->ecc_info_query_ras_error_count)
117 adev->umc.ras->ecc_info_query_ras_error_count(adev, ras_error_status);
120 adev->umc.ras->ecc_info_query_ras_error_address &&
121 adev->umc.max_ras_err_cnt_per_query) {
123 kcalloc(adev->umc.max_ras_err_cnt_per_query,
124 sizeof(struct eeprom_table_record), GFP_KERNEL);
126 /* still call query_ras_error_address to clear error status
127 * even NOMEM error is encountered
129 if(!err_data->err_addr)
130 dev_warn(adev->dev, "Failed to alloc memory for "
131 "umc error address record!\n");
133 /* umc query_ras_error_address is also responsible for clearing
136 adev->umc.ras->ecc_info_query_ras_error_address(adev, ras_error_status);
140 /* only uncorrectable error needs gpu reset */
141 if (err_data->ue_count) {
142 dev_info(adev->dev, "%ld uncorrectable hardware errors "
143 "detected in UMC block\n",
146 if ((amdgpu_bad_page_threshold != 0) &&
147 err_data->err_addr_cnt) {
148 amdgpu_ras_add_bad_pages(adev, err_data->err_addr,
149 err_data->err_addr_cnt);
150 amdgpu_ras_save_bad_pages(adev, &(err_data->ue_count));
152 amdgpu_dpm_send_hbm_bad_pages_num(adev, con->eeprom_control.ras_num_recs);
154 if (con->update_channel_flag == true) {
155 amdgpu_dpm_send_hbm_bad_channel_flag(adev, con->eeprom_control.bad_channel_bitmap);
156 con->update_channel_flag = false;
161 amdgpu_ras_reset_gpu(adev);
164 kfree(err_data->err_addr);
165 return AMDGPU_RAS_SUCCESS;
168 int amdgpu_umc_poison_handler(struct amdgpu_device *adev, bool reset)
170 int ret = AMDGPU_RAS_SUCCESS;
172 if (!amdgpu_sriov_vf(adev)) {
173 if (!adev->gmc.xgmi.connected_to_cpu) {
174 struct ras_err_data err_data = {0, 0, 0, NULL};
175 struct ras_common_if head = {
176 .block = AMDGPU_RAS_BLOCK__UMC,
178 struct ras_manager *obj = amdgpu_ras_find_obj(adev, &head);
180 ret = amdgpu_umc_do_page_retirement(adev, &err_data, NULL, reset);
182 if (ret == AMDGPU_RAS_SUCCESS && obj) {
183 obj->err_data.ue_count += err_data.ue_count;
184 obj->err_data.ce_count += err_data.ce_count;
187 /* MCA poison handler is only responsible for GPU reset,
188 * let MCA notifier do page retirement.
190 kgd2kfd_set_sram_ecc_flag(adev->kfd.dev);
191 amdgpu_ras_reset_gpu(adev);
194 if (adev->virt.ops && adev->virt.ops->ras_poison_handler)
195 adev->virt.ops->ras_poison_handler(adev);
198 "No ras_poison_handler interface in SRIOV!\n");
204 int amdgpu_umc_process_ras_data_cb(struct amdgpu_device *adev,
205 void *ras_error_status,
206 struct amdgpu_iv_entry *entry)
208 return amdgpu_umc_do_page_retirement(adev, ras_error_status, entry, true);
211 int amdgpu_umc_ras_sw_init(struct amdgpu_device *adev)
214 struct amdgpu_umc_ras *ras;
221 err = amdgpu_ras_register_ras_block(adev, &ras->ras_block);
223 dev_err(adev->dev, "Failed to register umc ras block!\n");
227 strcpy(adev->umc.ras->ras_block.ras_comm.name, "umc");
228 ras->ras_block.ras_comm.block = AMDGPU_RAS_BLOCK__UMC;
229 ras->ras_block.ras_comm.type = AMDGPU_RAS_ERROR__MULTI_UNCORRECTABLE;
230 adev->umc.ras_if = &ras->ras_block.ras_comm;
232 if (!ras->ras_block.ras_late_init)
233 ras->ras_block.ras_late_init = amdgpu_umc_ras_late_init;
235 if (!ras->ras_block.ras_cb)
236 ras->ras_block.ras_cb = amdgpu_umc_process_ras_data_cb;
241 int amdgpu_umc_ras_late_init(struct amdgpu_device *adev, struct ras_common_if *ras_block)
245 r = amdgpu_ras_block_late_init(adev, ras_block);
249 if (amdgpu_ras_is_supported(adev, ras_block->block)) {
250 r = amdgpu_irq_get(adev, &adev->gmc.ecc_irq, 0);
255 /* ras init of specific umc version */
257 adev->umc.ras->err_cnt_init)
258 adev->umc.ras->err_cnt_init(adev);
263 amdgpu_ras_block_late_fini(adev, ras_block);
267 int amdgpu_umc_process_ecc_irq(struct amdgpu_device *adev,
268 struct amdgpu_irq_src *source,
269 struct amdgpu_iv_entry *entry)
271 struct ras_common_if *ras_if = adev->umc.ras_if;
272 struct ras_dispatch_if ih_data = {
279 ih_data.head = *ras_if;
281 amdgpu_ras_interrupt_dispatch(adev, &ih_data);
285 void amdgpu_umc_fill_error_record(struct ras_err_data *err_data,
287 uint64_t retired_page,
288 uint32_t channel_index,
291 struct eeprom_table_record *err_rec =
292 &err_data->err_addr[err_data->err_addr_cnt];
294 err_rec->address = err_addr;
295 /* page frame address is saved */
296 err_rec->retired_page = retired_page >> AMDGPU_GPU_PAGE_SHIFT;
297 err_rec->ts = (uint64_t)ktime_get_real_seconds();
298 err_rec->err_type = AMDGPU_RAS_EEPROM_ERR_NON_RECOVERABLE;
300 err_rec->mem_channel = channel_index;
301 err_rec->mcumc_id = umc_inst;
303 err_data->err_addr_cnt++;
306 int amdgpu_umc_loop_channels(struct amdgpu_device *adev,
307 umc_func func, void *data)
309 uint32_t node_inst = 0;
310 uint32_t umc_inst = 0;
311 uint32_t ch_inst = 0;
314 if (adev->umc.node_inst_num) {
315 LOOP_UMC_EACH_NODE_INST_AND_CH(node_inst, umc_inst, ch_inst) {
316 ret = func(adev, node_inst, umc_inst, ch_inst, data);
318 dev_err(adev->dev, "Node %d umc %d ch %d func returns %d\n",
319 node_inst, umc_inst, ch_inst, ret);
324 LOOP_UMC_INST_AND_CH(umc_inst, ch_inst) {
325 ret = func(adev, 0, umc_inst, ch_inst, data);
327 dev_err(adev->dev, "Umc %d ch %d func returns %d\n",
328 umc_inst, ch_inst, ret);