2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
30 #include <drm/amdgpu_drm.h>
31 #include "amdgpu_sched.h"
32 #include "amdgpu_uvd.h"
33 #include "amdgpu_vce.h"
35 #include <linux/vga_switcheroo.h>
36 #include <linux/slab.h>
37 #include <linux/pm_runtime.h>
38 #include "amdgpu_amdkfd.h"
41 * amdgpu_driver_unload_kms - Main unload function for KMS.
43 * @dev: drm dev pointer
45 * This is the main unload function for KMS (all asics).
46 * Returns 0 on success.
48 void amdgpu_driver_unload_kms(struct drm_device *dev)
50 struct amdgpu_device *adev = dev->dev_private;
55 if (adev->rmmio == NULL)
58 if (amdgpu_sriov_vf(adev))
59 amdgpu_virt_request_full_gpu(adev, false);
61 if (amdgpu_device_is_px(dev)) {
62 pm_runtime_get_sync(dev->dev);
63 pm_runtime_forbid(dev->dev);
66 amdgpu_acpi_fini(adev);
68 amdgpu_device_fini(adev);
72 dev->dev_private = NULL;
76 * amdgpu_driver_load_kms - Main load function for KMS.
78 * @dev: drm dev pointer
79 * @flags: device flags
81 * This is the main load function for KMS (all asics).
82 * Returns 0 on success, error on failure.
84 int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
86 struct amdgpu_device *adev;
89 #ifdef CONFIG_DRM_AMDGPU_SI
90 if (!amdgpu_si_support) {
91 switch (flags & AMD_ASIC_MASK) {
98 "SI support provided by radeon.\n");
100 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
106 #ifdef CONFIG_DRM_AMDGPU_CIK
107 if (!amdgpu_cik_support) {
108 switch (flags & AMD_ASIC_MASK) {
115 "CIK support provided by radeon.\n");
117 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
124 adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
128 dev->dev_private = (void *)adev;
130 if ((amdgpu_runtime_pm != 0) &&
132 (amdgpu_is_atpx_hybrid() ||
133 amdgpu_has_atpx_dgpu_power_cntl()) &&
134 ((flags & AMD_IS_APU) == 0) &&
135 !pci_is_thunderbolt_attached(dev->pdev))
138 /* amdgpu_device_init should report only fatal error
139 * like memory allocation failure or iomapping failure,
140 * or memory manager initialization failure, it must
141 * properly initialize the GPU MC controller and permit
144 r = amdgpu_device_init(adev, dev, dev->pdev, flags);
146 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
150 /* Call ACPI methods: require modeset init
151 * but failure is not fatal
154 acpi_status = amdgpu_acpi_init(adev);
156 dev_dbg(&dev->pdev->dev,
157 "Error during ACPI methods call\n");
160 if (amdgpu_device_is_px(dev)) {
161 pm_runtime_use_autosuspend(dev->dev);
162 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
163 pm_runtime_set_active(dev->dev);
164 pm_runtime_allow(dev->dev);
165 pm_runtime_mark_last_busy(dev->dev);
166 pm_runtime_put_autosuspend(dev->dev);
171 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
172 if (adev->rmmio && amdgpu_device_is_px(dev))
173 pm_runtime_put_noidle(dev->dev);
174 amdgpu_driver_unload_kms(dev);
180 static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
181 struct drm_amdgpu_query_fw *query_fw,
182 struct amdgpu_device *adev)
184 switch (query_fw->fw_type) {
185 case AMDGPU_INFO_FW_VCE:
186 fw_info->ver = adev->vce.fw_version;
187 fw_info->feature = adev->vce.fb_version;
189 case AMDGPU_INFO_FW_UVD:
190 fw_info->ver = adev->uvd.fw_version;
191 fw_info->feature = 0;
193 case AMDGPU_INFO_FW_GMC:
194 fw_info->ver = adev->gmc.fw_version;
195 fw_info->feature = 0;
197 case AMDGPU_INFO_FW_GFX_ME:
198 fw_info->ver = adev->gfx.me_fw_version;
199 fw_info->feature = adev->gfx.me_feature_version;
201 case AMDGPU_INFO_FW_GFX_PFP:
202 fw_info->ver = adev->gfx.pfp_fw_version;
203 fw_info->feature = adev->gfx.pfp_feature_version;
205 case AMDGPU_INFO_FW_GFX_CE:
206 fw_info->ver = adev->gfx.ce_fw_version;
207 fw_info->feature = adev->gfx.ce_feature_version;
209 case AMDGPU_INFO_FW_GFX_RLC:
210 fw_info->ver = adev->gfx.rlc_fw_version;
211 fw_info->feature = adev->gfx.rlc_feature_version;
213 case AMDGPU_INFO_FW_GFX_MEC:
214 if (query_fw->index == 0) {
215 fw_info->ver = adev->gfx.mec_fw_version;
216 fw_info->feature = adev->gfx.mec_feature_version;
217 } else if (query_fw->index == 1) {
218 fw_info->ver = adev->gfx.mec2_fw_version;
219 fw_info->feature = adev->gfx.mec2_feature_version;
223 case AMDGPU_INFO_FW_SMC:
224 fw_info->ver = adev->pm.fw_version;
225 fw_info->feature = 0;
227 case AMDGPU_INFO_FW_SDMA:
228 if (query_fw->index >= adev->sdma.num_instances)
230 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
231 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
233 case AMDGPU_INFO_FW_SOS:
234 fw_info->ver = adev->psp.sos_fw_version;
235 fw_info->feature = adev->psp.sos_feature_version;
237 case AMDGPU_INFO_FW_ASD:
238 fw_info->ver = adev->psp.asd_fw_version;
239 fw_info->feature = adev->psp.asd_feature_version;
248 * Userspace get information ioctl
251 * amdgpu_info_ioctl - answer a device specific request.
253 * @adev: amdgpu device pointer
254 * @data: request object
257 * This function is used to pass device specific parameters to the userspace
258 * drivers. Examples include: pci device id, pipeline parms, tiling params,
260 * Returns 0 on success, -EINVAL on failure.
262 static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
264 struct amdgpu_device *adev = dev->dev_private;
265 struct drm_amdgpu_info *info = data;
266 struct amdgpu_mode_info *minfo = &adev->mode_info;
267 void __user *out = (void __user *)(uintptr_t)info->return_pointer;
268 uint32_t size = info->return_size;
269 struct drm_crtc *crtc;
273 int ui32_size = sizeof(ui32);
275 if (!info->return_size || !info->return_pointer)
278 switch (info->query) {
279 case AMDGPU_INFO_ACCEL_WORKING:
280 ui32 = adev->accel_working;
281 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
282 case AMDGPU_INFO_CRTC_FROM_ID:
283 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
284 crtc = (struct drm_crtc *)minfo->crtcs[i];
285 if (crtc && crtc->base.id == info->mode_crtc.id) {
286 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
287 ui32 = amdgpu_crtc->crtc_id;
293 DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
296 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
297 case AMDGPU_INFO_HW_IP_INFO: {
298 struct drm_amdgpu_info_hw_ip ip = {};
299 enum amd_ip_block_type type;
300 uint32_t ring_mask = 0;
301 uint32_t ib_start_alignment = 0;
302 uint32_t ib_size_alignment = 0;
304 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
307 switch (info->query_hw_ip.type) {
308 case AMDGPU_HW_IP_GFX:
309 type = AMD_IP_BLOCK_TYPE_GFX;
310 for (i = 0; i < adev->gfx.num_gfx_rings; i++)
311 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
312 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
313 ib_size_alignment = 8;
315 case AMDGPU_HW_IP_COMPUTE:
316 type = AMD_IP_BLOCK_TYPE_GFX;
317 for (i = 0; i < adev->gfx.num_compute_rings; i++)
318 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
319 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
320 ib_size_alignment = 8;
322 case AMDGPU_HW_IP_DMA:
323 type = AMD_IP_BLOCK_TYPE_SDMA;
324 for (i = 0; i < adev->sdma.num_instances; i++)
325 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
326 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
327 ib_size_alignment = 1;
329 case AMDGPU_HW_IP_UVD:
330 type = AMD_IP_BLOCK_TYPE_UVD;
331 ring_mask = adev->uvd.ring.ready ? 1 : 0;
332 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
333 ib_size_alignment = 16;
335 case AMDGPU_HW_IP_VCE:
336 type = AMD_IP_BLOCK_TYPE_VCE;
337 for (i = 0; i < adev->vce.num_rings; i++)
338 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
339 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
340 ib_size_alignment = 1;
342 case AMDGPU_HW_IP_UVD_ENC:
343 type = AMD_IP_BLOCK_TYPE_UVD;
344 for (i = 0; i < adev->uvd.num_enc_rings; i++)
345 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
346 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
347 ib_size_alignment = 1;
349 case AMDGPU_HW_IP_VCN_DEC:
350 type = AMD_IP_BLOCK_TYPE_VCN;
351 ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
352 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
353 ib_size_alignment = 16;
355 case AMDGPU_HW_IP_VCN_ENC:
356 type = AMD_IP_BLOCK_TYPE_VCN;
357 for (i = 0; i < adev->vcn.num_enc_rings; i++)
358 ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
359 ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
360 ib_size_alignment = 1;
366 for (i = 0; i < adev->num_ip_blocks; i++) {
367 if (adev->ip_blocks[i].version->type == type &&
368 adev->ip_blocks[i].status.valid) {
369 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
370 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
371 ip.capabilities_flags = 0;
372 ip.available_rings = ring_mask;
373 ip.ib_start_alignment = ib_start_alignment;
374 ip.ib_size_alignment = ib_size_alignment;
378 return copy_to_user(out, &ip,
379 min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
381 case AMDGPU_INFO_HW_IP_COUNT: {
382 enum amd_ip_block_type type;
385 switch (info->query_hw_ip.type) {
386 case AMDGPU_HW_IP_GFX:
387 type = AMD_IP_BLOCK_TYPE_GFX;
389 case AMDGPU_HW_IP_COMPUTE:
390 type = AMD_IP_BLOCK_TYPE_GFX;
392 case AMDGPU_HW_IP_DMA:
393 type = AMD_IP_BLOCK_TYPE_SDMA;
395 case AMDGPU_HW_IP_UVD:
396 type = AMD_IP_BLOCK_TYPE_UVD;
398 case AMDGPU_HW_IP_VCE:
399 type = AMD_IP_BLOCK_TYPE_VCE;
401 case AMDGPU_HW_IP_UVD_ENC:
402 type = AMD_IP_BLOCK_TYPE_UVD;
404 case AMDGPU_HW_IP_VCN_DEC:
405 case AMDGPU_HW_IP_VCN_ENC:
406 type = AMD_IP_BLOCK_TYPE_VCN;
412 for (i = 0; i < adev->num_ip_blocks; i++)
413 if (adev->ip_blocks[i].version->type == type &&
414 adev->ip_blocks[i].status.valid &&
415 count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
418 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
420 case AMDGPU_INFO_TIMESTAMP:
421 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
422 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
423 case AMDGPU_INFO_FW_VERSION: {
424 struct drm_amdgpu_info_firmware fw_info;
427 /* We only support one instance of each IP block right now. */
428 if (info->query_fw.ip_instance != 0)
431 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
435 return copy_to_user(out, &fw_info,
436 min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
438 case AMDGPU_INFO_NUM_BYTES_MOVED:
439 ui64 = atomic64_read(&adev->num_bytes_moved);
440 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
441 case AMDGPU_INFO_NUM_EVICTIONS:
442 ui64 = atomic64_read(&adev->num_evictions);
443 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
444 case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
445 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
446 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
447 case AMDGPU_INFO_VRAM_USAGE:
448 ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
449 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
450 case AMDGPU_INFO_VIS_VRAM_USAGE:
451 ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
452 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
453 case AMDGPU_INFO_GTT_USAGE:
454 ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
455 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
456 case AMDGPU_INFO_GDS_CONFIG: {
457 struct drm_amdgpu_info_gds gds_info;
459 memset(&gds_info, 0, sizeof(gds_info));
460 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
461 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
462 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
463 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
464 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
465 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
466 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
467 return copy_to_user(out, &gds_info,
468 min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
470 case AMDGPU_INFO_VRAM_GTT: {
471 struct drm_amdgpu_info_vram_gtt vram_gtt;
473 vram_gtt.vram_size = adev->gmc.real_vram_size;
474 vram_gtt.vram_size -= adev->vram_pin_size;
475 vram_gtt.vram_cpu_accessible_size = adev->gmc.visible_vram_size;
476 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
477 vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
478 vram_gtt.gtt_size *= PAGE_SIZE;
479 vram_gtt.gtt_size -= adev->gart_pin_size;
480 return copy_to_user(out, &vram_gtt,
481 min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
483 case AMDGPU_INFO_MEMORY: {
484 struct drm_amdgpu_memory_info mem;
486 memset(&mem, 0, sizeof(mem));
487 mem.vram.total_heap_size = adev->gmc.real_vram_size;
488 mem.vram.usable_heap_size =
489 adev->gmc.real_vram_size - adev->vram_pin_size;
490 mem.vram.heap_usage =
491 amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
492 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
494 mem.cpu_accessible_vram.total_heap_size =
495 adev->gmc.visible_vram_size;
496 mem.cpu_accessible_vram.usable_heap_size =
497 adev->gmc.visible_vram_size -
498 (adev->vram_pin_size - adev->invisible_pin_size);
499 mem.cpu_accessible_vram.heap_usage =
500 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
501 mem.cpu_accessible_vram.max_allocation =
502 mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
504 mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
505 mem.gtt.total_heap_size *= PAGE_SIZE;
506 mem.gtt.usable_heap_size = mem.gtt.total_heap_size
507 - adev->gart_pin_size;
509 amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
510 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
512 return copy_to_user(out, &mem,
513 min((size_t)size, sizeof(mem)))
516 case AMDGPU_INFO_READ_MMR_REG: {
517 unsigned n, alloc_size;
519 unsigned se_num = (info->read_mmr_reg.instance >>
520 AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
521 AMDGPU_INFO_MMR_SE_INDEX_MASK;
522 unsigned sh_num = (info->read_mmr_reg.instance >>
523 AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
524 AMDGPU_INFO_MMR_SH_INDEX_MASK;
526 /* set full masks if the userspace set all bits
527 * in the bitfields */
528 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
530 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
533 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
536 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
538 for (i = 0; i < info->read_mmr_reg.count; i++)
539 if (amdgpu_asic_read_register(adev, se_num, sh_num,
540 info->read_mmr_reg.dword_offset + i,
542 DRM_DEBUG_KMS("unallowed offset %#x\n",
543 info->read_mmr_reg.dword_offset + i);
547 n = copy_to_user(out, regs, min(size, alloc_size));
549 return n ? -EFAULT : 0;
551 case AMDGPU_INFO_DEV_INFO: {
552 struct drm_amdgpu_info_device dev_info = {};
555 dev_info.device_id = dev->pdev->device;
556 dev_info.chip_rev = adev->rev_id;
557 dev_info.external_rev = adev->external_rev_id;
558 dev_info.pci_rev = dev->pdev->revision;
559 dev_info.family = adev->family;
560 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
561 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
562 /* return all clocks in KHz */
563 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
564 if (adev->pm.dpm_enabled) {
565 dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
566 dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
568 dev_info.max_engine_clock = adev->clock.default_sclk * 10;
569 dev_info.max_memory_clock = adev->clock.default_mclk * 10;
571 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
572 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
573 adev->gfx.config.max_shader_engines;
574 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
576 dev_info.ids_flags = 0;
577 if (adev->flags & AMD_IS_APU)
578 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
579 if (amdgpu_sriov_vf(adev))
580 dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
582 vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
583 vm_size -= AMDGPU_VA_RESERVED_SIZE;
585 /* Older VCE FW versions are buggy and can handle only 40bits */
586 if (adev->vce.fw_version < AMDGPU_VCE_FW_53_45)
587 vm_size = min(vm_size, 1ULL << 40);
589 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
590 dev_info.virtual_address_max =
591 min(vm_size, AMDGPU_VA_HOLE_START);
593 if (vm_size > AMDGPU_VA_HOLE_START) {
594 dev_info.high_va_offset = AMDGPU_VA_HOLE_END;
595 dev_info.high_va_max = AMDGPU_VA_HOLE_END | vm_size;
597 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
598 dev_info.pte_fragment_size = (1 << adev->vm_manager.fragment_size) * AMDGPU_GPU_PAGE_SIZE;
599 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
600 dev_info.cu_active_number = adev->gfx.cu_info.number;
601 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
602 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
603 memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
604 sizeof(adev->gfx.cu_info.ao_cu_bitmap));
605 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
606 sizeof(adev->gfx.cu_info.bitmap));
607 dev_info.vram_type = adev->gmc.vram_type;
608 dev_info.vram_bit_width = adev->gmc.vram_width;
609 dev_info.vce_harvest_config = adev->vce.harvest_config;
610 dev_info.gc_double_offchip_lds_buf =
611 adev->gfx.config.double_offchip_lds_buf;
614 dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
615 dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
616 dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
617 dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
618 dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
619 dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
620 dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
621 dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
623 dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
624 dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
625 dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
626 dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
627 dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
628 dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
629 dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
631 return copy_to_user(out, &dev_info,
632 min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
634 case AMDGPU_INFO_VCE_CLOCK_TABLE: {
636 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
637 struct amd_vce_state *vce_state;
639 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
640 vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
642 vce_clk_table.entries[i].sclk = vce_state->sclk;
643 vce_clk_table.entries[i].mclk = vce_state->mclk;
644 vce_clk_table.entries[i].eclk = vce_state->evclk;
645 vce_clk_table.num_valid_entries++;
649 return copy_to_user(out, &vce_clk_table,
650 min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
652 case AMDGPU_INFO_VBIOS: {
653 uint32_t bios_size = adev->bios_size;
655 switch (info->vbios_info.type) {
656 case AMDGPU_INFO_VBIOS_SIZE:
657 return copy_to_user(out, &bios_size,
658 min((size_t)size, sizeof(bios_size)))
660 case AMDGPU_INFO_VBIOS_IMAGE: {
662 uint32_t bios_offset = info->vbios_info.offset;
664 if (bios_offset >= bios_size)
667 bios = adev->bios + bios_offset;
668 return copy_to_user(out, bios,
669 min((size_t)size, (size_t)(bios_size - bios_offset)))
673 DRM_DEBUG_KMS("Invalid request %d\n",
674 info->vbios_info.type);
678 case AMDGPU_INFO_NUM_HANDLES: {
679 struct drm_amdgpu_info_num_handles handle;
681 switch (info->query_hw_ip.type) {
682 case AMDGPU_HW_IP_UVD:
683 /* Starting Polaris, we support unlimited UVD handles */
684 if (adev->asic_type < CHIP_POLARIS10) {
685 handle.uvd_max_handles = adev->uvd.max_handles;
686 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
688 return copy_to_user(out, &handle,
689 min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
699 case AMDGPU_INFO_SENSOR: {
700 struct pp_gpu_power query = {0};
701 int query_size = sizeof(query);
706 switch (info->sensor_info.type) {
707 case AMDGPU_INFO_SENSOR_GFX_SCLK:
708 /* get sclk in Mhz */
709 if (amdgpu_dpm_read_sensor(adev,
710 AMDGPU_PP_SENSOR_GFX_SCLK,
711 (void *)&ui32, &ui32_size)) {
716 case AMDGPU_INFO_SENSOR_GFX_MCLK:
717 /* get mclk in Mhz */
718 if (amdgpu_dpm_read_sensor(adev,
719 AMDGPU_PP_SENSOR_GFX_MCLK,
720 (void *)&ui32, &ui32_size)) {
725 case AMDGPU_INFO_SENSOR_GPU_TEMP:
726 /* get temperature in millidegrees C */
727 if (amdgpu_dpm_read_sensor(adev,
728 AMDGPU_PP_SENSOR_GPU_TEMP,
729 (void *)&ui32, &ui32_size)) {
733 case AMDGPU_INFO_SENSOR_GPU_LOAD:
735 if (amdgpu_dpm_read_sensor(adev,
736 AMDGPU_PP_SENSOR_GPU_LOAD,
737 (void *)&ui32, &ui32_size)) {
741 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
742 /* get average GPU power */
743 if (amdgpu_dpm_read_sensor(adev,
744 AMDGPU_PP_SENSOR_GPU_POWER,
745 (void *)&query, &query_size)) {
748 ui32 = query.average_gpu_power >> 8;
750 case AMDGPU_INFO_SENSOR_VDDNB:
751 /* get VDDNB in millivolts */
752 if (amdgpu_dpm_read_sensor(adev,
753 AMDGPU_PP_SENSOR_VDDNB,
754 (void *)&ui32, &ui32_size)) {
758 case AMDGPU_INFO_SENSOR_VDDGFX:
759 /* get VDDGFX in millivolts */
760 if (amdgpu_dpm_read_sensor(adev,
761 AMDGPU_PP_SENSOR_VDDGFX,
762 (void *)&ui32, &ui32_size)) {
766 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK:
767 /* get stable pstate sclk in Mhz */
768 if (amdgpu_dpm_read_sensor(adev,
769 AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK,
770 (void *)&ui32, &ui32_size)) {
775 case AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK:
776 /* get stable pstate mclk in Mhz */
777 if (amdgpu_dpm_read_sensor(adev,
778 AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK,
779 (void *)&ui32, &ui32_size)) {
785 DRM_DEBUG_KMS("Invalid request %d\n",
786 info->sensor_info.type);
789 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
791 case AMDGPU_INFO_VRAM_LOST_COUNTER:
792 ui32 = atomic_read(&adev->vram_lost_counter);
793 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
795 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
803 * Outdated mess for old drm with Xorg being in charge (void function now).
806 * amdgpu_driver_lastclose_kms - drm callback for last close
808 * @dev: drm dev pointer
810 * Switch vga_switcheroo state after last close (all asics).
812 void amdgpu_driver_lastclose_kms(struct drm_device *dev)
814 drm_fb_helper_lastclose(dev);
815 vga_switcheroo_process_delayed_switch();
819 * amdgpu_driver_open_kms - drm callback for open
821 * @dev: drm dev pointer
822 * @file_priv: drm file
824 * On device open, init vm on cayman+ (all asics).
825 * Returns 0 on success, error on failure.
827 int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
829 struct amdgpu_device *adev = dev->dev_private;
830 struct amdgpu_fpriv *fpriv;
833 file_priv->driver_priv = NULL;
835 r = pm_runtime_get_sync(dev->dev);
839 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
840 if (unlikely(!fpriv)) {
845 pasid = amdgpu_pasid_alloc(16);
847 dev_warn(adev->dev, "No more PASIDs available!");
850 r = amdgpu_vm_init(adev, &fpriv->vm, AMDGPU_VM_CONTEXT_GFX, pasid);
854 fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
855 if (!fpriv->prt_va) {
860 if (amdgpu_sriov_vf(adev)) {
861 r = amdgpu_map_static_csa(adev, &fpriv->vm, &fpriv->csa_va);
866 mutex_init(&fpriv->bo_list_lock);
867 idr_init(&fpriv->bo_list_handles);
869 amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
871 file_priv->driver_priv = fpriv;
875 amdgpu_vm_fini(adev, &fpriv->vm);
879 amdgpu_pasid_free(pasid);
884 pm_runtime_mark_last_busy(dev->dev);
885 pm_runtime_put_autosuspend(dev->dev);
891 * amdgpu_driver_postclose_kms - drm callback for post close
893 * @dev: drm dev pointer
894 * @file_priv: drm file
896 * On device post close, tear down vm on cayman+ (all asics).
898 void amdgpu_driver_postclose_kms(struct drm_device *dev,
899 struct drm_file *file_priv)
901 struct amdgpu_device *adev = dev->dev_private;
902 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
903 struct amdgpu_bo_list *list;
904 struct amdgpu_bo *pd;
911 pm_runtime_get_sync(dev->dev);
913 amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
915 if (adev->asic_type != CHIP_RAVEN) {
916 amdgpu_uvd_free_handles(adev, file_priv);
917 amdgpu_vce_free_handles(adev, file_priv);
920 amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
922 if (amdgpu_sriov_vf(adev)) {
923 /* TODO: how to handle reserve failure */
924 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
925 amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
926 fpriv->csa_va = NULL;
927 amdgpu_bo_unreserve(adev->virt.csa_obj);
930 pasid = fpriv->vm.pasid;
931 pd = amdgpu_bo_ref(fpriv->vm.root.base.bo);
933 amdgpu_vm_fini(adev, &fpriv->vm);
935 amdgpu_pasid_free_delayed(pd->tbo.resv, pasid);
936 amdgpu_bo_unref(&pd);
938 idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
939 amdgpu_bo_list_free(list);
941 idr_destroy(&fpriv->bo_list_handles);
942 mutex_destroy(&fpriv->bo_list_lock);
945 file_priv->driver_priv = NULL;
947 pm_runtime_mark_last_busy(dev->dev);
948 pm_runtime_put_autosuspend(dev->dev);
952 * VBlank related functions.
955 * amdgpu_get_vblank_counter_kms - get frame count
957 * @dev: drm dev pointer
958 * @pipe: crtc to get the frame count from
960 * Gets the frame count on the requested crtc (all asics).
961 * Returns frame count on success, -EINVAL on failure.
963 u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
965 struct amdgpu_device *adev = dev->dev_private;
966 int vpos, hpos, stat;
969 if (pipe >= adev->mode_info.num_crtc) {
970 DRM_ERROR("Invalid crtc %u\n", pipe);
974 /* The hw increments its frame counter at start of vsync, not at start
975 * of vblank, as is required by DRM core vblank counter handling.
976 * Cook the hw count here to make it appear to the caller as if it
977 * incremented at start of vblank. We measure distance to start of
978 * vblank in vpos. vpos therefore will be >= 0 between start of vblank
979 * and start of vsync, so vpos >= 0 means to bump the hw frame counter
980 * result by 1 to give the proper appearance to caller.
982 if (adev->mode_info.crtcs[pipe]) {
983 /* Repeat readout if needed to provide stable result if
984 * we cross start of vsync during the queries.
987 count = amdgpu_display_vblank_get_counter(adev, pipe);
988 /* Ask amdgpu_display_get_crtc_scanoutpos to return
989 * vpos as distance to start of vblank, instead of
990 * regular vertical scanout pos.
992 stat = amdgpu_display_get_crtc_scanoutpos(
993 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
994 &vpos, &hpos, NULL, NULL,
995 &adev->mode_info.crtcs[pipe]->base.hwmode);
996 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
998 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
999 (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
1000 DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
1002 DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
1005 /* Bump counter if we are at >= leading edge of vblank,
1006 * but before vsync where vpos would turn negative and
1007 * the hw counter really increments.
1013 /* Fallback to use value as is. */
1014 count = amdgpu_display_vblank_get_counter(adev, pipe);
1015 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
1022 * amdgpu_enable_vblank_kms - enable vblank interrupt
1024 * @dev: drm dev pointer
1025 * @pipe: crtc to enable vblank interrupt for
1027 * Enable the interrupt on the requested crtc (all asics).
1028 * Returns 0 on success, -EINVAL on failure.
1030 int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
1032 struct amdgpu_device *adev = dev->dev_private;
1033 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
1035 return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
1039 * amdgpu_disable_vblank_kms - disable vblank interrupt
1041 * @dev: drm dev pointer
1042 * @pipe: crtc to disable vblank interrupt for
1044 * Disable the interrupt on the requested crtc (all asics).
1046 void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
1048 struct amdgpu_device *adev = dev->dev_private;
1049 int idx = amdgpu_display_crtc_idx_to_irq_type(adev, pipe);
1051 amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1054 const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
1055 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1056 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1057 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1058 DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
1059 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1060 DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1062 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1063 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1064 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1065 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1066 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1067 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1068 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1069 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1070 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1071 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW)
1073 const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
1078 #if defined(CONFIG_DEBUG_FS)
1080 static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1082 struct drm_info_node *node = (struct drm_info_node *) m->private;
1083 struct drm_device *dev = node->minor->dev;
1084 struct amdgpu_device *adev = dev->dev_private;
1085 struct drm_amdgpu_info_firmware fw_info;
1086 struct drm_amdgpu_query_fw query_fw;
1090 query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1091 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1094 seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1095 fw_info.feature, fw_info.ver);
1098 query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1099 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1102 seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1103 fw_info.feature, fw_info.ver);
1106 query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1107 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1110 seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1111 fw_info.feature, fw_info.ver);
1114 query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1115 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1118 seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1119 fw_info.feature, fw_info.ver);
1122 query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1123 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1126 seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1127 fw_info.feature, fw_info.ver);
1130 query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1131 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1134 seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1135 fw_info.feature, fw_info.ver);
1138 query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1139 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1142 seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1143 fw_info.feature, fw_info.ver);
1146 query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1148 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1151 seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1152 fw_info.feature, fw_info.ver);
1155 if (adev->asic_type == CHIP_KAVERI ||
1156 (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1158 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1161 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1162 fw_info.feature, fw_info.ver);
1166 query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1167 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1170 seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1171 fw_info.feature, fw_info.ver);
1175 query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1176 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1179 seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1180 fw_info.feature, fw_info.ver);
1183 query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1184 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1187 seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1188 fw_info.feature, fw_info.ver);
1191 query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1192 for (i = 0; i < adev->sdma.num_instances; i++) {
1194 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1197 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1198 i, fw_info.feature, fw_info.ver);
1204 static const struct drm_info_list amdgpu_firmware_info_list[] = {
1205 {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1209 int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1211 #if defined(CONFIG_DEBUG_FS)
1212 return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1213 ARRAY_SIZE(amdgpu_firmware_info_list));