2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
23 #include <linux/firmware.h>
24 #include <linux/slab.h>
25 #include <linux/module.h>
28 #include "amdgpu_atombios.h"
29 #include "amdgpu_ih.h"
30 #include "amdgpu_uvd.h"
31 #include "amdgpu_vce.h"
32 #include "amdgpu_ucode.h"
33 #include "amdgpu_psp.h"
37 #include "uvd/uvd_7_0_offset.h"
38 #include "gc/gc_9_0_offset.h"
39 #include "gc/gc_9_0_sh_mask.h"
40 #include "sdma0/sdma0_4_0_offset.h"
41 #include "sdma1/sdma1_4_0_offset.h"
42 #include "hdp/hdp_4_0_offset.h"
43 #include "hdp/hdp_4_0_sh_mask.h"
44 #include "mp/mp_9_0_offset.h"
45 #include "mp/mp_9_0_sh_mask.h"
46 #include "smuio/smuio_9_0_offset.h"
47 #include "smuio/smuio_9_0_sh_mask.h"
50 #include "soc15_common.h"
53 #include "gfxhub_v1_0.h"
54 #include "mmhub_v1_0.h"
55 #include "vega10_ih.h"
56 #include "sdma_v4_0.h"
60 #include "dce_virtual.h"
63 #define mmFabricConfigAccessControl 0x0410
64 #define mmFabricConfigAccessControl_BASE_IDX 0
65 #define mmFabricConfigAccessControl_DEFAULT 0x00000000
66 //FabricConfigAccessControl
67 #define FabricConfigAccessControl__CfgRegInstAccEn__SHIFT 0x0
68 #define FabricConfigAccessControl__CfgRegInstAccRegLock__SHIFT 0x1
69 #define FabricConfigAccessControl__CfgRegInstID__SHIFT 0x10
70 #define FabricConfigAccessControl__CfgRegInstAccEn_MASK 0x00000001L
71 #define FabricConfigAccessControl__CfgRegInstAccRegLock_MASK 0x00000002L
72 #define FabricConfigAccessControl__CfgRegInstID_MASK 0x00FF0000L
75 #define mmDF_PIE_AON0_DfGlobalClkGater 0x00fc
76 #define mmDF_PIE_AON0_DfGlobalClkGater_BASE_IDX 0
77 //DF_PIE_AON0_DfGlobalClkGater
78 #define DF_PIE_AON0_DfGlobalClkGater__MGCGMode__SHIFT 0x0
79 #define DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK 0x0000000FL
83 DF_MGCG_ENABLE_00_CYCLE_DELAY =1,
84 DF_MGCG_ENABLE_01_CYCLE_DELAY =2,
85 DF_MGCG_ENABLE_15_CYCLE_DELAY =13,
86 DF_MGCG_ENABLE_31_CYCLE_DELAY =14,
87 DF_MGCG_ENABLE_63_CYCLE_DELAY =15
90 #define mmMP0_MISC_CGTT_CTRL0 0x01b9
91 #define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
92 #define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
93 #define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
96 * Indirect registers accessor
98 static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
100 unsigned long flags, address, data;
102 address = adev->nbio_funcs->get_pcie_index_offset(adev);
103 data = adev->nbio_funcs->get_pcie_data_offset(adev);
105 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
106 WREG32(address, reg);
107 (void)RREG32(address);
109 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
113 static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
115 unsigned long flags, address, data;
117 address = adev->nbio_funcs->get_pcie_index_offset(adev);
118 data = adev->nbio_funcs->get_pcie_data_offset(adev);
120 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
121 WREG32(address, reg);
122 (void)RREG32(address);
125 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
128 static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
130 unsigned long flags, address, data;
133 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
134 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
136 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
137 WREG32(address, ((reg) & 0x1ff));
139 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
143 static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
145 unsigned long flags, address, data;
147 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
148 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
150 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
151 WREG32(address, ((reg) & 0x1ff));
153 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
156 static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
158 unsigned long flags, address, data;
161 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
162 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
164 spin_lock_irqsave(&adev->didt_idx_lock, flags);
165 WREG32(address, (reg));
167 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
171 static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
173 unsigned long flags, address, data;
175 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
176 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
178 spin_lock_irqsave(&adev->didt_idx_lock, flags);
179 WREG32(address, (reg));
181 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
184 static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
189 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
190 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
191 r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
192 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
196 static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
200 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
201 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
202 WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
203 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
206 static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
211 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
212 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
213 r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
214 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
218 static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
222 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
223 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
224 WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
225 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
228 static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
230 return adev->nbio_funcs->get_memsize(adev);
233 static u32 soc15_get_xclk(struct amdgpu_device *adev)
235 return adev->clock.spll.reference_freq;
239 void soc15_grbm_select(struct amdgpu_device *adev,
240 u32 me, u32 pipe, u32 queue, u32 vmid)
242 u32 grbm_gfx_cntl = 0;
243 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
244 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
245 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
246 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
248 WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
251 static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
256 static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
262 static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
263 u8 *bios, u32 length_bytes)
270 if (length_bytes == 0)
272 /* APU vbios image is part of sbios image */
273 if (adev->flags & AMD_IS_APU)
276 dw_ptr = (u32 *)bios;
277 length_dw = ALIGN(length_bytes, 4) / 4;
279 /* set rom index to 0 */
280 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
281 /* read out the rom data */
282 for (i = 0; i < length_dw; i++)
283 dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
288 struct soc15_allowed_register_entry {
297 static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
298 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
299 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
300 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
301 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
302 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
303 { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
304 { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
305 { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
306 { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
307 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
308 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
309 { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
310 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
311 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
312 { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
313 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
314 { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
315 { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
318 static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
319 u32 sh_num, u32 reg_offset)
323 mutex_lock(&adev->grbm_idx_mutex);
324 if (se_num != 0xffffffff || sh_num != 0xffffffff)
325 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
327 val = RREG32(reg_offset);
329 if (se_num != 0xffffffff || sh_num != 0xffffffff)
330 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
331 mutex_unlock(&adev->grbm_idx_mutex);
335 static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
336 bool indexed, u32 se_num,
337 u32 sh_num, u32 reg_offset)
340 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
342 if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
343 return adev->gfx.config.gb_addr_config;
344 return RREG32(reg_offset);
348 static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
349 u32 sh_num, u32 reg_offset, u32 *value)
352 struct soc15_allowed_register_entry *en;
355 for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
356 en = &soc15_allowed_read_registers[i];
357 if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
361 *value = soc15_get_register_value(adev,
362 soc15_allowed_read_registers[i].grbm_indexed,
363 se_num, sh_num, reg_offset);
371 * soc15_program_register_sequence - program an array of registers.
373 * @adev: amdgpu_device pointer
374 * @regs: pointer to the register array
375 * @array_size: size of the register array
377 * Programs an array or registers with and and or masks.
378 * This is a helper for setting golden registers.
381 void soc15_program_register_sequence(struct amdgpu_device *adev,
382 const struct soc15_reg_golden *regs,
383 const u32 array_size)
385 const struct soc15_reg_golden *entry;
389 for (i = 0; i < array_size; ++i) {
391 reg = adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
393 if (entry->and_mask == 0xffffffff) {
394 tmp = entry->or_mask;
397 tmp &= ~(entry->and_mask);
398 tmp |= entry->or_mask;
406 static int soc15_asic_reset(struct amdgpu_device *adev)
410 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
412 dev_info(adev->dev, "GPU reset\n");
415 pci_clear_master(adev->pdev);
417 pci_save_state(adev->pdev);
421 pci_restore_state(adev->pdev);
423 /* wait for asic to come out of reset */
424 for (i = 0; i < adev->usec_timeout; i++) {
425 u32 memsize = adev->nbio_funcs->get_memsize(adev);
427 if (memsize != 0xffffffff)
432 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
437 /*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
438 u32 cntl_reg, u32 status_reg)
443 static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
447 r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
451 r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
456 static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
463 static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
465 if (pci_is_root_bus(adev->pdev->bus))
468 if (amdgpu_pcie_gen2 == 0)
471 if (adev->flags & AMD_IS_APU)
474 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
475 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
481 static void soc15_program_aspm(struct amdgpu_device *adev)
484 if (amdgpu_aspm == 0)
490 static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
493 adev->nbio_funcs->enable_doorbell_aperture(adev, enable);
494 adev->nbio_funcs->enable_doorbell_selfring_aperture(adev, enable);
497 static const struct amdgpu_ip_block_version vega10_common_ip_block =
499 .type = AMD_IP_BLOCK_TYPE_COMMON,
503 .funcs = &soc15_common_ip_funcs,
506 int soc15_set_ip_blocks(struct amdgpu_device *adev)
508 /* Set IP register base before any HW register access */
509 switch (adev->asic_type) {
512 vega10_reg_base_init(adev);
518 if (adev->flags & AMD_IS_APU)
519 adev->nbio_funcs = &nbio_v7_0_funcs;
521 adev->nbio_funcs = &nbio_v6_1_funcs;
523 adev->nbio_funcs->detect_hw_virt(adev);
525 if (amdgpu_sriov_vf(adev))
526 adev->virt.ops = &xgpu_ai_virt_ops;
528 switch (adev->asic_type) {
531 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
532 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
533 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
534 amdgpu_device_ip_block_add(adev, &psp_v3_1_ip_block);
535 if (!amdgpu_sriov_vf(adev))
536 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
537 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
538 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
539 #if defined(CONFIG_DRM_AMD_DC)
540 else if (amdgpu_device_has_dc_support(adev))
541 amdgpu_device_ip_block_add(adev, &dm_ip_block);
543 # warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
545 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
546 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
547 amdgpu_device_ip_block_add(adev, &uvd_v7_0_ip_block);
548 amdgpu_device_ip_block_add(adev, &vce_v4_0_ip_block);
551 amdgpu_device_ip_block_add(adev, &vega10_common_ip_block);
552 amdgpu_device_ip_block_add(adev, &gmc_v9_0_ip_block);
553 amdgpu_device_ip_block_add(adev, &vega10_ih_ip_block);
554 amdgpu_device_ip_block_add(adev, &psp_v10_0_ip_block);
555 amdgpu_device_ip_block_add(adev, &pp_smu_ip_block);
556 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
557 amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
558 #if defined(CONFIG_DRM_AMD_DC)
559 else if (amdgpu_device_has_dc_support(adev))
560 amdgpu_device_ip_block_add(adev, &dm_ip_block);
562 # warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
564 amdgpu_device_ip_block_add(adev, &gfx_v9_0_ip_block);
565 amdgpu_device_ip_block_add(adev, &sdma_v4_0_ip_block);
566 amdgpu_device_ip_block_add(adev, &vcn_v1_0_ip_block);
575 static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
577 return adev->nbio_funcs->get_rev_id(adev);
580 static void soc15_flush_hdp(struct amdgpu_device *adev, struct amdgpu_ring *ring)
582 adev->nbio_funcs->hdp_flush(adev, ring);
585 static void soc15_invalidate_hdp(struct amdgpu_device *adev,
586 struct amdgpu_ring *ring)
588 if (!ring || !ring->funcs->emit_wreg)
589 WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_READ_CACHE_INVALIDATE, 1);
591 amdgpu_ring_emit_wreg(ring, SOC15_REG_OFFSET(
592 HDP, 0, mmHDP_READ_CACHE_INVALIDATE), 1);
595 static const struct amdgpu_asic_funcs soc15_asic_funcs =
597 .read_disabled_bios = &soc15_read_disabled_bios,
598 .read_bios_from_rom = &soc15_read_bios_from_rom,
599 .read_register = &soc15_read_register,
600 .reset = &soc15_asic_reset,
601 .set_vga_state = &soc15_vga_set_state,
602 .get_xclk = &soc15_get_xclk,
603 .set_uvd_clocks = &soc15_set_uvd_clocks,
604 .set_vce_clocks = &soc15_set_vce_clocks,
605 .get_config_memsize = &soc15_get_config_memsize,
606 .flush_hdp = &soc15_flush_hdp,
607 .invalidate_hdp = &soc15_invalidate_hdp,
610 static int soc15_common_early_init(void *handle)
612 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
614 adev->smc_rreg = NULL;
615 adev->smc_wreg = NULL;
616 adev->pcie_rreg = &soc15_pcie_rreg;
617 adev->pcie_wreg = &soc15_pcie_wreg;
618 adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
619 adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
620 adev->didt_rreg = &soc15_didt_rreg;
621 adev->didt_wreg = &soc15_didt_wreg;
622 adev->gc_cac_rreg = &soc15_gc_cac_rreg;
623 adev->gc_cac_wreg = &soc15_gc_cac_wreg;
624 adev->se_cac_rreg = &soc15_se_cac_rreg;
625 adev->se_cac_wreg = &soc15_se_cac_wreg;
627 adev->asic_funcs = &soc15_asic_funcs;
629 adev->rev_id = soc15_get_rev_id(adev);
630 adev->external_rev_id = 0xFF;
631 switch (adev->asic_type) {
633 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
634 AMD_CG_SUPPORT_GFX_MGLS |
635 AMD_CG_SUPPORT_GFX_RLC_LS |
636 AMD_CG_SUPPORT_GFX_CP_LS |
637 AMD_CG_SUPPORT_GFX_3D_CGCG |
638 AMD_CG_SUPPORT_GFX_3D_CGLS |
639 AMD_CG_SUPPORT_GFX_CGCG |
640 AMD_CG_SUPPORT_GFX_CGLS |
641 AMD_CG_SUPPORT_BIF_MGCG |
642 AMD_CG_SUPPORT_BIF_LS |
643 AMD_CG_SUPPORT_HDP_LS |
644 AMD_CG_SUPPORT_DRM_MGCG |
645 AMD_CG_SUPPORT_DRM_LS |
646 AMD_CG_SUPPORT_ROM_MGCG |
647 AMD_CG_SUPPORT_DF_MGCG |
648 AMD_CG_SUPPORT_SDMA_MGCG |
649 AMD_CG_SUPPORT_SDMA_LS |
650 AMD_CG_SUPPORT_MC_MGCG |
651 AMD_CG_SUPPORT_MC_LS;
653 adev->external_rev_id = 0x1;
658 adev->external_rev_id = 0x1; /* ??? */
661 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
662 AMD_CG_SUPPORT_GFX_MGLS |
663 AMD_CG_SUPPORT_GFX_RLC_LS |
664 AMD_CG_SUPPORT_GFX_CP_LS |
665 AMD_CG_SUPPORT_GFX_3D_CGCG |
666 AMD_CG_SUPPORT_GFX_3D_CGLS |
667 AMD_CG_SUPPORT_GFX_CGCG |
668 AMD_CG_SUPPORT_GFX_CGLS |
669 AMD_CG_SUPPORT_BIF_MGCG |
670 AMD_CG_SUPPORT_BIF_LS |
671 AMD_CG_SUPPORT_HDP_MGCG |
672 AMD_CG_SUPPORT_HDP_LS |
673 AMD_CG_SUPPORT_DRM_MGCG |
674 AMD_CG_SUPPORT_DRM_LS |
675 AMD_CG_SUPPORT_ROM_MGCG |
676 AMD_CG_SUPPORT_MC_MGCG |
677 AMD_CG_SUPPORT_MC_LS |
678 AMD_CG_SUPPORT_SDMA_MGCG |
679 AMD_CG_SUPPORT_SDMA_LS;
680 adev->pg_flags = AMD_PG_SUPPORT_SDMA;
682 adev->external_rev_id = 0x1;
685 /* FIXME: not supported yet */
689 if (amdgpu_sriov_vf(adev)) {
690 amdgpu_virt_init_setting(adev);
691 xgpu_ai_mailbox_set_irq_funcs(adev);
697 static int soc15_common_late_init(void *handle)
699 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
701 if (amdgpu_sriov_vf(adev))
702 xgpu_ai_mailbox_get_irq(adev);
707 static int soc15_common_sw_init(void *handle)
709 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
711 if (amdgpu_sriov_vf(adev))
712 xgpu_ai_mailbox_add_irq_id(adev);
717 static int soc15_common_sw_fini(void *handle)
722 static int soc15_common_hw_init(void *handle)
724 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
726 /* enable pcie gen2/3 link */
727 soc15_pcie_gen3_enable(adev);
729 soc15_program_aspm(adev);
730 /* setup nbio registers */
731 adev->nbio_funcs->init_registers(adev);
732 /* enable the doorbell aperture */
733 soc15_enable_doorbell_aperture(adev, true);
738 static int soc15_common_hw_fini(void *handle)
740 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
742 /* disable the doorbell aperture */
743 soc15_enable_doorbell_aperture(adev, false);
744 if (amdgpu_sriov_vf(adev))
745 xgpu_ai_mailbox_put_irq(adev);
750 static int soc15_common_suspend(void *handle)
752 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
754 return soc15_common_hw_fini(adev);
757 static int soc15_common_resume(void *handle)
759 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
761 return soc15_common_hw_init(adev);
764 static bool soc15_common_is_idle(void *handle)
769 static int soc15_common_wait_for_idle(void *handle)
774 static int soc15_common_soft_reset(void *handle)
779 static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
783 def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
785 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
786 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
788 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
791 WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
794 static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
798 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
800 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
801 data &= ~(0x01000000 |
810 data |= (0x01000000 |
820 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
823 static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
827 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
829 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
835 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
838 static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
843 def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
845 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
846 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
847 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
849 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
850 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
853 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
856 static void soc15_update_df_medium_grain_clock_gating(struct amdgpu_device *adev,
861 /* Put DF on broadcast mode */
862 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl));
863 data &= ~FabricConfigAccessControl__CfgRegInstAccEn_MASK;
864 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl), data);
866 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DF_MGCG)) {
867 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
868 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
869 data |= DF_MGCG_ENABLE_15_CYCLE_DELAY;
870 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
872 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
873 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
874 data |= DF_MGCG_DISABLE;
875 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
878 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl),
879 mmFabricConfigAccessControl_DEFAULT);
882 static int soc15_common_set_clockgating_state(void *handle,
883 enum amd_clockgating_state state)
885 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
887 if (amdgpu_sriov_vf(adev))
890 switch (adev->asic_type) {
893 adev->nbio_funcs->update_medium_grain_clock_gating(adev,
894 state == AMD_CG_STATE_GATE ? true : false);
895 adev->nbio_funcs->update_medium_grain_light_sleep(adev,
896 state == AMD_CG_STATE_GATE ? true : false);
897 soc15_update_hdp_light_sleep(adev,
898 state == AMD_CG_STATE_GATE ? true : false);
899 soc15_update_drm_clock_gating(adev,
900 state == AMD_CG_STATE_GATE ? true : false);
901 soc15_update_drm_light_sleep(adev,
902 state == AMD_CG_STATE_GATE ? true : false);
903 soc15_update_rom_medium_grain_clock_gating(adev,
904 state == AMD_CG_STATE_GATE ? true : false);
905 soc15_update_df_medium_grain_clock_gating(adev,
906 state == AMD_CG_STATE_GATE ? true : false);
909 adev->nbio_funcs->update_medium_grain_clock_gating(adev,
910 state == AMD_CG_STATE_GATE ? true : false);
911 adev->nbio_funcs->update_medium_grain_light_sleep(adev,
912 state == AMD_CG_STATE_GATE ? true : false);
913 soc15_update_hdp_light_sleep(adev,
914 state == AMD_CG_STATE_GATE ? true : false);
915 soc15_update_drm_clock_gating(adev,
916 state == AMD_CG_STATE_GATE ? true : false);
917 soc15_update_drm_light_sleep(adev,
918 state == AMD_CG_STATE_GATE ? true : false);
919 soc15_update_rom_medium_grain_clock_gating(adev,
920 state == AMD_CG_STATE_GATE ? true : false);
928 static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
930 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
933 if (amdgpu_sriov_vf(adev))
936 adev->nbio_funcs->get_clockgating_state(adev, flags);
938 /* AMD_CG_SUPPORT_HDP_LS */
939 data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
940 if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
941 *flags |= AMD_CG_SUPPORT_HDP_LS;
943 /* AMD_CG_SUPPORT_DRM_MGCG */
944 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
945 if (!(data & 0x01000000))
946 *flags |= AMD_CG_SUPPORT_DRM_MGCG;
948 /* AMD_CG_SUPPORT_DRM_LS */
949 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
951 *flags |= AMD_CG_SUPPORT_DRM_LS;
953 /* AMD_CG_SUPPORT_ROM_MGCG */
954 data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
955 if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
956 *flags |= AMD_CG_SUPPORT_ROM_MGCG;
958 /* AMD_CG_SUPPORT_DF_MGCG */
959 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
960 if (data & DF_MGCG_ENABLE_15_CYCLE_DELAY)
961 *flags |= AMD_CG_SUPPORT_DF_MGCG;
964 static int soc15_common_set_powergating_state(void *handle,
965 enum amd_powergating_state state)
971 const struct amd_ip_funcs soc15_common_ip_funcs = {
972 .name = "soc15_common",
973 .early_init = soc15_common_early_init,
974 .late_init = soc15_common_late_init,
975 .sw_init = soc15_common_sw_init,
976 .sw_fini = soc15_common_sw_fini,
977 .hw_init = soc15_common_hw_init,
978 .hw_fini = soc15_common_hw_fini,
979 .suspend = soc15_common_suspend,
980 .resume = soc15_common_resume,
981 .is_idle = soc15_common_is_idle,
982 .wait_for_idle = soc15_common_wait_for_idle,
983 .soft_reset = soc15_common_soft_reset,
984 .set_clockgating_state = soc15_common_set_clockgating_state,
985 .set_powergating_state = soc15_common_set_powergating_state,
986 .get_clockgating_state= soc15_common_get_clockgating_state,