]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_kms.c
Merge tag 'drm-misc-next-2017-06-19_0' of git://anongit.freedesktop.org/git/drm-misc...
[linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_kms.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <drm/drmP.h>
29 #include "amdgpu.h"
30 #include <drm/amdgpu_drm.h>
31 #include "amdgpu_uvd.h"
32 #include "amdgpu_vce.h"
33
34 #include <linux/vga_switcheroo.h>
35 #include <linux/slab.h>
36 #include <linux/pm_runtime.h>
37 #include "amdgpu_amdkfd.h"
38
39 /**
40  * amdgpu_driver_unload_kms - Main unload function for KMS.
41  *
42  * @dev: drm dev pointer
43  *
44  * This is the main unload function for KMS (all asics).
45  * Returns 0 on success.
46  */
47 void amdgpu_driver_unload_kms(struct drm_device *dev)
48 {
49         struct amdgpu_device *adev = dev->dev_private;
50
51         if (adev == NULL)
52                 return;
53
54         if (adev->rmmio == NULL)
55                 goto done_free;
56
57         if (amdgpu_sriov_vf(adev))
58                 amdgpu_virt_request_full_gpu(adev, false);
59
60         if (amdgpu_device_is_px(dev)) {
61                 pm_runtime_get_sync(dev->dev);
62                 pm_runtime_forbid(dev->dev);
63         }
64
65         amdgpu_amdkfd_device_fini(adev);
66
67         amdgpu_acpi_fini(adev);
68
69         amdgpu_device_fini(adev);
70
71 done_free:
72         kfree(adev);
73         dev->dev_private = NULL;
74 }
75
76 /**
77  * amdgpu_driver_load_kms - Main load function for KMS.
78  *
79  * @dev: drm dev pointer
80  * @flags: device flags
81  *
82  * This is the main load function for KMS (all asics).
83  * Returns 0 on success, error on failure.
84  */
85 int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
86 {
87         struct amdgpu_device *adev;
88         int r, acpi_status;
89
90 #ifdef CONFIG_DRM_AMDGPU_SI
91         if (!amdgpu_si_support) {
92                 switch (flags & AMD_ASIC_MASK) {
93                 case CHIP_TAHITI:
94                 case CHIP_PITCAIRN:
95                 case CHIP_VERDE:
96                 case CHIP_OLAND:
97                 case CHIP_HAINAN:
98                         dev_info(dev->dev,
99                                  "SI support provided by radeon.\n");
100                         dev_info(dev->dev,
101                                  "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
102                                 );
103                         return -ENODEV;
104                 }
105         }
106 #endif
107 #ifdef CONFIG_DRM_AMDGPU_CIK
108         if (!amdgpu_cik_support) {
109                 switch (flags & AMD_ASIC_MASK) {
110                 case CHIP_KAVERI:
111                 case CHIP_BONAIRE:
112                 case CHIP_HAWAII:
113                 case CHIP_KABINI:
114                 case CHIP_MULLINS:
115                         dev_info(dev->dev,
116                                  "CIK support provided by radeon.\n");
117                         dev_info(dev->dev,
118                                  "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
119                                 );
120                         return -ENODEV;
121                 }
122         }
123 #endif
124
125         adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
126         if (adev == NULL) {
127                 return -ENOMEM;
128         }
129         dev->dev_private = (void *)adev;
130
131         if ((amdgpu_runtime_pm != 0) &&
132             amdgpu_has_atpx() &&
133             (amdgpu_is_atpx_hybrid() ||
134              amdgpu_has_atpx_dgpu_power_cntl()) &&
135             ((flags & AMD_IS_APU) == 0) &&
136             !pci_is_thunderbolt_attached(dev->pdev))
137                 flags |= AMD_IS_PX;
138
139         /* amdgpu_device_init should report only fatal error
140          * like memory allocation failure or iomapping failure,
141          * or memory manager initialization failure, it must
142          * properly initialize the GPU MC controller and permit
143          * VRAM allocation
144          */
145         r = amdgpu_device_init(adev, dev, dev->pdev, flags);
146         if (r) {
147                 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
148                 goto out;
149         }
150
151         /* Call ACPI methods: require modeset init
152          * but failure is not fatal
153          */
154         if (!r) {
155                 acpi_status = amdgpu_acpi_init(adev);
156                 if (acpi_status)
157                 dev_dbg(&dev->pdev->dev,
158                                 "Error during ACPI methods call\n");
159         }
160
161         amdgpu_amdkfd_load_interface(adev);
162         amdgpu_amdkfd_device_probe(adev);
163         amdgpu_amdkfd_device_init(adev);
164
165         if (amdgpu_device_is_px(dev)) {
166                 pm_runtime_use_autosuspend(dev->dev);
167                 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
168                 pm_runtime_set_active(dev->dev);
169                 pm_runtime_allow(dev->dev);
170                 pm_runtime_mark_last_busy(dev->dev);
171                 pm_runtime_put_autosuspend(dev->dev);
172         }
173
174         if (amdgpu_sriov_vf(adev))
175                 amdgpu_virt_release_full_gpu(adev, true);
176
177 out:
178         if (r) {
179                 /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
180                 if (adev->rmmio && amdgpu_device_is_px(dev))
181                         pm_runtime_put_noidle(dev->dev);
182                 amdgpu_driver_unload_kms(dev);
183         }
184
185         return r;
186 }
187
188 static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
189                                 struct drm_amdgpu_query_fw *query_fw,
190                                 struct amdgpu_device *adev)
191 {
192         switch (query_fw->fw_type) {
193         case AMDGPU_INFO_FW_VCE:
194                 fw_info->ver = adev->vce.fw_version;
195                 fw_info->feature = adev->vce.fb_version;
196                 break;
197         case AMDGPU_INFO_FW_UVD:
198                 fw_info->ver = adev->uvd.fw_version;
199                 fw_info->feature = 0;
200                 break;
201         case AMDGPU_INFO_FW_GMC:
202                 fw_info->ver = adev->mc.fw_version;
203                 fw_info->feature = 0;
204                 break;
205         case AMDGPU_INFO_FW_GFX_ME:
206                 fw_info->ver = adev->gfx.me_fw_version;
207                 fw_info->feature = adev->gfx.me_feature_version;
208                 break;
209         case AMDGPU_INFO_FW_GFX_PFP:
210                 fw_info->ver = adev->gfx.pfp_fw_version;
211                 fw_info->feature = adev->gfx.pfp_feature_version;
212                 break;
213         case AMDGPU_INFO_FW_GFX_CE:
214                 fw_info->ver = adev->gfx.ce_fw_version;
215                 fw_info->feature = adev->gfx.ce_feature_version;
216                 break;
217         case AMDGPU_INFO_FW_GFX_RLC:
218                 fw_info->ver = adev->gfx.rlc_fw_version;
219                 fw_info->feature = adev->gfx.rlc_feature_version;
220                 break;
221         case AMDGPU_INFO_FW_GFX_MEC:
222                 if (query_fw->index == 0) {
223                         fw_info->ver = adev->gfx.mec_fw_version;
224                         fw_info->feature = adev->gfx.mec_feature_version;
225                 } else if (query_fw->index == 1) {
226                         fw_info->ver = adev->gfx.mec2_fw_version;
227                         fw_info->feature = adev->gfx.mec2_feature_version;
228                 } else
229                         return -EINVAL;
230                 break;
231         case AMDGPU_INFO_FW_SMC:
232                 fw_info->ver = adev->pm.fw_version;
233                 fw_info->feature = 0;
234                 break;
235         case AMDGPU_INFO_FW_SDMA:
236                 if (query_fw->index >= adev->sdma.num_instances)
237                         return -EINVAL;
238                 fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
239                 fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
240                 break;
241         case AMDGPU_INFO_FW_SOS:
242                 fw_info->ver = adev->psp.sos_fw_version;
243                 fw_info->feature = adev->psp.sos_feature_version;
244                 break;
245         case AMDGPU_INFO_FW_ASD:
246                 fw_info->ver = adev->psp.asd_fw_version;
247                 fw_info->feature = adev->psp.asd_feature_version;
248                 break;
249         default:
250                 return -EINVAL;
251         }
252         return 0;
253 }
254
255 /*
256  * Userspace get information ioctl
257  */
258 /**
259  * amdgpu_info_ioctl - answer a device specific request.
260  *
261  * @adev: amdgpu device pointer
262  * @data: request object
263  * @filp: drm filp
264  *
265  * This function is used to pass device specific parameters to the userspace
266  * drivers.  Examples include: pci device id, pipeline parms, tiling params,
267  * etc. (all asics).
268  * Returns 0 on success, -EINVAL on failure.
269  */
270 static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
271 {
272         struct amdgpu_device *adev = dev->dev_private;
273         struct amdgpu_fpriv *fpriv = filp->driver_priv;
274         struct drm_amdgpu_info *info = data;
275         struct amdgpu_mode_info *minfo = &adev->mode_info;
276         void __user *out = (void __user *)(uintptr_t)info->return_pointer;
277         uint32_t size = info->return_size;
278         struct drm_crtc *crtc;
279         uint32_t ui32 = 0;
280         uint64_t ui64 = 0;
281         int i, found;
282         int ui32_size = sizeof(ui32);
283
284         if (!info->return_size || !info->return_pointer)
285                 return -EINVAL;
286         if (amdgpu_kms_vram_lost(adev, fpriv))
287                 return -ENODEV;
288
289         switch (info->query) {
290         case AMDGPU_INFO_ACCEL_WORKING:
291                 ui32 = adev->accel_working;
292                 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
293         case AMDGPU_INFO_CRTC_FROM_ID:
294                 for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
295                         crtc = (struct drm_crtc *)minfo->crtcs[i];
296                         if (crtc && crtc->base.id == info->mode_crtc.id) {
297                                 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
298                                 ui32 = amdgpu_crtc->crtc_id;
299                                 found = 1;
300                                 break;
301                         }
302                 }
303                 if (!found) {
304                         DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
305                         return -EINVAL;
306                 }
307                 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
308         case AMDGPU_INFO_HW_IP_INFO: {
309                 struct drm_amdgpu_info_hw_ip ip = {};
310                 enum amd_ip_block_type type;
311                 uint32_t ring_mask = 0;
312                 uint32_t ib_start_alignment = 0;
313                 uint32_t ib_size_alignment = 0;
314
315                 if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
316                         return -EINVAL;
317
318                 switch (info->query_hw_ip.type) {
319                 case AMDGPU_HW_IP_GFX:
320                         type = AMD_IP_BLOCK_TYPE_GFX;
321                         for (i = 0; i < adev->gfx.num_gfx_rings; i++)
322                                 ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
323                         ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
324                         ib_size_alignment = 8;
325                         break;
326                 case AMDGPU_HW_IP_COMPUTE:
327                         type = AMD_IP_BLOCK_TYPE_GFX;
328                         for (i = 0; i < adev->gfx.num_compute_rings; i++)
329                                 ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
330                         ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
331                         ib_size_alignment = 8;
332                         break;
333                 case AMDGPU_HW_IP_DMA:
334                         type = AMD_IP_BLOCK_TYPE_SDMA;
335                         for (i = 0; i < adev->sdma.num_instances; i++)
336                                 ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
337                         ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
338                         ib_size_alignment = 1;
339                         break;
340                 case AMDGPU_HW_IP_UVD:
341                         type = AMD_IP_BLOCK_TYPE_UVD;
342                         ring_mask = adev->uvd.ring.ready ? 1 : 0;
343                         ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
344                         ib_size_alignment = 16;
345                         break;
346                 case AMDGPU_HW_IP_VCE:
347                         type = AMD_IP_BLOCK_TYPE_VCE;
348                         for (i = 0; i < adev->vce.num_rings; i++)
349                                 ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
350                         ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
351                         ib_size_alignment = 1;
352                         break;
353                 case AMDGPU_HW_IP_UVD_ENC:
354                         type = AMD_IP_BLOCK_TYPE_UVD;
355                         for (i = 0; i < adev->uvd.num_enc_rings; i++)
356                                 ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
357                         ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
358                         ib_size_alignment = 1;
359                         break;
360                 case AMDGPU_HW_IP_VCN_DEC:
361                         type = AMD_IP_BLOCK_TYPE_VCN;
362                         ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
363                         ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
364                         ib_size_alignment = 16;
365                         break;
366                 case AMDGPU_HW_IP_VCN_ENC:
367                         type = AMD_IP_BLOCK_TYPE_VCN;
368                         for (i = 0; i < adev->vcn.num_enc_rings; i++)
369                                 ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
370                         ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
371                         ib_size_alignment = 1;
372                         break;
373                 default:
374                         return -EINVAL;
375                 }
376
377                 for (i = 0; i < adev->num_ip_blocks; i++) {
378                         if (adev->ip_blocks[i].version->type == type &&
379                             adev->ip_blocks[i].status.valid) {
380                                 ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
381                                 ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
382                                 ip.capabilities_flags = 0;
383                                 ip.available_rings = ring_mask;
384                                 ip.ib_start_alignment = ib_start_alignment;
385                                 ip.ib_size_alignment = ib_size_alignment;
386                                 break;
387                         }
388                 }
389                 return copy_to_user(out, &ip,
390                                     min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
391         }
392         case AMDGPU_INFO_HW_IP_COUNT: {
393                 enum amd_ip_block_type type;
394                 uint32_t count = 0;
395
396                 switch (info->query_hw_ip.type) {
397                 case AMDGPU_HW_IP_GFX:
398                         type = AMD_IP_BLOCK_TYPE_GFX;
399                         break;
400                 case AMDGPU_HW_IP_COMPUTE:
401                         type = AMD_IP_BLOCK_TYPE_GFX;
402                         break;
403                 case AMDGPU_HW_IP_DMA:
404                         type = AMD_IP_BLOCK_TYPE_SDMA;
405                         break;
406                 case AMDGPU_HW_IP_UVD:
407                         type = AMD_IP_BLOCK_TYPE_UVD;
408                         break;
409                 case AMDGPU_HW_IP_VCE:
410                         type = AMD_IP_BLOCK_TYPE_VCE;
411                         break;
412                 case AMDGPU_HW_IP_UVD_ENC:
413                         type = AMD_IP_BLOCK_TYPE_UVD;
414                         break;
415                 case AMDGPU_HW_IP_VCN_DEC:
416                 case AMDGPU_HW_IP_VCN_ENC:
417                         type = AMD_IP_BLOCK_TYPE_VCN;
418                         break;
419                 default:
420                         return -EINVAL;
421                 }
422
423                 for (i = 0; i < adev->num_ip_blocks; i++)
424                         if (adev->ip_blocks[i].version->type == type &&
425                             adev->ip_blocks[i].status.valid &&
426                             count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
427                                 count++;
428
429                 return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
430         }
431         case AMDGPU_INFO_TIMESTAMP:
432                 ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
433                 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
434         case AMDGPU_INFO_FW_VERSION: {
435                 struct drm_amdgpu_info_firmware fw_info;
436                 int ret;
437
438                 /* We only support one instance of each IP block right now. */
439                 if (info->query_fw.ip_instance != 0)
440                         return -EINVAL;
441
442                 ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
443                 if (ret)
444                         return ret;
445
446                 return copy_to_user(out, &fw_info,
447                                     min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
448         }
449         case AMDGPU_INFO_NUM_BYTES_MOVED:
450                 ui64 = atomic64_read(&adev->num_bytes_moved);
451                 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
452         case AMDGPU_INFO_NUM_EVICTIONS:
453                 ui64 = atomic64_read(&adev->num_evictions);
454                 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
455         case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
456                 ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
457                 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
458         case AMDGPU_INFO_VRAM_USAGE:
459                 ui64 = atomic64_read(&adev->vram_usage);
460                 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
461         case AMDGPU_INFO_VIS_VRAM_USAGE:
462                 ui64 = atomic64_read(&adev->vram_vis_usage);
463                 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
464         case AMDGPU_INFO_GTT_USAGE:
465                 ui64 = atomic64_read(&adev->gtt_usage);
466                 return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
467         case AMDGPU_INFO_GDS_CONFIG: {
468                 struct drm_amdgpu_info_gds gds_info;
469
470                 memset(&gds_info, 0, sizeof(gds_info));
471                 gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
472                 gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
473                 gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
474                 gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
475                 gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
476                 gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
477                 gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
478                 return copy_to_user(out, &gds_info,
479                                     min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
480         }
481         case AMDGPU_INFO_VRAM_GTT: {
482                 struct drm_amdgpu_info_vram_gtt vram_gtt;
483
484                 vram_gtt.vram_size = adev->mc.real_vram_size;
485                 vram_gtt.vram_size -= adev->vram_pin_size;
486                 vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
487                 vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
488                 vram_gtt.gtt_size  = adev->mc.gtt_size;
489                 vram_gtt.gtt_size -= adev->gart_pin_size;
490                 return copy_to_user(out, &vram_gtt,
491                                     min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
492         }
493         case AMDGPU_INFO_MEMORY: {
494                 struct drm_amdgpu_memory_info mem;
495
496                 memset(&mem, 0, sizeof(mem));
497                 mem.vram.total_heap_size = adev->mc.real_vram_size;
498                 mem.vram.usable_heap_size =
499                         adev->mc.real_vram_size - adev->vram_pin_size;
500                 mem.vram.heap_usage = atomic64_read(&adev->vram_usage);
501                 mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
502
503                 mem.cpu_accessible_vram.total_heap_size =
504                         adev->mc.visible_vram_size;
505                 mem.cpu_accessible_vram.usable_heap_size =
506                         adev->mc.visible_vram_size -
507                         (adev->vram_pin_size - adev->invisible_pin_size);
508                 mem.cpu_accessible_vram.heap_usage =
509                         atomic64_read(&adev->vram_vis_usage);
510                 mem.cpu_accessible_vram.max_allocation =
511                         mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
512
513                 mem.gtt.total_heap_size = adev->mc.gtt_size;
514                 mem.gtt.usable_heap_size =
515                         adev->mc.gtt_size - adev->gart_pin_size;
516                 mem.gtt.heap_usage = atomic64_read(&adev->gtt_usage);
517                 mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
518
519                 return copy_to_user(out, &mem,
520                                     min((size_t)size, sizeof(mem)))
521                                     ? -EFAULT : 0;
522         }
523         case AMDGPU_INFO_READ_MMR_REG: {
524                 unsigned n, alloc_size;
525                 uint32_t *regs;
526                 unsigned se_num = (info->read_mmr_reg.instance >>
527                                    AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
528                                   AMDGPU_INFO_MMR_SE_INDEX_MASK;
529                 unsigned sh_num = (info->read_mmr_reg.instance >>
530                                    AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
531                                   AMDGPU_INFO_MMR_SH_INDEX_MASK;
532
533                 /* set full masks if the userspace set all bits
534                  * in the bitfields */
535                 if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
536                         se_num = 0xffffffff;
537                 if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
538                         sh_num = 0xffffffff;
539
540                 regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
541                 if (!regs)
542                         return -ENOMEM;
543                 alloc_size = info->read_mmr_reg.count * sizeof(*regs);
544
545                 for (i = 0; i < info->read_mmr_reg.count; i++)
546                         if (amdgpu_asic_read_register(adev, se_num, sh_num,
547                                                       info->read_mmr_reg.dword_offset + i,
548                                                       &regs[i])) {
549                                 DRM_DEBUG_KMS("unallowed offset %#x\n",
550                                               info->read_mmr_reg.dword_offset + i);
551                                 kfree(regs);
552                                 return -EFAULT;
553                         }
554                 n = copy_to_user(out, regs, min(size, alloc_size));
555                 kfree(regs);
556                 return n ? -EFAULT : 0;
557         }
558         case AMDGPU_INFO_DEV_INFO: {
559                 struct drm_amdgpu_info_device dev_info = {};
560
561                 dev_info.device_id = dev->pdev->device;
562                 dev_info.chip_rev = adev->rev_id;
563                 dev_info.external_rev = adev->external_rev_id;
564                 dev_info.pci_rev = dev->pdev->revision;
565                 dev_info.family = adev->family;
566                 dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
567                 dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
568                 /* return all clocks in KHz */
569                 dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
570                 if (adev->pm.dpm_enabled) {
571                         dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
572                         dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
573                 } else {
574                         dev_info.max_engine_clock = adev->pm.default_sclk * 10;
575                         dev_info.max_memory_clock = adev->pm.default_mclk * 10;
576                 }
577                 dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
578                 dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
579                         adev->gfx.config.max_shader_engines;
580                 dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
581                 dev_info._pad = 0;
582                 dev_info.ids_flags = 0;
583                 if (adev->flags & AMD_IS_APU)
584                         dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
585                 if (amdgpu_sriov_vf(adev))
586                         dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
587                 dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
588                 dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
589                 dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
590                 dev_info.pte_fragment_size = (1 << AMDGPU_LOG2_PAGES_PER_FRAG) *
591                                              AMDGPU_GPU_PAGE_SIZE;
592                 dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
593
594                 dev_info.cu_active_number = adev->gfx.cu_info.number;
595                 dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
596                 dev_info.ce_ram_size = adev->gfx.ce_ram_size;
597                 memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
598                        sizeof(adev->gfx.cu_info.bitmap));
599                 dev_info.vram_type = adev->mc.vram_type;
600                 dev_info.vram_bit_width = adev->mc.vram_width;
601                 dev_info.vce_harvest_config = adev->vce.harvest_config;
602                 dev_info.gc_double_offchip_lds_buf =
603                         adev->gfx.config.double_offchip_lds_buf;
604
605                 if (amdgpu_ngg) {
606                         dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
607                         dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
608                         dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
609                         dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
610                         dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
611                         dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
612                         dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
613                         dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
614                 }
615                 dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
616                 dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
617                 dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
618                 dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
619                 dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
620                 dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
621                 dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
622
623                 return copy_to_user(out, &dev_info,
624                                     min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
625         }
626         case AMDGPU_INFO_VCE_CLOCK_TABLE: {
627                 unsigned i;
628                 struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
629                 struct amd_vce_state *vce_state;
630
631                 for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
632                         vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
633                         if (vce_state) {
634                                 vce_clk_table.entries[i].sclk = vce_state->sclk;
635                                 vce_clk_table.entries[i].mclk = vce_state->mclk;
636                                 vce_clk_table.entries[i].eclk = vce_state->evclk;
637                                 vce_clk_table.num_valid_entries++;
638                         }
639                 }
640
641                 return copy_to_user(out, &vce_clk_table,
642                                     min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
643         }
644         case AMDGPU_INFO_VBIOS: {
645                 uint32_t bios_size = adev->bios_size;
646
647                 switch (info->vbios_info.type) {
648                 case AMDGPU_INFO_VBIOS_SIZE:
649                         return copy_to_user(out, &bios_size,
650                                         min((size_t)size, sizeof(bios_size)))
651                                         ? -EFAULT : 0;
652                 case AMDGPU_INFO_VBIOS_IMAGE: {
653                         uint8_t *bios;
654                         uint32_t bios_offset = info->vbios_info.offset;
655
656                         if (bios_offset >= bios_size)
657                                 return -EINVAL;
658
659                         bios = adev->bios + bios_offset;
660                         return copy_to_user(out, bios,
661                                             min((size_t)size, (size_t)(bios_size - bios_offset)))
662                                         ? -EFAULT : 0;
663                 }
664                 default:
665                         DRM_DEBUG_KMS("Invalid request %d\n",
666                                         info->vbios_info.type);
667                         return -EINVAL;
668                 }
669         }
670         case AMDGPU_INFO_NUM_HANDLES: {
671                 struct drm_amdgpu_info_num_handles handle;
672
673                 switch (info->query_hw_ip.type) {
674                 case AMDGPU_HW_IP_UVD:
675                         /* Starting Polaris, we support unlimited UVD handles */
676                         if (adev->asic_type < CHIP_POLARIS10) {
677                                 handle.uvd_max_handles = adev->uvd.max_handles;
678                                 handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
679
680                                 return copy_to_user(out, &handle,
681                                         min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
682                         } else {
683                                 return -ENODATA;
684                         }
685
686                         break;
687                 default:
688                         return -EINVAL;
689                 }
690         }
691         case AMDGPU_INFO_SENSOR: {
692                 struct pp_gpu_power query = {0};
693                 int query_size = sizeof(query);
694
695                 if (amdgpu_dpm == 0)
696                         return -ENOENT;
697
698                 switch (info->sensor_info.type) {
699                 case AMDGPU_INFO_SENSOR_GFX_SCLK:
700                         /* get sclk in Mhz */
701                         if (amdgpu_dpm_read_sensor(adev,
702                                                    AMDGPU_PP_SENSOR_GFX_SCLK,
703                                                    (void *)&ui32, &ui32_size)) {
704                                 return -EINVAL;
705                         }
706                         ui32 /= 100;
707                         break;
708                 case AMDGPU_INFO_SENSOR_GFX_MCLK:
709                         /* get mclk in Mhz */
710                         if (amdgpu_dpm_read_sensor(adev,
711                                                    AMDGPU_PP_SENSOR_GFX_MCLK,
712                                                    (void *)&ui32, &ui32_size)) {
713                                 return -EINVAL;
714                         }
715                         ui32 /= 100;
716                         break;
717                 case AMDGPU_INFO_SENSOR_GPU_TEMP:
718                         /* get temperature in millidegrees C */
719                         if (amdgpu_dpm_read_sensor(adev,
720                                                    AMDGPU_PP_SENSOR_GPU_TEMP,
721                                                    (void *)&ui32, &ui32_size)) {
722                                 return -EINVAL;
723                         }
724                         break;
725                 case AMDGPU_INFO_SENSOR_GPU_LOAD:
726                         /* get GPU load */
727                         if (amdgpu_dpm_read_sensor(adev,
728                                                    AMDGPU_PP_SENSOR_GPU_LOAD,
729                                                    (void *)&ui32, &ui32_size)) {
730                                 return -EINVAL;
731                         }
732                         break;
733                 case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
734                         /* get average GPU power */
735                         if (amdgpu_dpm_read_sensor(adev,
736                                                    AMDGPU_PP_SENSOR_GPU_POWER,
737                                                    (void *)&query, &query_size)) {
738                                 return -EINVAL;
739                         }
740                         ui32 = query.average_gpu_power >> 8;
741                         break;
742                 case AMDGPU_INFO_SENSOR_VDDNB:
743                         /* get VDDNB in millivolts */
744                         if (amdgpu_dpm_read_sensor(adev,
745                                                    AMDGPU_PP_SENSOR_VDDNB,
746                                                    (void *)&ui32, &ui32_size)) {
747                                 return -EINVAL;
748                         }
749                         break;
750                 case AMDGPU_INFO_SENSOR_VDDGFX:
751                         /* get VDDGFX in millivolts */
752                         if (amdgpu_dpm_read_sensor(adev,
753                                                    AMDGPU_PP_SENSOR_VDDGFX,
754                                                    (void *)&ui32, &ui32_size)) {
755                                 return -EINVAL;
756                         }
757                         break;
758                 default:
759                         DRM_DEBUG_KMS("Invalid request %d\n",
760                                       info->sensor_info.type);
761                         return -EINVAL;
762                 }
763                 return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
764         }
765         default:
766                 DRM_DEBUG_KMS("Invalid request %d\n", info->query);
767                 return -EINVAL;
768         }
769         return 0;
770 }
771
772
773 /*
774  * Outdated mess for old drm with Xorg being in charge (void function now).
775  */
776 /**
777  * amdgpu_driver_lastclose_kms - drm callback for last close
778  *
779  * @dev: drm dev pointer
780  *
781  * Switch vga_switcheroo state after last close (all asics).
782  */
783 void amdgpu_driver_lastclose_kms(struct drm_device *dev)
784 {
785         struct amdgpu_device *adev = dev->dev_private;
786
787         amdgpu_fbdev_restore_mode(adev);
788         vga_switcheroo_process_delayed_switch();
789 }
790
791 bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
792                           struct amdgpu_fpriv *fpriv)
793 {
794         return fpriv->vram_lost_counter != atomic_read(&adev->vram_lost_counter);
795 }
796
797 /**
798  * amdgpu_driver_open_kms - drm callback for open
799  *
800  * @dev: drm dev pointer
801  * @file_priv: drm file
802  *
803  * On device open, init vm on cayman+ (all asics).
804  * Returns 0 on success, error on failure.
805  */
806 int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
807 {
808         struct amdgpu_device *adev = dev->dev_private;
809         struct amdgpu_fpriv *fpriv;
810         int r;
811
812         file_priv->driver_priv = NULL;
813
814         r = pm_runtime_get_sync(dev->dev);
815         if (r < 0)
816                 return r;
817
818         fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
819         if (unlikely(!fpriv)) {
820                 r = -ENOMEM;
821                 goto out_suspend;
822         }
823
824         r = amdgpu_vm_init(adev, &fpriv->vm,
825                            AMDGPU_VM_CONTEXT_GFX);
826         if (r) {
827                 kfree(fpriv);
828                 goto out_suspend;
829         }
830
831         fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
832         if (!fpriv->prt_va) {
833                 r = -ENOMEM;
834                 amdgpu_vm_fini(adev, &fpriv->vm);
835                 kfree(fpriv);
836                 goto out_suspend;
837         }
838
839         if (amdgpu_sriov_vf(adev)) {
840                 r = amdgpu_map_static_csa(adev, &fpriv->vm);
841                 if (r)
842                         goto out_suspend;
843         }
844
845         mutex_init(&fpriv->bo_list_lock);
846         idr_init(&fpriv->bo_list_handles);
847
848         amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
849
850         fpriv->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
851         file_priv->driver_priv = fpriv;
852
853 out_suspend:
854         pm_runtime_mark_last_busy(dev->dev);
855         pm_runtime_put_autosuspend(dev->dev);
856
857         return r;
858 }
859
860 /**
861  * amdgpu_driver_postclose_kms - drm callback for post close
862  *
863  * @dev: drm dev pointer
864  * @file_priv: drm file
865  *
866  * On device post close, tear down vm on cayman+ (all asics).
867  */
868 void amdgpu_driver_postclose_kms(struct drm_device *dev,
869                                  struct drm_file *file_priv)
870 {
871         struct amdgpu_device *adev = dev->dev_private;
872         struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
873         struct amdgpu_bo_list *list;
874         int handle;
875
876         if (!fpriv)
877                 return;
878
879         pm_runtime_get_sync(dev->dev);
880
881         amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
882
883         if (adev->asic_type != CHIP_RAVEN) {
884                 amdgpu_uvd_free_handles(adev, file_priv);
885                 amdgpu_vce_free_handles(adev, file_priv);
886         }
887
888         amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
889
890         if (amdgpu_sriov_vf(adev)) {
891                 /* TODO: how to handle reserve failure */
892                 BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
893                 amdgpu_vm_bo_rmv(adev, fpriv->vm.csa_bo_va);
894                 fpriv->vm.csa_bo_va = NULL;
895                 amdgpu_bo_unreserve(adev->virt.csa_obj);
896         }
897
898         amdgpu_vm_fini(adev, &fpriv->vm);
899
900         idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
901                 amdgpu_bo_list_free(list);
902
903         idr_destroy(&fpriv->bo_list_handles);
904         mutex_destroy(&fpriv->bo_list_lock);
905
906         kfree(fpriv);
907         file_priv->driver_priv = NULL;
908
909         pm_runtime_mark_last_busy(dev->dev);
910         pm_runtime_put_autosuspend(dev->dev);
911 }
912
913 /*
914  * VBlank related functions.
915  */
916 /**
917  * amdgpu_get_vblank_counter_kms - get frame count
918  *
919  * @dev: drm dev pointer
920  * @pipe: crtc to get the frame count from
921  *
922  * Gets the frame count on the requested crtc (all asics).
923  * Returns frame count on success, -EINVAL on failure.
924  */
925 u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
926 {
927         struct amdgpu_device *adev = dev->dev_private;
928         int vpos, hpos, stat;
929         u32 count;
930
931         if (pipe >= adev->mode_info.num_crtc) {
932                 DRM_ERROR("Invalid crtc %u\n", pipe);
933                 return -EINVAL;
934         }
935
936         /* The hw increments its frame counter at start of vsync, not at start
937          * of vblank, as is required by DRM core vblank counter handling.
938          * Cook the hw count here to make it appear to the caller as if it
939          * incremented at start of vblank. We measure distance to start of
940          * vblank in vpos. vpos therefore will be >= 0 between start of vblank
941          * and start of vsync, so vpos >= 0 means to bump the hw frame counter
942          * result by 1 to give the proper appearance to caller.
943          */
944         if (adev->mode_info.crtcs[pipe]) {
945                 /* Repeat readout if needed to provide stable result if
946                  * we cross start of vsync during the queries.
947                  */
948                 do {
949                         count = amdgpu_display_vblank_get_counter(adev, pipe);
950                         /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
951                          * distance to start of vblank, instead of regular
952                          * vertical scanout pos.
953                          */
954                         stat = amdgpu_get_crtc_scanoutpos(
955                                 dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
956                                 &vpos, &hpos, NULL, NULL,
957                                 &adev->mode_info.crtcs[pipe]->base.hwmode);
958                 } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
959
960                 if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
961                     (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
962                         DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
963                 } else {
964                         DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
965                                       pipe, vpos);
966
967                         /* Bump counter if we are at >= leading edge of vblank,
968                          * but before vsync where vpos would turn negative and
969                          * the hw counter really increments.
970                          */
971                         if (vpos >= 0)
972                                 count++;
973                 }
974         } else {
975                 /* Fallback to use value as is. */
976                 count = amdgpu_display_vblank_get_counter(adev, pipe);
977                 DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
978         }
979
980         return count;
981 }
982
983 /**
984  * amdgpu_enable_vblank_kms - enable vblank interrupt
985  *
986  * @dev: drm dev pointer
987  * @pipe: crtc to enable vblank interrupt for
988  *
989  * Enable the interrupt on the requested crtc (all asics).
990  * Returns 0 on success, -EINVAL on failure.
991  */
992 int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
993 {
994         struct amdgpu_device *adev = dev->dev_private;
995         int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
996
997         return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
998 }
999
1000 /**
1001  * amdgpu_disable_vblank_kms - disable vblank interrupt
1002  *
1003  * @dev: drm dev pointer
1004  * @pipe: crtc to disable vblank interrupt for
1005  *
1006  * Disable the interrupt on the requested crtc (all asics).
1007  */
1008 void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
1009 {
1010         struct amdgpu_device *adev = dev->dev_private;
1011         int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
1012
1013         amdgpu_irq_put(adev, &adev->crtc_irq, idx);
1014 }
1015
1016 const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
1017         DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1018         DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1019         DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1020         DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1021         /* KMS */
1022         DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1023         DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1024         DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1025         DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1026         DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1027         DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1028         DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1029         DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1030         DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1031         DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
1032 };
1033 const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
1034
1035 /*
1036  * Debugfs info
1037  */
1038 #if defined(CONFIG_DEBUG_FS)
1039
1040 static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
1041 {
1042         struct drm_info_node *node = (struct drm_info_node *) m->private;
1043         struct drm_device *dev = node->minor->dev;
1044         struct amdgpu_device *adev = dev->dev_private;
1045         struct drm_amdgpu_info_firmware fw_info;
1046         struct drm_amdgpu_query_fw query_fw;
1047         int ret, i;
1048
1049         /* VCE */
1050         query_fw.fw_type = AMDGPU_INFO_FW_VCE;
1051         ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1052         if (ret)
1053                 return ret;
1054         seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
1055                    fw_info.feature, fw_info.ver);
1056
1057         /* UVD */
1058         query_fw.fw_type = AMDGPU_INFO_FW_UVD;
1059         ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1060         if (ret)
1061                 return ret;
1062         seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
1063                    fw_info.feature, fw_info.ver);
1064
1065         /* GMC */
1066         query_fw.fw_type = AMDGPU_INFO_FW_GMC;
1067         ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1068         if (ret)
1069                 return ret;
1070         seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
1071                    fw_info.feature, fw_info.ver);
1072
1073         /* ME */
1074         query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
1075         ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1076         if (ret)
1077                 return ret;
1078         seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
1079                    fw_info.feature, fw_info.ver);
1080
1081         /* PFP */
1082         query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
1083         ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1084         if (ret)
1085                 return ret;
1086         seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
1087                    fw_info.feature, fw_info.ver);
1088
1089         /* CE */
1090         query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
1091         ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1092         if (ret)
1093                 return ret;
1094         seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
1095                    fw_info.feature, fw_info.ver);
1096
1097         /* RLC */
1098         query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
1099         ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1100         if (ret)
1101                 return ret;
1102         seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
1103                    fw_info.feature, fw_info.ver);
1104
1105         /* MEC */
1106         query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
1107         query_fw.index = 0;
1108         ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1109         if (ret)
1110                 return ret;
1111         seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
1112                    fw_info.feature, fw_info.ver);
1113
1114         /* MEC2 */
1115         if (adev->asic_type == CHIP_KAVERI ||
1116             (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
1117                 query_fw.index = 1;
1118                 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1119                 if (ret)
1120                         return ret;
1121                 seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
1122                            fw_info.feature, fw_info.ver);
1123         }
1124
1125         /* PSP SOS */
1126         query_fw.fw_type = AMDGPU_INFO_FW_SOS;
1127         ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1128         if (ret)
1129                 return ret;
1130         seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
1131                    fw_info.feature, fw_info.ver);
1132
1133
1134         /* PSP ASD */
1135         query_fw.fw_type = AMDGPU_INFO_FW_ASD;
1136         ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1137         if (ret)
1138                 return ret;
1139         seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
1140                    fw_info.feature, fw_info.ver);
1141
1142         /* SMC */
1143         query_fw.fw_type = AMDGPU_INFO_FW_SMC;
1144         ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1145         if (ret)
1146                 return ret;
1147         seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
1148                    fw_info.feature, fw_info.ver);
1149
1150         /* SDMA */
1151         query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
1152         for (i = 0; i < adev->sdma.num_instances; i++) {
1153                 query_fw.index = i;
1154                 ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
1155                 if (ret)
1156                         return ret;
1157                 seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
1158                            i, fw_info.feature, fw_info.ver);
1159         }
1160
1161         return 0;
1162 }
1163
1164 static const struct drm_info_list amdgpu_firmware_info_list[] = {
1165         {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
1166 };
1167 #endif
1168
1169 int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
1170 {
1171 #if defined(CONFIG_DEBUG_FS)
1172         return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
1173                                         ARRAY_SIZE(amdgpu_firmware_info_list));
1174 #else
1175         return 0;
1176 #endif
1177 }
This page took 0.107216 seconds and 4 git commands to generate.