1 // SPDX-License-Identifier: GPL-2.0+
11 #include <asm/encoding.h>
12 #include <dm/uclass-internal.h>
15 * The variables here must be stored in the data section since they are used
16 * before the bss section is available.
18 #ifdef CONFIG_OF_PRIOR_STAGE
19 phys_addr_t prior_stage_fdt_address __attribute__((section(".data")));
22 u32 hart_lottery __attribute__((section(".data"))) = 0;
25 * The main hart running U-Boot has acquired available_harts_lock until it has
26 * finished initialization of global data.
28 u32 available_harts_lock = 1;
31 static inline bool supports_extension(char ext)
37 uclass_find_first_device(UCLASS_CPU, &dev);
39 debug("unable to find the RISC-V cpu device\n");
42 if (!cpu_get_desc(dev, desc, sizeof(desc))) {
43 /* skip the first 4 characters (rv32|rv64) */
44 if (strchr(desc + 4, ext))
49 #else /* !CONFIG_CPU */
50 #ifdef CONFIG_RISCV_MMODE
51 return csr_read(misa) & (1 << (ext - 'a'));
52 #else /* !CONFIG_RISCV_MMODE */
53 #warning "There is no way to determine the available extensions in S-mode."
54 #warning "Please convert your board to use the RISC-V CPU driver."
56 #endif /* CONFIG_RISCV_MMODE */
57 #endif /* CONFIG_CPU */
60 static int riscv_cpu_probe(void)
65 /* probe cpus so that RISC-V timer can be bound */
66 ret = cpu_probe_all();
68 return log_msg_ret("RISC-V cpus probe failed\n", ret);
74 int arch_cpu_init_dm(void)
78 ret = riscv_cpu_probe();
83 if (supports_extension('d') || supports_extension('f')) {
84 csr_set(MODE_PREFIX(status), MSTATUS_FS);
88 if (CONFIG_IS_ENABLED(RISCV_MMODE)) {
90 * Enable perf counters for cycle, time,
91 * and instret counters only
93 csr_write(mcounteren, GENMASK(2, 0));
96 if (supports_extension('s'))
103 int arch_early_init_r(void)
105 return riscv_cpu_probe();