1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright (C) 2004-2006 Atmel Corporation
5 * Modified to support C structur SoC access by
14 #include <debug_uart.h>
15 #include <asm/global_data.h>
16 #include <linux/compiler.h>
17 #include <linux/delay.h>
20 #if CONFIG_IS_ENABLED(DM_SERIAL)
21 #include <asm/arch/atmel_serial.h>
23 #include <asm/arch/clk.h>
24 #include <asm/arch/hardware.h>
26 #include "atmel_usart.h"
28 DECLARE_GLOBAL_DATA_PTR;
30 #if !CONFIG_IS_ENABLED(DM_SERIAL)
31 static void atmel_serial_setbrg_internal(atmel_usart3_t *usart, int id,
34 unsigned long divisor;
35 unsigned long usart_hz;
39 * Baud Rate = --------------
42 usart_hz = get_usart_clk_rate(id);
43 divisor = (usart_hz / 16 + baudrate / 2) / baudrate;
44 writel(USART3_BF(CD, divisor), &usart->brgr);
47 static void atmel_serial_init_internal(atmel_usart3_t *usart)
50 * Just in case: drain transmitter register
51 * 1000us is enough for baudrate >= 9600
53 if (!(readl(&usart->csr) & USART3_BIT(TXEMPTY)))
56 writel(USART3_BIT(RSTRX) | USART3_BIT(RSTTX), &usart->cr);
59 static void atmel_serial_activate(atmel_usart3_t *usart)
61 writel((USART3_BF(USART_MODE, USART3_USART_MODE_NORMAL)
62 | USART3_BF(USCLKS, USART3_USCLKS_MCK)
63 | USART3_BF(CHRL, USART3_CHRL_8)
64 | USART3_BF(PAR, USART3_PAR_NONE)
65 | USART3_BF(NBSTOP, USART3_NBSTOP_1)),
67 writel(USART3_BIT(RXEN) | USART3_BIT(TXEN), &usart->cr);
68 /* 100us is enough for the new settings to be settled */
72 static void atmel_serial_setbrg(void)
74 atmel_serial_setbrg_internal((atmel_usart3_t *)CFG_USART_BASE,
75 CFG_USART_ID, gd->baudrate);
78 static int atmel_serial_init(void)
80 atmel_usart3_t *usart = (atmel_usart3_t *)CFG_USART_BASE;
82 atmel_serial_init_internal(usart);
84 atmel_serial_activate(usart);
89 static void atmel_serial_putc(char c)
91 atmel_usart3_t *usart = (atmel_usart3_t *)CFG_USART_BASE;
96 while (!(readl(&usart->csr) & USART3_BIT(TXRDY)));
97 writel(c, &usart->thr);
100 static int atmel_serial_getc(void)
102 atmel_usart3_t *usart = (atmel_usart3_t *)CFG_USART_BASE;
104 while (!(readl(&usart->csr) & USART3_BIT(RXRDY)))
106 return readl(&usart->rhr);
109 static int atmel_serial_tstc(void)
111 atmel_usart3_t *usart = (atmel_usart3_t *)CFG_USART_BASE;
112 return (readl(&usart->csr) & USART3_BIT(RXRDY)) != 0;
115 static struct serial_device atmel_serial_drv = {
116 .name = "atmel_serial",
117 .start = atmel_serial_init,
119 .setbrg = atmel_serial_setbrg,
120 .putc = atmel_serial_putc,
121 .puts = default_serial_puts,
122 .getc = atmel_serial_getc,
123 .tstc = atmel_serial_tstc,
126 void atmel_serial_initialize(void)
128 serial_register(&atmel_serial_drv);
131 __weak struct serial_device *default_serial_console(void)
133 return &atmel_serial_drv;
136 enum serial_clk_type {
141 struct atmel_serial_priv {
142 atmel_usart3_t *usart;
143 ulong usart_clk_rate;
146 static void _atmel_serial_set_brg(atmel_usart3_t *usart,
147 ulong usart_clk_rate, int baudrate)
149 unsigned long divisor;
151 divisor = (usart_clk_rate / 16 + baudrate / 2) / baudrate;
152 writel(USART3_BF(CD, divisor), &usart->brgr);
155 void _atmel_serial_init(atmel_usart3_t *usart,
156 ulong usart_clk_rate, int baudrate)
158 writel(USART3_BIT(RXDIS) | USART3_BIT(TXDIS), &usart->cr);
160 writel((USART3_BF(USART_MODE, USART3_USART_MODE_NORMAL) |
161 USART3_BF(USCLKS, USART3_USCLKS_MCK) |
162 USART3_BF(CHRL, USART3_CHRL_8) |
163 USART3_BF(PAR, USART3_PAR_NONE) |
164 USART3_BF(NBSTOP, USART3_NBSTOP_1)), &usart->mr);
166 _atmel_serial_set_brg(usart, usart_clk_rate, baudrate);
168 writel(USART3_BIT(RSTRX) | USART3_BIT(RSTTX), &usart->cr);
169 writel(USART3_BIT(RXEN) | USART3_BIT(TXEN), &usart->cr);
172 int atmel_serial_setbrg(struct udevice *dev, int baudrate)
174 struct atmel_serial_priv *priv = dev_get_priv(dev);
176 _atmel_serial_set_brg(priv->usart, priv->usart_clk_rate, baudrate);
181 static int atmel_serial_getc(struct udevice *dev)
183 struct atmel_serial_priv *priv = dev_get_priv(dev);
185 if (!(readl(&priv->usart->csr) & USART3_BIT(RXRDY)))
188 return readl(&priv->usart->rhr);
191 static int atmel_serial_putc(struct udevice *dev, const char ch)
193 struct atmel_serial_priv *priv = dev_get_priv(dev);
195 if (!(readl(&priv->usart->csr) & USART3_BIT(TXRDY)))
198 writel(ch, &priv->usart->thr);
203 static int atmel_serial_pending(struct udevice *dev, bool input)
205 struct atmel_serial_priv *priv = dev_get_priv(dev);
206 uint32_t csr = readl(&priv->usart->csr);
209 return csr & USART3_BIT(RXRDY) ? 1 : 0;
211 return csr & USART3_BIT(TXEMPTY) ? 0 : 1;
214 static const struct dm_serial_ops atmel_serial_ops = {
215 .putc = atmel_serial_putc,
216 .pending = atmel_serial_pending,
217 .getc = atmel_serial_getc,
218 .setbrg = atmel_serial_setbrg,
221 #if defined(CONFIG_SPL_BUILD) && !defined(CONFIG_SPL_CLK)
222 static int atmel_serial_enable_clk(struct udevice *dev)
224 struct atmel_serial_priv *priv = dev_get_priv(dev);
226 /* Use fixed clock value in SPL */
227 priv->usart_clk_rate = CONFIG_SPL_UART_CLOCK;
232 static int atmel_serial_enable_clk(struct udevice *dev)
234 struct atmel_serial_priv *priv = dev_get_priv(dev);
239 ret = clk_get_by_index(dev, 0, &clk);
243 if (dev_get_driver_data(dev) == CLK_TYPE_NORMAL) {
244 ret = clk_enable(&clk);
249 clk_rate = clk_get_rate(&clk);
253 priv->usart_clk_rate = clk_rate;
259 static int atmel_serial_probe(struct udevice *dev)
261 struct atmel_serial_plat *plat = dev_get_plat(dev);
262 struct atmel_serial_priv *priv = dev_get_priv(dev);
264 #if CONFIG_IS_ENABLED(OF_CONTROL)
265 fdt_addr_t addr_base;
267 addr_base = dev_read_addr(dev);
268 if (addr_base == FDT_ADDR_T_NONE)
271 plat->base_addr = (uint32_t)addr_base;
273 priv->usart = (atmel_usart3_t *)plat->base_addr;
275 ret = atmel_serial_enable_clk(dev);
279 _atmel_serial_init(priv->usart, priv->usart_clk_rate, gd->baudrate);
284 #if CONFIG_IS_ENABLED(OF_CONTROL)
285 static const struct udevice_id atmel_serial_ids[] = {
287 .compatible = "atmel,at91sam9260-dbgu",
288 .data = CLK_TYPE_DBGU,
291 .compatible = "atmel,at91sam9260-usart",
292 .data = CLK_TYPE_NORMAL,
298 U_BOOT_DRIVER(serial_atmel) = {
299 .name = "serial_atmel",
301 #if CONFIG_IS_ENABLED(OF_CONTROL)
302 .of_match = atmel_serial_ids,
303 .plat_auto = sizeof(struct atmel_serial_plat),
305 .probe = atmel_serial_probe,
306 .ops = &atmel_serial_ops,
307 #if !CONFIG_IS_ENABLED(OF_CONTROL)
308 .flags = DM_FLAG_PRE_RELOC,
310 .priv_auto = sizeof(struct atmel_serial_priv),
314 #ifdef CONFIG_DEBUG_UART_ATMEL
315 static inline void _debug_uart_init(void)
317 atmel_usart3_t *usart = (atmel_usart3_t *)CONFIG_VAL(DEBUG_UART_BASE);
319 _atmel_serial_init(usart, CONFIG_DEBUG_UART_CLOCK, CONFIG_BAUDRATE);
322 static inline void _debug_uart_putc(int ch)
324 atmel_usart3_t *usart = (atmel_usart3_t *)CONFIG_VAL(DEBUG_UART_BASE);
326 while (!(readl(&usart->csr) & USART3_BIT(TXRDY)))
329 writel(ch, &usart->thr);