2 * Aeronix Zipit Z2 configuration file
6 * SPDX-License-Identifier: GPL-2.0+
13 * High Level Board Configuration Options
15 #define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
16 #define CONFIG_SYS_TEXT_BASE 0x0
18 #undef CONFIG_BOARD_LATE_INIT
19 #undef CONFIG_SKIP_LOWLEVEL_INIT
20 #define CONFIG_PREBOOT
23 * Environment settings
25 #define CONFIG_ENV_OVERWRITE
26 #define CONFIG_ENV_IS_IN_FLASH 1
27 #define CONFIG_ENV_ADDR 0x40000
28 #define CONFIG_ENV_SIZE 0x10000
30 #define CONFIG_SYS_MALLOC_LEN (128*1024)
31 #define CONFIG_ARCH_CPU_INIT
33 #define CONFIG_BOOTCOMMAND \
34 "if mmc rescan && ext2load mmc 0 0xa0000000 boot/uboot.script ;"\
36 "source 0xa0000000; " \
40 #define CONFIG_BOOTARGS \
41 "console=tty0 console=ttyS2,115200 fbcon=rotate:3"
42 #define CONFIG_TIMESTAMP
43 #define CONFIG_BOOTDELAY 2 /* Autoboot delay */
44 #define CONFIG_CMDLINE_TAG
45 #define CONFIG_SETUP_MEMORY_TAGS
46 #define CONFIG_SYS_TEXT_BASE 0x0
47 #define CONFIG_LZMA /* LZMA compression support */
50 * Serial Console Configuration
51 * STUART - the lower serial port on Colibri board
53 #define CONFIG_PXA_SERIAL
54 #define CONFIG_STUART 1
55 #define CONFIG_CONS_INDEX 2
56 #define CONFIG_BAUDRATE 115200
59 * Bootloader Components Configuration
61 #define CONFIG_CMD_ENV
64 * MMC Card Configuration
68 #define CONFIG_GENERIC_MMC
69 #define CONFIG_PXA_MMC_GENERIC
70 #define CONFIG_SYS_MMC_BASE 0xF0000000
71 #define CONFIG_DOS_PARTITION
78 #define CONFIG_SOFT_SPI
80 #define CONFIG_LCD_ROTATION
81 #define CONFIG_PXA_LCD
82 #define CONFIG_LMS283GF05
84 #define SPI_DELAY udelay(10)
85 #define SPI_SDA(val) zipitz2_spi_sda(val)
86 #define SPI_SCL(val) zipitz2_spi_scl(val)
87 #define SPI_READ zipitz2_spi_read()
89 void zipitz2_spi_sda(int);
90 void zipitz2_spi_scl(int);
91 unsigned char zipitz2_spi_read(void);
95 #define CONFIG_SYS_LONGHELP /* undef to save memory */
96 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
97 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
98 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
99 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
100 #define CONFIG_SYS_DEVICE_NULLDEV 1
103 * Clock Configuration
105 #define CONFIG_SYS_CPUSPEED 0x190 /* standard setting for 312MHz; L=16, N=1.5, A=0, SDCLK!=SystemBus */
110 #define PHYS_SRAM 0x5c000000 /* SRAM Bank #1 */
111 #define PHYS_SRAM_SIZE 0x00040000 /* 256k */
116 #define CONFIG_NR_DRAM_BANKS 1 /* We have 1 bank of DRAM */
117 #define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
118 #define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
120 #define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
121 #define CONFIG_SYS_DRAM_SIZE 0x02000000 /* 32 MB DRAM */
123 #define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
124 #define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
126 #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_DRAM_BASE
128 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
129 #define CONFIG_SYS_INIT_SP_ADDR (GENERATED_GBL_DATA_SIZE + PHYS_SRAM + 2048)
134 #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
135 #define PHYS_FLASH_SIZE 0x00800000 /* 8 MB */
136 #define PHYS_FLASH_SECT_SIZE 0x00010000 /* 64 KB sectors */
137 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
139 #define CONFIG_SYS_FLASH_CFI
140 #define CONFIG_FLASH_CFI_DRIVER 1
141 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
143 #define CONFIG_SYS_MONITOR_BASE PHYS_FLASH_1
144 #define CONFIG_SYS_MONITOR_LEN PHYS_FLASH_SECT_SIZE
146 #define CONFIG_SYS_MAX_FLASH_BANKS 1
147 #define CONFIG_SYS_MAX_FLASH_SECT 256
149 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
151 #define CONFIG_SYS_FLASH_ERASE_TOUT 240000
152 #define CONFIG_SYS_FLASH_WRITE_TOUT 240000
153 #define CONFIG_SYS_FLASH_LOCK_TOUT 240000
154 #define CONFIG_SYS_FLASH_UNLOCK_TOUT 240000
155 #define CONFIG_SYS_FLASH_PROTECTION
160 #define CONFIG_SYS_GAFR0_L_VAL 0x02000140
161 #define CONFIG_SYS_GAFR0_U_VAL 0x59188000
162 #define CONFIG_SYS_GAFR1_L_VAL 0x63900002
163 #define CONFIG_SYS_GAFR1_U_VAL 0xaaa03950
164 #define CONFIG_SYS_GAFR2_L_VAL 0x0aaaaaaa
165 #define CONFIG_SYS_GAFR2_U_VAL 0x29000308
166 #define CONFIG_SYS_GAFR3_L_VAL 0x54000000
167 #define CONFIG_SYS_GAFR3_U_VAL 0x000000d5
168 #define CONFIG_SYS_GPCR0_VAL 0x00000000
169 #define CONFIG_SYS_GPCR1_VAL 0x00000020
170 #define CONFIG_SYS_GPCR2_VAL 0x00000000
171 #define CONFIG_SYS_GPCR3_VAL 0x00000000
172 #define CONFIG_SYS_GPDR0_VAL 0xdafcee00
173 #define CONFIG_SYS_GPDR1_VAL 0xffa3aaab
174 #define CONFIG_SYS_GPDR2_VAL 0x8fe9ffff
175 #define CONFIG_SYS_GPDR3_VAL 0x001b1f8a
176 #define CONFIG_SYS_GPSR0_VAL 0x06080400
177 #define CONFIG_SYS_GPSR1_VAL 0x007f0000
178 #define CONFIG_SYS_GPSR2_VAL 0x032a0000
179 #define CONFIG_SYS_GPSR3_VAL 0x00000180
181 #define CONFIG_SYS_PSSR_VAL 0x30
186 #define CONFIG_SYS_CKEN 0x00511220
187 #define CONFIG_SYS_CCCR 0x00000190
192 #define CONFIG_SYS_MSC0_VAL 0x2ffc38f8
193 #define CONFIG_SYS_MSC1_VAL 0x0000ccd1
194 #define CONFIG_SYS_MSC2_VAL 0x0000b884
195 #define CONFIG_SYS_MDCNFG_VAL 0x08000ba9
196 #define CONFIG_SYS_MDREFR_VAL 0x2011a01e
197 #define CONFIG_SYS_MDMRS_VAL 0x00000000
198 #define CONFIG_SYS_FLYCNFG_VAL 0x00010001
199 #define CONFIG_SYS_SXCNFG_VAL 0x40044004
202 * PCMCIA and CF Interfaces
204 #define CONFIG_SYS_MECR_VAL 0x00000001
205 #define CONFIG_SYS_MCMEM0_VAL 0x00014307
206 #define CONFIG_SYS_MCMEM1_VAL 0x00014307
207 #define CONFIG_SYS_MCATT0_VAL 0x0001c787
208 #define CONFIG_SYS_MCATT1_VAL 0x0001c787
209 #define CONFIG_SYS_MCIO0_VAL 0x0001430f
210 #define CONFIG_SYS_MCIO1_VAL 0x0001430f
212 #include "pxa-common.h"
214 #endif /* __CONFIG_H */