1 // SPDX-License-Identifier: GPL-2.0+
3 * (C) Copyright 2019 Rockchip Electronics Co., Ltd
8 #include <dm/pinctrl.h>
12 #include "pinctrl-rockchip.h"
14 static struct rockchip_mux_route_data rk3399_mux_route_data[] = {
20 .route_offset = 0xe21c,
21 .route_val = BIT(16 + 10) | BIT(16 + 11),
27 .route_offset = 0xe21c,
28 .route_val = BIT(16 + 10) | BIT(16 + 11) | BIT(10),
34 .route_offset = 0xe21c,
35 .route_val = BIT(16 + 10) | BIT(16 + 11) | BIT(11),
41 .route_offset = 0xe21c,
42 .route_val = BIT(16 + 14),
48 .route_offset = 0xe21c,
49 .route_val = BIT(16 + 14) | BIT(14),
53 #define RK3399_PULL_GRF_OFFSET 0xe040
54 #define RK3399_PULL_PMU_OFFSET 0x40
56 static void rk3399_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
57 int pin_num, struct regmap **regmap,
60 struct rockchip_pinctrl_priv *priv = bank->priv;
62 /* The bank0:16 and bank1:32 pins are located in PMU */
63 if (bank->bank_num == 0 || bank->bank_num == 1) {
64 *regmap = priv->regmap_pmu;
65 *reg = RK3399_PULL_PMU_OFFSET;
67 *reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
69 *reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
70 *bit = pin_num % ROCKCHIP_PULL_PINS_PER_REG;
71 *bit *= ROCKCHIP_PULL_BITS_PER_PIN;
73 *regmap = priv->regmap_base;
74 *reg = RK3399_PULL_GRF_OFFSET;
76 /* correct the offset, as we're starting with the 3rd bank */
78 *reg += bank->bank_num * ROCKCHIP_PULL_BANK_STRIDE;
79 *reg += ((pin_num / ROCKCHIP_PULL_PINS_PER_REG) * 4);
81 *bit = (pin_num % ROCKCHIP_PULL_PINS_PER_REG);
82 *bit *= ROCKCHIP_PULL_BITS_PER_PIN;
86 static void rk3399_calc_drv_reg_and_bit(struct rockchip_pin_bank *bank,
87 int pin_num, struct regmap **regmap,
90 struct rockchip_pinctrl_priv *priv = bank->priv;
91 int drv_num = (pin_num / 8);
93 /* The bank0:16 and bank1:32 pins are located in PMU */
94 if (bank->bank_num == 0 || bank->bank_num == 1)
95 *regmap = priv->regmap_pmu;
97 *regmap = priv->regmap_base;
99 *reg = bank->drv[drv_num].offset;
100 if (bank->drv[drv_num].drv_type == DRV_TYPE_IO_1V8_3V0_AUTO ||
101 bank->drv[drv_num].drv_type == DRV_TYPE_IO_3V3_ONLY)
102 *bit = (pin_num % 8) * 3;
104 *bit = (pin_num % 8) * 2;
107 static struct rockchip_pin_bank rk3399_pin_banks[] = {
108 PIN_BANK_IOMUX_FLAGS_DRV_FLAGS_OFFSET_PULL_FLAGS(0, 32, "gpio0",
113 DRV_TYPE_IO_1V8_ONLY,
114 DRV_TYPE_IO_1V8_ONLY,
121 PULL_TYPE_IO_1V8_ONLY,
122 PULL_TYPE_IO_1V8_ONLY,
123 PULL_TYPE_IO_DEFAULT,
126 PIN_BANK_IOMUX_DRV_FLAGS_OFFSET(1, 32, "gpio1", IOMUX_SOURCE_PMU,
130 DRV_TYPE_IO_1V8_OR_3V0,
131 DRV_TYPE_IO_1V8_OR_3V0,
132 DRV_TYPE_IO_1V8_OR_3V0,
133 DRV_TYPE_IO_1V8_OR_3V0,
139 PIN_BANK_DRV_FLAGS_PULL_FLAGS(2, 32, "gpio2", DRV_TYPE_IO_1V8_OR_3V0,
140 DRV_TYPE_IO_1V8_OR_3V0,
141 DRV_TYPE_IO_1V8_ONLY,
142 DRV_TYPE_IO_1V8_ONLY,
143 PULL_TYPE_IO_DEFAULT,
144 PULL_TYPE_IO_DEFAULT,
145 PULL_TYPE_IO_1V8_ONLY,
146 PULL_TYPE_IO_1V8_ONLY
148 PIN_BANK_DRV_FLAGS(3, 32, "gpio3", DRV_TYPE_IO_3V3_ONLY,
149 DRV_TYPE_IO_3V3_ONLY,
150 DRV_TYPE_IO_3V3_ONLY,
151 DRV_TYPE_IO_1V8_OR_3V0
153 PIN_BANK_DRV_FLAGS(4, 32, "gpio4", DRV_TYPE_IO_1V8_OR_3V0,
154 DRV_TYPE_IO_1V8_3V0_AUTO,
155 DRV_TYPE_IO_1V8_OR_3V0,
156 DRV_TYPE_IO_1V8_OR_3V0
160 static struct rockchip_pin_ctrl rk3399_pin_ctrl = {
161 .pin_banks = rk3399_pin_banks,
162 .nr_banks = ARRAY_SIZE(rk3399_pin_banks),
163 .label = "RK3399-GPIO",
165 .grf_mux_offset = 0xe000,
166 .pmu_mux_offset = 0x0,
167 .grf_drv_offset = 0xe100,
168 .pmu_drv_offset = 0x80,
169 .iomux_routes = rk3399_mux_route_data,
170 .niomux_routes = ARRAY_SIZE(rk3399_mux_route_data),
171 .pull_calc_reg = rk3399_calc_pull_reg_and_bit,
172 .drv_calc_reg = rk3399_calc_drv_reg_and_bit,
175 static const struct udevice_id rk3399_pinctrl_ids[] = {
177 .compatible = "rockchip,rk3399-pinctrl",
178 .data = (ulong)&rk3399_pin_ctrl
183 U_BOOT_DRIVER(pinctrl_rk3399) = {
184 .name = "rockchip_rk3399_pinctrl",
185 .id = UCLASS_PINCTRL,
186 .of_match = rk3399_pinctrl_ids,
187 .priv_auto_alloc_size = sizeof(struct rockchip_pinctrl_priv),
188 .ops = &rockchip_pinctrl_ops,
189 #if !CONFIG_IS_ENABLED(OF_PLATDATA)
190 .bind = dm_scan_fdt_dev,
192 .probe = rockchip_pinctrl_probe,