1 // SPDX-License-Identifier: GPL-2.0+
13 #include <asm/encoding.h>
14 #include <asm/system.h>
15 #include <dm/uclass-internal.h>
16 #include <linux/bitops.h>
19 * The variables here must be stored in the data section since they are used
20 * before the bss section is available.
22 #if !CONFIG_IS_ENABLED(XIP)
23 u32 hart_lottery __section(".data") = 0;
25 #ifdef CONFIG_AVAILABLE_HARTS
27 * The main hart running U-Boot has acquired available_harts_lock until it has
28 * finished initialization of global data.
30 u32 available_harts_lock = 1;
34 static inline bool supports_extension(char ext)
40 uclass_find_first_device(UCLASS_CPU, &dev);
42 debug("unable to find the RISC-V cpu device\n");
45 if (!cpu_get_desc(dev, desc, sizeof(desc))) {
46 /* skip the first 4 characters (rv32|rv64) */
47 if (strchr(desc + 4, ext))
52 #else /* !CONFIG_CPU */
53 #if CONFIG_IS_ENABLED(RISCV_MMODE)
54 return csr_read(CSR_MISA) & (1 << (ext - 'a'));
55 #else /* !CONFIG_IS_ENABLED(RISCV_MMODE) */
56 #warning "There is no way to determine the available extensions in S-mode."
57 #warning "Please convert your board to use the RISC-V CPU driver."
59 #endif /* CONFIG_IS_ENABLED(RISCV_MMODE) */
60 #endif /* CONFIG_CPU */
63 static int riscv_cpu_probe(void)
68 /* probe cpus so that RISC-V timer can be bound */
69 ret = cpu_probe_all();
71 return log_msg_ret("RISC-V cpus probe failed\n", ret);
78 * This is called on secondary harts just after the IPI is init'd. Currently
79 * there's nothing to do, since we just need to clear any existing IPIs, and
80 * that is handled by the sending of an ipi itself.
82 #if CONFIG_IS_ENABLED(SMP)
83 static void dummy_pending_ipi_clear(ulong hart, ulong arg0, ulong arg1)
88 int riscv_cpu_setup(void *ctx, struct event *event)
92 ret = riscv_cpu_probe();
97 if (supports_extension('d') || supports_extension('f')) {
98 csr_set(MODE_PREFIX(status), MSTATUS_FS);
99 csr_write(CSR_FCSR, 0);
102 if (CONFIG_IS_ENABLED(RISCV_MMODE)) {
104 * Enable perf counters for cycle, time,
105 * and instret counters only
107 #ifdef CONFIG_RISCV_PRIV_1_9
108 csr_write(CSR_MSCOUNTEREN, GENMASK(2, 0));
109 csr_write(CSR_MUCOUNTEREN, GENMASK(2, 0));
111 csr_write(CSR_MCOUNTEREN, GENMASK(2, 0));
115 if (supports_extension('s'))
116 #ifdef CONFIG_RISCV_PRIV_1_9
117 csr_read_clear(CSR_MSTATUS, SR_VM);
119 csr_write(CSR_SATP, 0);
123 #if CONFIG_IS_ENABLED(SMP)
124 ret = riscv_init_ipi();
129 * Clear all pending IPIs on secondary harts. We don't do anything on
130 * the boot hart, since we never send an IPI to ourselves, and no
131 * interrupts are enabled
133 ret = smp_call_function((ulong)dummy_pending_ipi_clear, 0, 0, 0);
140 EVENT_SPY(EVT_DM_POST_INIT, riscv_cpu_setup);
142 int arch_early_init_r(void)
146 ret = riscv_cpu_probe();
150 if (IS_ENABLED(CONFIG_SYSRESET_SBI))
151 device_bind_driver(gd->dm_root, "sbi-sysreset",
152 "sbi-sysreset", NULL);
158 * harts_early_init() - A callback function called by start.S to configure
159 * feature settings of each hart.
161 * In a multi-core system, memory access shall be careful here, it shall
162 * take care of race conditions.
164 __weak void harts_early_init(void)