1 .. SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
10 Texas Instrument's K3 family of SoCs utilize a heterogeneous multicore
11 and highly integrated device architecture targeted to maximize
12 performance and power efficiency for a wide range of industrial,
13 automotive and other broad market segments.
15 Typically the processing cores and the peripherals for these devices are
16 partitioned into three functional domains to provide ultra-low power
17 modes as well as accommodating application and industrial safety systems
18 on the same SoC. These functional domains are typically called the:
20 * Wakeup (WKUP) domain
21 * Micro-controller (MCU) domain
24 For a more detailed view of what peripherals are attached to each
25 domain, consult the device specific documentation.
34 ../toradex/verdin-am62
43 For all K3 SoCs the first core started will be inside the Security
44 Management Subsystem (SMS) which will secure the device and start a core
45 in the wakeup domain to run the ROM code. ROM will then initialize the
46 boot media needed to load the binaries packaged inside `tiboot3.bin`,
47 including a 32bit U-Boot SPL, (called the wakup SPL) that ROM will jump
48 to after it has finished loading everything into internal SRAM.
50 .. image:: img/boot_flow_01.svg
51 :alt: Boot flow up to wakeup domain SPL
53 The wakeup SPL, running on a wakeup domain core, will initialize DDR and
54 any peripherals needed load the larger binaries inside the `tispl.bin`
55 into DDR. Once loaded the wakeup SPL will start one of the 'big'
56 application cores inside the main domain to initialize the main domain,
57 starting with Trusted Firmware-A (TF-A), before moving on to start
58 OP-TEE and the main domain's U-Boot SPL.
60 .. image:: img/boot_flow_02.svg
61 :alt: Boot flow up to main domain SPL
63 The main domain's SPL, running on a 64bit application core, has
64 virtually unlimited space (billions of bytes now that DDR is working) to
65 initialize even more peripherals needed to load in the `u-boot.img`
66 which loads more firmware into the micro-controller & wakeup domains and
67 finally prepare the main domain to run Linux.
69 .. image:: img/boot_flow_03.svg
70 :alt: Complete boot flow up to Linux
72 This is the typical boot flow for all K3 based SoCs, however this flow
73 offers quite a lot in the terms of flexibility, especially on High
79 All K3 SoCs will generally use the above boot flow with two main
80 differences depending on the capabilities of the boot ROM and the number
81 of cores inside the device. These differences split the bootflow into
82 essentially 4 unique but very similar flows:
84 * Split binary with a combined firmware: (eg: AM65)
85 * Combined binary with a combined firmware: (eg: AM64)
86 * Split binary with a split firmware: (eg: J721E)
87 * Combined binary with a split firmware: (eg: AM62)
89 For devices that utilize the split binary approach, ROM is not capable
90 of loading the firmware into the SoC requiring the wakeup domain's
91 U-Boot SPL to load the firmware.
93 Devices with a split firmware will have two firmwares loaded into the
94 device at different times during the bootup process. TI's Foundational
95 Security (TIFS), needed to operate the Security Management Subsystem,
96 will either be loaded by ROM or the WKUP U-Boot SPL, then once the
97 wakeup U-Boot SPL has completed, the second Device Management (DM)
98 firmware can be loaded on the now free core in the wakeup domain.
100 For more information on the bootup process of your SoC, consult the
101 device specific boot flow documentation.
106 All scripts and code needed to build the `tiboot3.bin`, `tispl.bin` and
107 `u-boot.img` for all K3 SoCs can be located at the following places
110 .. k3_rst_include_start_boot_sources
114 | **source:** https://source.denx.de/u-boot/u-boot.git
117 * **Trusted Firmware-A (TF-A)**
119 | **source:** https://git.trustedfirmware.org/TF-A/trusted-firmware-a.git/
122 * **Open Portable Trusted Execution Environment (OP-TEE)**
124 | **source:** https://github.com/OP-TEE/optee_os.git
127 * **TI Firmware (TIFS, DM, SYSFW)**
129 | **source:** https://git.ti.com/git/processor-firmware/ti-linux-firmware.git
130 | **branch:** ti-linux-firmware
134 The TI Firmware required for functionality of the system can be
135 one of the following combination (see platform specific boot diagram for
136 further information as to which component runs on which processor):
138 * **TIFS** - TI Foundational Security Firmware - Consists of purely firmware
139 meant to run on the security enclave.
140 * **DM** - Device Management firmware also called TI System Control Interface
141 server (TISCI Server) - This component purely plays the role of managing
142 device resources such as power, clock, interrupts, dma etc. This firmware
143 runs on a dedicated or multi-use microcontroller outside the security
148 * **SYSFW** - System firmware - consists of both TIFS and DM both running on
149 the security enclave.
151 .. k3_rst_include_end_boot_sources
156 Depending on the specifics of your device, you will need three or more
157 binaries to boot your SoC.
159 * `tiboot3.bin` (bootloader for the wakeup domain)
160 * `tispl.bin` (bootloader for the main domain)
163 During the bootup process, both the 32bit wakeup domain and the 64bit
164 main domains will be involved. This means everything inside the
165 `tiboot3.bin` running in the wakeup domain will need to be compiled for
166 32bit cores and most binaries in the `tispl.bin` will need to be
167 compiled for 64bit main domain CPU cores.
169 All of that to say you will need both a 32bit and 64bit cross compiler
170 (assuming you're using an x86 desktop)
172 .. k3_rst_include_start_common_env_vars_desc
173 .. list-table:: Generic environment variables
182 - Cross compiler for ARMv7 (ARM 32bit), typically arm-linux-gnueabihf-
185 - Cross compiler for ARMv8 (ARM 64bit), typically aarch64-linux-gnu-
188 - Path to TI Linux firmware repository
191 - Path to source of Trusted Firmware-A
194 - Path to source of OP-TEE
195 .. k3_rst_include_end_common_env_vars_desc
197 .. k3_rst_include_start_common_env_vars_defn
200 export CC32=arm-linux-gnueabihf-
201 export CC64=aarch64-linux-gnu-
202 export LNX_FW_PATH=path/to/ti-linux-firmware
203 export TFA_PATH=path/to/trusted-firmware-a
204 export OPTEE_PATH=path/to/optee_os
205 .. k3_rst_include_end_common_env_vars_defn
207 We will also need some common environment variables set up for the various
208 other build sources. we shall use the following, in the build descriptions below:
210 .. k3_rst_include_start_board_env_vars_desc
211 .. list-table:: Board specific environment variables
220 - Defconfig for Cortex-R (Boot processor).
223 - Defconfig for Cortex-A (MPU processor).
224 * - Trusted Firmware-A
226 - Platform name used for building TF-A for Cortex-A Processor.
227 * - Trusted Firmware-A
229 - Any extra arguments used for building TF-A.
232 - Platform name used for building OP-TEE for Cortex-A Processor.
235 - Any extra arguments used for building OP-TEE.
236 .. k3_rst_include_end_board_env_vars_desc
239 ^^^^^^^^^^^^^^^^^^^^^
241 1. To generate the U-Boot SPL for the wakeup domain, use the following
242 commands, substituting :code:`{SOC}` for the name of your device (eg:
243 am62x) to package the various firmware and the wakeup UBoot SPL into
244 the final `tiboot3.bin` binary. (or the `sysfw.itb` if your device
245 uses the split binary flow)
247 .. k3_rst_include_start_build_steps_spl_r5
250 # inside u-boot source
251 make $UBOOT_CFG_CORTEXR
252 make CROSS_COMPILE=$CC32 BINMAN_INDIRS=$LNX_FW_PATH
253 .. k3_rst_include_end_build_steps_spl_r5
255 At this point you should have all the needed binaries to boot the wakeup
256 domain of your K3 SoC.
258 **Combined Binary Boot Flow** (eg: am62x, am64x, ... )
260 `tiboot3-{SOC}-{gp/hs-fs/hs}.bin`
262 **Split Binary Boot Flow** (eg: j721e, am65x)
264 | `tiboot3-{SOC}-{gp/hs-fs/hs}.bin`
265 | `sysfw-{SOC}-{gp/hs-fs/hs}-evm.itb`
269 It's important to rename the generated `tiboot3.bin` and `sysfw.itb`
270 to match exactly `tiboot3.bin` and `sysfw.itb` as ROM and the wakeup
271 UBoot SPL will only look for and load the files with these names.
276 The `tispl.bin` is a standard fitImage combining the firmware need for
277 the main domain to function properly as well as Device Management (DM)
278 firmware if your device using a split firmware.
280 2. We will first need TF-A, as it's the first thing to run on the 'big'
281 application cores on the main domain.
283 .. k3_rst_include_start_build_steps_tfa
286 # inside trusted-firmware-a source
287 make CROSS_COMPILE=$CC64 ARCH=aarch64 PLAT=k3 SPD=opteed $TFA_EXTRA_ARGS \
288 TARGET_BOARD=$TFA_BOARD
289 .. k3_rst_include_end_build_steps_tfa
291 Typically all `j7*` devices will use `TARGET_BOARD=generic` or `TARGET_BOARD
292 =j784s4` (if it is a J784S4 device), while typical Sitara (`am6*`) devices
293 use the `lite` option.
295 3. The Open Portable Trusted Execution Environment (OP-TEE) is designed
296 to run as a companion to a non-secure Linux kernel for Cortex-A cores
297 using the TrustZone technology built into the core.
299 .. k3_rst_include_start_build_steps_optee
302 # inside optee_os source
303 make CROSS_COMPILE=$CC32 CROSS_COMPILE64=$CC64 CFG_ARM64_core=y $OPTEE_EXTRA_ARGS \
304 PLATFORM=$OPTEE_PLATFORM
305 .. k3_rst_include_end_build_steps_optee
307 4. Finally, after TF-A has initialized the main domain and OP-TEE has
308 finished, we can jump back into U-Boot again, this time running on a
309 64bit core in the main domain.
311 .. k3_rst_include_start_build_steps_uboot
314 # inside u-boot source
315 make $UBOOT_CFG_CORTEXA
316 make CROSS_COMPILE=$CC64 BINMAN_INDIRS=$LNX_FW_PATH \
317 BL31=$TFA_PATH/build/k3/$TFA_BOARD/release/bl31.bin \
318 TEE=$OPTEE_PATH/out/arm-plat-k3/core/tee-raw.bin
319 .. k3_rst_include_end_build_steps_uboot
321 At this point you should have every binary needed initialize both the
322 wakeup and main domain and to boot to the U-Boot prompt
324 **Main Domain Bootloader**
326 | `tispl.bin` for HS devices or `tispl.bin_unsigned` for GP devices
327 | `u-boot.img` for HS devices or `u-boot.img_unsigned` for GP devices
329 Fit Signature Signing
330 ---------------------
332 K3 Platforms have fit signature signing enabled by default on their primary
333 platforms. Here we'll take an example for creating fit image for J721e platform
334 and the same can be extended to other platforms
336 1. Describing FIT source
343 description = "Kernel fitImage for j721e-hs-evm";
344 #address-cells = <1>;
348 description = "Linux kernel";
349 data = /incbin/("Image");
353 compression = "none";
355 entry = <0x80080000>;
361 fdt-ti_k3-j721e-common-proc-board.dtb {
362 description = "Flattened Device Tree blob";
363 data = /incbin/("k3-j721e-common-proc-board.dtb");
366 compression = "none";
376 default = "conf-ti_k3-j721e-common-proc-board.dtb";
377 conf-ti_k3-j721e-common-proc-board.dtb {
378 description = "Linux kernel, FDT blob";
379 fdt = "fdt-ti_k3-j721e-common-proc-board.dtb";
382 algo = "sha512,rsa4096";
383 key-name-hint = "custMpk";
384 sign-images = "kernel", "fdt";
390 You would require to change the '/incbin/' lines to point to the respective
391 files in your local machine and the key-name-hint also needs to be changed
392 if you are using some other key other than the TI dummy key that we are
393 using for this example.
395 2. Compile U-boot for the respective board
398 :start-after: .. k3_rst_include_start_build_steps_uboot
399 :end-before: .. k3_rst_include_end_build_steps_uboot
403 The changes only affect a72 binaries so the example just builds that
405 3. Sign the fit image and embed the dtb in uboot
407 Now once the build is done, you'll have a dtb for your board that you'll
408 be passing to mkimage for signing the fitImage and embedding the key in
413 mkimage -r -f fitImage.its -k $UBOOT_PATH/board/ti/keys -K
414 $UBOOT_PATH/build/a72/dts/dt.dtb
416 For signing a secondary platform, pass the -K parameter to that DTB
420 mkimage -f fitImage.its -k $UBOOT_PATH/board/ti/keys -K
421 $UBOOT_PATH/build/a72/arch/arm/dts/k3-j721e-sk.dtb
425 If changing `CONFIG_DEFAULT_DEVICE_TREE` to the secondary platform,
426 binman changes would also be required so that correct dtb gets packaged.
430 diff --git a/arch/arm/dts/k3-j721e-binman.dtsi b/arch/arm/dts/k3-j721e-binman.dtsi
431 index 673be646b1e3..752fa805fe8d 100644
432 --- a/arch/arm/dts/k3-j721e-binman.dtsi
433 +++ b/arch/arm/dts/k3-j721e-binman.dtsi
435 #define SPL_J721E_SK_DTB "spl/dts/k3-j721e-sk.dtb"
437 #define UBOOT_NODTB "u-boot-nodtb.bin"
438 -#define J721E_EVM_DTB "u-boot.dtb"
439 -#define J721E_SK_DTB "arch/arm/dts/k3-j721e-sk.dtb"
440 +#define J721E_EVM_DTB "arch/arm/dts/k3-j721e-common-proc-board.dtb"
441 +#define J721E_SK_DTB "u-boot.dtb"
445 This is required so that the modified dtb gets updated in u-boot.img
448 :start-after: .. k3_rst_include_start_build_steps_uboot
449 :end-before: .. k3_rst_include_end_build_steps_uboot
451 6. (Optional) Enabled FIT_SIGNATURE_ENFORCED
453 By default u-boot will boot up the fit image without any authentication as
454 such if the public key is not embedded properly, to check if the public key
455 nodes are proper you can enable FIT_SIGNATURE_ENFORCED that would not rely
456 on the dtb for anything else then the signature node for checking the fit
457 image, rest other things will be enforced such as the property of
458 required-keys. This is not an extensive check so do manual checks also
460 This is by default enabled for devices with TI_SECURE_DEVICE enabled.
464 The devices now also have distroboot enabled so if the fit image doesn't
465 work then the fallback to normal distroboot will be there on hs devices,
466 this will need to be explicitly disabled by changing the boot_targets.
471 SAVEENV is disabled by default and for the new flow uses Uenv.txt as the default
472 way for saving the environments. This has been done as Uenv.txt is more granular
473 then the saveenv command and can be used across various bootmodes too.
475 **Writing to MMC/EMMC**
480 env export -t $loadaddr <list of variables>
481 fatwrite mmc ${mmcdev} ${loadaddr} ${bootenvfile} ${filesize}
483 **Reading from MMC/EMMC**
485 By default run envboot will read it from the MMC/EMMC partition ( based on
486 mmcdev) and set the environments.
488 If manually needs to be done then the environment can be read from the
489 filesystem and then imported
494 fatload mmc ${mmcdev} ${loadaddr} ${bootenvfile}
495 env import -t ${loadaddr} ${filesize}
497 .. _k3_rst_refer_openocd:
499 Common Debugging environment - OpenOCD
500 --------------------------------------
502 This section will show you how to connect a board to `OpenOCD
503 <https://openocd.org/>`_ and load the SPL symbols for debugging with
504 a K3 generation device. To follow this guide, you must build custom
505 u-boot binaries, start your board from a boot media such as an SD
506 card, and use an OpenOCD environment. This section uses generic
507 examples, though you can apply these instructions to any supported K3
510 The overall structure of this setup is in the following figure.
512 .. image:: img/openocd-overview.svg
513 :alt: Overview of OpenOCD setup.
517 If you find these instructions useful, please consider `donating
518 <https://openocd.org/pages/donations.html>`_ to OpenOCD.
520 Step 1: Download and install OpenOCD
521 ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
523 To get started, it is more convenient if the distribution you
524 use supports OpenOCD by default. Follow the instructions in the
525 `getting OpenOCD <https://openocd.org/pages/getting-openocd.html>`_
526 documentation to pick the installation steps appropriate to your
527 environment. Some references to OpenOCD documentation:
529 * `OpenOCD User Guide <https://openocd.org/doc/html/index.html>`_
530 * `OpenOCD Developer's Guide <https://openocd.org/doc/doxygen/html/index.html>`_
532 Refer to the release notes corresponding to the `OpenOCD version
533 <https://github.com/openocd-org/openocd/releases>`_ to ensure
535 * Processor support: In general, processor support shouldn't present
536 any difficulties since OpenOCD provides solid support for both ARMv8
538 * SoC support: When working with System-on-a-Chip (SoC), the support
539 usually comes as a TCL config file. It is vital to ensure the correct
540 version of OpenOCD or to use the TCL files from the latest release or
542 * Board or the JTAG adapter support: In most cases, board support is
543 a relatively easy problem if the board has a JTAG pin header. All
544 you need to do is ensure that the adapter you select is compatible
545 with OpenOCD. Some boards come with an onboard JTAG adapter that
546 requires a USB cable to be plugged into the board, in which case, it
547 is vital to ensure that the JTAG adapter is supported. Fortunately,
548 almost all TI K3 SK/EVMs come with TI's XDS110, which has out of the
549 box support by OpenOCD. The board-specific documentation will
550 cover the details and any adapter/dongle recommendations.
558 OpenOCD version 0.12.0 is usually required to connect to most K3
559 devices. If your device is only supported by a newer version than the
560 one provided by your distribution, you may need to build it from the source.
562 Building OpenOCD from source
563 """"""""""""""""""""""""""""
565 The dependency package installation instructions below are for Debian
566 systems, but equivalent instructions should exist for systems with
567 other package managers. Please refer to the `OpenOCD Documentation
568 <https://openocd.org/>`_ for more recent installation steps.
572 # Check the packages to be installed: needs deb-src in sources.list
573 sudo apt build-dep openocd
574 # The following list is NOT complete - please check the latest
575 sudo apt-get install libtool pkg-config texinfo libusb-dev \
576 libusb-1.0.0-dev libftdi-dev libhidapi-dev autoconf automake
577 git clone https://github.com/openocd-org/openocd.git openocd
582 ./configure --prefix=/usr/local/
588 The example above uses the GitHub mirror site. See
589 `git repo information <https://openocd.org/doc/html/Developers.html#OpenOCD-Git-Repository>`_
590 information to pick the official git repo.
591 If a specific version is desired, select the version using `git checkout tag`.
593 Installing OpenOCD udev rules
594 """""""""""""""""""""""""""""
596 The step is not necessary if the distribution supports the OpenOCD, but
597 if building from a source, ensure that the udev rules are installed
598 correctly to ensure a sane system.
602 # Go to the OpenOCD source directory
604 Copy the udev rules to the correct system location
605 sudo cp ./contrib/60-openocd.rules \
606 ./src/jtag/drivers/libjaylink/contrib/99-libjaylink.rules \
608 # Get Udev to load the new rules up
609 sudo udevadm control --reload-rules
610 # Use the new rules on existing connected devices
616 Most systems come with gdb-multiarch package.
620 # Install gdb-multiarch package
621 sudo apt-get install gdb-multiarch
623 Though using GDB natively is normal, developers with interest in using IDE
624 may find a few of these interesting:
626 * `gdb-dashboard <https://github.com/cyrus-and/gdb-dashboard>`_
627 * `gef <https://github.com/hugsy/gef>`_
628 * `peda <https://github.com/longld/peda>`_
629 * `pwndbg <https://github.com/pwndbg/pwndbg>`_
630 * `voltron <https://github.com/snare/voltron>`_
631 * `ddd <https://www.gnu.org/software/ddd/>`_
632 * `vscode <https://www.justinmklam.com/posts/2017/10/vscode-debugger-setup/>`_
633 * `vim conque-gdb <https://github.com/vim-scripts/Conque-GDB>`_
634 * `emacs realgud <https://github.com/realgud/realgud/wiki/gdb-notes>`_
635 * `Lauterbach IDE <https://www2.lauterbach.com/pdf/backend_gdb.pdf>`_
638 LLDB support for OpenOCD is still a work in progress as of this writing.
639 Using GDB is probably the safest option at this point in time.
641 Step 3: Connect board to PC
642 ^^^^^^^^^^^^^^^^^^^^^^^^^^^
643 There are few patterns of boards in the ecosystem
645 .. k3_rst_include_start_openocd_connect_XDS110
647 **Integrated JTAG adapter/dongle**: The board has a micro-USB connector labelled
648 XDS110 USB or JTAG. Connect a USB cable to the board to the mentioned port.
652 There are multiple USB ports on a typical board, So, ensure you have read
653 the user guide for the board and confirmed the silk screen label to ensure
654 connecting to the correct port.
656 .. k3_rst_include_end_openocd_connect_XDS110
658 .. k3_rst_include_start_openocd_connect_cti20
660 **cTI20 connector**: The TI's `cTI20
661 <https://software-dl.ti.com/ccs/esd/documents/xdsdebugprobes/emu_JTAG_connectors.html#cti-20-pin-header-information>`_ connector
662 is probably the most prevelant on TI platforms. Though many
663 TI boards have an onboard XDS110, cTI20 connector is usually
664 provided as an alternate scheme to connect alternatives such
665 as `Lauterbach <https://www.lauterbach.com/>`_ or `XDS560
666 <https://www.ti.com/tool/TMDSEMU560V2STM-U>`_.
668 To debug on these boards, the following combinations is suggested:
670 * `TUMPA <https://www.diygadget.com/JTAG-cables-and-microcontroller-programmers/tiao-usb-multi-protocol-adapter-JTAG-spi-i2c-serial>`_
671 or `equivalent dongles supported by OpenOCD. <https://openocd.org/doc/html/Debug-Adapter-Hardware.html#Debug-Adapter-Hardware>`_
672 * Cable such as `Tag-connect ribbon cable <https://www.tag-connect.com/product/20-pin-cortex-ribbon-cable-4-length-with-50-mil-connectors>`_
673 * Adapter to convert cTI20 to ARM20 such as those from
674 `Segger <https://www.segger.com/products/debug-probes/j-link/accessories/adapters/ti-cti-20-adapter/>`_
675 or `Lauterbach LA-3780 <https://www.lauterbach.com/ad3780.html>`_
676 Or optionally, if you have manufacturing capability then you could try
677 `BeagleBone JTAG Adapter <https://github.com/mmorawiec/BeagleBone-Black-JTAG-Adapters>`_
680 XDS560 and Lauterbach are proprietary solutions and is not supported by
682 When purchasing an off the shelf adapter/dongle, you do want to be careful
683 about the signalling though. Please
684 `read for additional info <https://software-dl.ti.com/ccs/esd/xdsdebugprobes/emu_JTAG_connectors.html>`_.
686 .. k3_rst_include_end_openocd_connect_cti20
688 .. k3_rst_include_start_openocd_connect_tag_connect
690 **Tag-Connect**: `Tag-Connect <https://www.tag-connect.com/>`_
691 pads on the boards which require special cable. Please check the documentation
692 to `identify <https://www.tag-connect.com/info/legs-or-no-legs>`_ if "legged"
693 or "no-leg" version of the cable is appropriate for the board.
695 To debug on these boards, you will need:
697 * `TUMPA <https://www.diygadget.com/JTAG-cables-and-microcontroller-programmers/tiao-usb-multi-protocol-adapter-JTAG-spi-i2c-serial>`_
698 or `equivalent dongles supported by OpenOCD <https://openocd.org/doc/html/Debug-Adapter-Hardware.html#Debug-Adapter-Hardware>`_.
699 * Tag-Connect cable appropriate to the board such as
700 `TC2050-IDC-NL <https://www.tag-connect.com/product/TC2050-IDC-NL-10-pin-no-legs-cable-with-ribbon-connector>`_
701 * In case of no-leg, version, a
702 `retaining clip <https://www.tag-connect.com/product/tc2050-clip-3pack-retaining-clip>`_
703 * Tag-Connect to ARM20
704 `adapter <https://www.tag-connect.com/product/tc2050-arm2010-arm-20-pin-to-tc2050-adapter>`_
707 You can optionally use a 3d printed solution such as
708 `Protective cap <https://www.thingiverse.com/thing:3025584>`_ or
709 `clip <https://www.thingiverse.com/thing:3035278>`_ to replace
713 With the Tag-Connect to ARM20 adapter, Please solder the "Trst" signal for
716 .. k3_rst_include_end_openocd_connect_tag_connect
718 Debugging with OpenOCD
719 ^^^^^^^^^^^^^^^^^^^^^^
721 Debugging U-Boot is different from debugging regular user space
722 applications. The bootloader initialization process involves many boot
723 media and hardware configuration operations. For K3 devices, there
724 are also interactions with security firmware. While reloading the
725 "elf" file works through GDB, developers must be mindful of cascading
726 initialization's potential consequences.
728 Consider the following code change:
732 --- a/file.c 2023-07-29 10:55:29.647928811 -0500
733 +++ b/file.c 2023-07-29 10:55:46.091856816 -0500
740 Re-running the elf file with the above change will result in the
741 register setting 0x3 instead of the intended 0x1. There are other
742 hardware blocks which may not behave very well with a re-initialization
743 without proper shutdown.
745 To help narrow the debug down, it is usually simpler to use the
746 standard boot media to get to the bootloader and debug only in the area
749 In general, to debug u-boot spl/u-boot with OpenOCD there are three steps:
751 * Modify the code adding a loop to allow the debugger to attach
752 near the point of interest. Boot up normally to stop at the loop.
753 * Connect with OpenOCD and step out of the loop.
754 * Step through the code to find the root of issue.
756 Typical debugging involves a few iterations of the above sequence.
757 Though most bootloader developers like to use printf to debug,
758 debug with JTAG tends to be most efficient since it is possible to
759 investigate the code flow and inspect hardware registers without
765 * **start.S**: Adding an infinite while loop at the very entry of
766 U-Boot. For this, look for the corresponding start.S entry file.
767 This is usually only required when debugging some core SoC or
768 processor related function. For example: arch/arm/cpu/armv8/start.S or
769 arch/arm/cpu/armv7/start.S
773 diff --git a/arch/arm/cpu/armv7/start.S b/arch/arm/cpu/armv7/start.S
774 index 69e281b086..744929e825 100644
775 --- a/arch/arm/cpu/armv7/start.S
776 +++ b/arch/arm/cpu/armv7/start.S
783 /* Allow the board to save important registers */
785 save_boot_params_ret:
787 * **board_init_f**: Adding an infinite while loop at the board entry
788 function. In many cases, it is important to debug the boot process if
789 any changes are made for board-specific applications. Below is a step
790 by step process for debugging the boot SPL or Armv8 SPL:
792 To debug the boot process in either domain, we will first
793 add a modification to the code we would like to debug.
794 In this example, we will debug ``board_init_f`` inside
795 ``arch/arm/mach-k3/{soc}_init.c``. Since some sections of U-Boot
796 will be executed multiple times during the bootup process of K3
797 devices, we will need to include either ``CONFIG_ARM64`` or
798 ``CONFIG_CPU_V7R`` to catch the CPU at the desired place during the
799 bootup process (Main or Wakeup domains). For example, modify the
800 file as follows (depending on need):
804 void board_init_f(ulong dummy)
808 /* Code to run on the R5F (Wakeup/Boot Domain) */
809 if (IS_ENABLED(CONFIG_CPU_V7R)) {
814 /* Code to run on the ARMV8 (Main Domain) */
815 if (IS_ENABLED(CONFIG_ARM64)) {
823 Connecting with OpenOCD for a debug session
824 """""""""""""""""""""""""""""""""""""""""""
826 Startup OpenOCD to debug the platform as follows:
828 * **Integrated JTAG interface**: If the evm has a debugger such as
829 XDS110 inbuilt, there is typically an evm board support added and a
830 cfg file will be available.
832 .. k3_rst_include_start_openocd_cfg_XDS110
836 openocd -f board/{board_of_choice}.cfg
838 .. k3_rst_include_end_openocd_cfg_XDS110
840 .. k3_rst_include_start_openocd_cfg_external_intro
842 * **External JTAG adapter/interface**: In other cases, where an
843 adapter/dongle is used, a simple cfg file can be created to integrate the
844 SoC and adapter information. See `supported TI K3 SoCs
845 <https://github.com/openocd-org/openocd/blob/master/tcl/target/ti_k3.cfg#L59>`_
846 to decide if the SoC is supported or not.
850 openocd -f openocd_connect.cfg
852 .. k3_rst_include_end_openocd_cfg_external_intro
854 For example, with BeaglePlay (AM62X platform), the openocd_connect.cfg:
859 # http://www.tiaowiki.com/w/TIAO_USB_Multi_Protocol_Adapter_User's_Manual
860 source [find interface/ftdi/tumpa.cfg]
862 transport select jtag
864 # default JTAG configuration has only SRST and no TRST
865 reset_config srst_only srst_push_pull
867 # delay after SRST goes inactive
868 adapter srst delay 20
870 if { ![info exists SOC] } {
871 # Set the SoC of interest
875 source [find target/ti_k3.cfg]
877 ftdi tdo_sample_edge falling
879 # Speeds for FT2232H are in multiples of 2, and 32MHz is tops
880 # max speed we seem to achieve is ~20MHz.. so we pick 16MHz
883 Below is an example of the output of this command:
885 .. code-block:: console
887 Info : Listening on port 6666 for tcl connections
888 Info : Listening on port 4444 for telnet connections
889 Info : XDS110: connected
890 Info : XDS110: vid/pid = 0451/bef3
891 Info : XDS110: firmware version = 3.0.0.20
892 Info : XDS110: hardware version = 0x002f
893 Info : XDS110: connected to target via JTAG
894 Info : XDS110: TCK set to 2500 kHz
895 Info : clock speed 2500 kHz
896 Info : JTAG tap: am625.cpu tap/device found: 0x0bb7e02f (mfg: 0x017 (Texas Instruments), part: 0xbb7e, ver: 0x0)
897 Info : starting gdb server for am625.cpu.sysctrl on 3333
898 Info : Listening on port 3333 for gdb connections
899 Info : starting gdb server for am625.cpu.a53.0 on 3334
900 Info : Listening on port 3334 for gdb connections
901 Info : starting gdb server for am625.cpu.a53.1 on 3335
902 Info : Listening on port 3335 for gdb connections
903 Info : starting gdb server for am625.cpu.a53.2 on 3336
904 Info : Listening on port 3336 for gdb connections
905 Info : starting gdb server for am625.cpu.a53.3 on 3337
906 Info : Listening on port 3337 for gdb connections
907 Info : starting gdb server for am625.cpu.main0_r5.0 on 3338
908 Info : Listening on port 3338 for gdb connections
909 Info : starting gdb server for am625.cpu.gp_mcu on 3339
910 Info : Listening on port 3339 for gdb connections
913 Notice the default configuration is non-SMP configuration allowing
914 for each of the core to be attached and debugged simultaneously.
915 ARMv8 SPL/U-Boot starts up on cpu0 of a53/a72.
917 .. k3_rst_include_start_openocd_cfg_external_gdb
919 To debug using this server, use GDB directly or your preferred
920 GDB-based IDE. To start up GDB in the terminal, run the following
927 To connect to your desired core, run the following command within GDB:
931 target extended-remote localhost:{port for desired core}
937 SPL and U-Boot does a re-location of address compared to where it
938 is loaded originally. This step takes place after the DDR size is
939 determined from dt parsing. So, debugging can be split into either
940 "before re-location" or "after re-location". Please refer to the
941 file ''doc/README.arm-relocation'' to see how to grab the relocation
944 * Prior to relocation:
948 symbol-file {path to elf file}
954 # Drop old symbol file
956 # Pick up new relocaddr
957 add-symbol-file {path to elf file} {relocaddr}
959 .. k3_rst_include_end_openocd_cfg_external_gdb
961 In the above example of AM625,
965 target extended-remote localhost:3338 <- R5F (Wakeup Domain)
966 target extended-remote localhost:3334 <- A53 (Main Domain)
968 The core can now be debugged directly within GDB using GDB commands or
969 if using IDE, as appropriate to the IDE.
971 Stepping through the code
972 """""""""""""""""""""""""
975 <https://sourceware.org/gdb/onlinedocs/gdb/TUI-Commands.html>`_ can
976 help set up the display more sensible for debug. Provide the name
977 of the layout that can be used to debug. For example, use the GDB
978 command ``layout src`` after loading the symbols to see the code and
979 breakpoints. To exit the debug loop added above, add any breakpoints
980 needed and run the following GDB commands to step out of the debug
981 loop set in the ``board_init_f`` function.
988 The platform has now been successfully setup to debug with OpenOCD
989 using GDB commands or a GDB-based IDE. See `OpenOCD documentation for
990 GDB <https://openocd.org/doc/html/GDB-and-OpenOCD.html>`_ for further
995 On the K3 family of devices, a watchdog timer within the DMSC is
996 enabled by default by the ROM bootcode with a timeout of 3 minutes.
997 The watchdog timer is serviced by System Firmware (SYSFW) or TI
998 Foundational Security (TIFS) during normal operation. If debugging
999 the SPL before the SYSFW is loaded, the watchdog timer will not get
1000 serviced automatically and the debug session will reset after 3
1001 minutes. It is recommended to start debugging SPL code only after
1002 the startup of SYSFW to avoid running into the watchdog timer reset.
1004 Miscellaneous notes with OpenOCD
1005 ^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^^
1007 Currently, OpenOCD does not support tracing for K3 platforms. Tracing
1008 function could be beneficial if the bug in code occurs deep within
1009 nested function and can optionally save developers major trouble of
1010 stepping through a large quantity of code.