4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 #ifndef __CONFIGS_MXS_H__
20 #define __CONFIGS_MXS_H__
26 #if defined(CONFIG_MX23) && defined(CONFIG_MX28)
27 #error Select either CONFIG_MX23 or CONFIG_MX28 , never both!
28 #elif !defined(CONFIG_MX23) && !defined(CONFIG_MX28)
29 #error Select one of CONFIG_MX23 or CONFIG_MX28 !
32 #include <asm/arch/regs-base.h>
34 #if defined(CONFIG_MX23)
35 #include <asm/arch/iomux-mx23.h>
36 #elif defined(CONFIG_MX28)
37 #include <asm/arch/iomux-mx28.h>
47 #define CONFIG_SPL_NO_CPU_SUPPORT_CODE
48 #define CONFIG_SPL_START_S_PATH "arch/arm/cpu/arm926ejs/mxs"
49 #define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/arm926ejs/mxs/u-boot-spl.lds"
52 #define CONFIG_SYS_MALLOC_LEN 0x00400000 /* 4 MB for malloc */
53 #define CONFIG_SYS_MEMTEST_START 0x40000000 /* Memtest start adr */
54 #define CONFIG_SYS_MEMTEST_END 0x40400000 /* 4 MB RAM test */
56 /* OCRAM at 0x0 ; 32kB on MX23 ; 128kB on MX28 */
57 #define CONFIG_SYS_INIT_RAM_ADDR 0x00000000
58 #if defined(CONFIG_MX23)
59 #define CONFIG_SYS_INIT_RAM_SIZE (32 * 1024)
60 #elif defined(CONFIG_MX28)
61 #define CONFIG_SYS_INIT_RAM_SIZE (128 * 1024)
64 /* Point initial SP in SRAM so SPL can use it too. */
65 #define CONFIG_SYS_INIT_SP_OFFSET \
66 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
67 #define CONFIG_SYS_INIT_SP_ADDR \
68 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
71 * We need to sacrifice first 4 bytes of RAM here to avoid triggering some
72 * strange BUG in ROM corrupting first 4 bytes of RAM when loading U-Boot
73 * binary. In case there was more of this mess, 0x100 bytes are skipped.
75 * In case of a HAB boot, we cannot for some weird reason use the first 4KiB
76 * of DRAM when loading. Moreover, we use the first 4 KiB for IVT and CST
77 * blocks, thus U-Boot starts at offset +8 KiB of DRAM start.
79 * As for the SPL, we must avoid the first 4 KiB as well, but we load the
80 * IVT and CST to 0x8000, so we don't need to waste the subsequent 4 KiB.
82 #define CONFIG_SYS_TEXT_BASE 0x40002000
83 #define CONFIG_SPL_TEXT_BASE 0x00001000
85 /* U-Boot general configuration */
86 #define CONFIG_SYS_LONGHELP
87 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
88 #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
89 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
90 /* Boot argument buffer size */
91 #define CONFIG_AUTO_COMPLETE /* Command auto complete */
92 #define CONFIG_CMDLINE_EDITING /* Command history etc */
95 #define CONFIG_CMDLINE_TAG
96 #define CONFIG_SETUP_MEMORY_TAGS
103 #define CONFIG_APBH_DMA
106 #define CONFIG_MXS_GPIO
109 * DUART Serial Driver.
110 * Conflicts with AUART driver which can be set by board.
112 #define CONFIG_PL011_SERIAL
113 #define CONFIG_PL011_CLOCK 24000000
114 #define CONFIG_PL01x_PORTS { (void *)MXS_UARTDBG_BASE }
115 #define CONFIG_CONS_INDEX 0
116 /* Default baudrate can be overridden by board! */
117 #ifndef CONFIG_BAUDRATE
118 #define CONFIG_BAUDRATE 115200
121 /* FEC Ethernet on SoC */
122 #ifdef CONFIG_FEC_MXC
124 #ifndef CONFIG_ETHPRIME
125 #define CONFIG_ETHPRIME "FEC0"
127 #ifndef CONFIG_FEC_XCV_TYPE
128 #define CONFIG_FEC_XCV_TYPE RMII
133 #ifdef CONFIG_CMD_I2C
134 #define CONFIG_SYS_I2C
135 #define CONFIG_SYS_I2C_MXS
136 #define CONFIG_HARD_I2C
137 #ifndef CONFIG_SYS_I2C_SPEED
138 #define CONFIG_SYS_I2C_SPEED 400000
144 #define CONFIG_VIDEO_MXS
148 #ifdef CONFIG_CMD_MMC
149 #define CONFIG_GENERIC_MMC
150 #define CONFIG_BOUNCE_BUFFER
154 #ifdef CONFIG_CMD_NAND
155 #define CONFIG_NAND_MXS
156 #define CONFIG_SYS_MAX_NAND_DEVICE 1
157 #define CONFIG_SYS_NAND_BASE 0x60000000
158 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
162 #ifdef CONFIG_CMD_FUSE
163 #define CONFIG_MXS_OCOTP
167 #ifdef CONFIG_CMD_SPI
168 #define CONFIG_HARD_SPI
169 #define CONFIG_MXS_SPI
170 #define CONFIG_SPI_HALF_DUPLEX
174 #ifdef CONFIG_CMD_USB
175 #define CONFIG_USB_EHCI
176 #define CONFIG_USB_EHCI_MXS
177 #define CONFIG_EHCI_IS_TDI
180 #endif /* __CONFIGS_MXS_H__ */