1 // SPDX-License-Identifier: GPL-2.0+ OR MIT
3 * Copyright 2014-2022 Toradex
4 * Copyright 2012 Freescale Semiconductor, Inc.
5 * Copyright 2011 Linaro Ltd.
8 #include <dt-bindings/gpio/gpio.h>
9 #include <dt-bindings/pwm/pwm.h>
12 model = "Toradex Colibri iMX6DL/S Module";
13 compatible = "toradex,colibri_imx6dl", "fsl,imx6dl";
15 backlight: backlight {
16 compatible = "pwm-backlight";
17 brightness-levels = <0 45 63 88 119 158 203 255>;
18 default-brightness-level = <4>;
19 enable-gpios = <&gpio3 26 GPIO_ACTIVE_HIGH>; /* Colibri BL_ON */
20 pinctrl-names = "default";
21 pinctrl-0 = <&pinctrl_gpio_bl_on>;
22 power-supply = <®_module_3v3>;
23 pwms = <&pwm3 0 5000000 PWM_POLARITY_INVERTED>;
28 compatible = "gpio-keys";
29 pinctrl-names = "default";
30 pinctrl-0 = <&pinctrl_gpio_keys>;
33 debounce-interval = <10>;
34 gpios = <&gpio2 22 GPIO_ACTIVE_HIGH>; /* SODIMM 45 */
36 linux,code = <KEY_WAKEUP>;
42 compatible = "fsl,imx-parallel-display";
43 interface-pix-fmt = "bgr666";
44 pinctrl-names = "default";
45 pinctrl-0 = <&pinctrl_ipu1_lcdif>;
54 lcd_display_in: endpoint {
55 remote-endpoint = <&ipu1_di0_disp0>;
62 lcd_display_out: endpoint {
63 remote-endpoint = <&lcd_panel_in>;
68 /* Will be filled by the bootloader */
70 device_type = "memory";
74 panel_dpi: panel-dpi {
76 * edt,et057090dhu: EDT 5.7" LCD TFT
77 * edt,et070080dh6: EDT 7.0" LCD TFT
79 compatible = "edt,et057090dhu";
80 backlight = <&backlight>;
84 lcd_panel_in: endpoint {
85 remote-endpoint = <&lcd_display_out>;
90 reg_module_3v3: regulator-module-3v3 {
91 compatible = "regulator-fixed";
92 regulator-name = "+V3.3";
93 regulator-min-microvolt = <3300000>;
94 regulator-max-microvolt = <3300000>;
98 reg_module_3v3_audio: regulator-module-3v3-audio {
99 compatible = "regulator-fixed";
100 regulator-name = "+V3.3_AUDIO";
101 regulator-min-microvolt = <3300000>;
102 regulator-max-microvolt = <3300000>;
106 reg_usb_host_vbus: regulator-usb-host-vbus {
107 compatible = "regulator-fixed";
108 gpio = <&gpio3 31 GPIO_ACTIVE_HIGH>; /* USBH_PEN */
109 pinctrl-names = "default";
110 pinctrl-0 = <&pinctrl_regulator_usbh_pwr>;
111 regulator-max-microvolt = <5000000>;
112 regulator-min-microvolt = <5000000>;
113 regulator-name = "usb_host_vbus";
118 compatible = "fsl,imx-audio-sgtl5000";
119 audio-codec = <&codec>;
121 "Headphone Jack", "HP_OUT",
122 "LINE_IN", "Line In Jack",
123 "MIC_IN", "Mic Jack",
124 "Mic Jack", "Mic Bias";
125 model = "imx6dl-colibri-sgtl5000";
128 ssi-controller = <&ssi1>;
131 /* Optional S/PDIF in on SODIMM 88 and out on SODIMM 90, 137 or 168 */
132 sound_spdif: sound-spdif {
133 compatible = "fsl,imx-audio-spdif";
134 spdif-controller = <&spdif>;
143 pinctrl-names = "default";
144 pinctrl-0 = <&pinctrl_audmux &pinctrl_mic_gnd>;
148 /* Optional on SODIMM 55/63 */
150 pinctrl-names = "default";
151 pinctrl-0 = <&pinctrl_flexcan1>;
155 /* Optional on SODIMM 178/188 */
157 pinctrl-names = "default";
158 pinctrl-0 = <&pinctrl_flexcan2>;
163 fsl,pmic-stby-poweroff;
168 cs-gpios = <&gpio5 2 GPIO_ACTIVE_LOW>;
169 pinctrl-names = "default";
170 pinctrl-0 = <&pinctrl_ecspi4>;
176 phy-handle = <ðphy>;
177 pinctrl-names = "default";
178 pinctrl-0 = <&pinctrl_enet>;
182 #address-cells = <1>;
185 ethphy: ethernet-phy@0 {
187 micrel,led-mode = <0>;
193 gpio-line-names = "",
220 gpio-line-names = "SODIMM_132",
255 gpio-line-names = "SODIMM_111",
290 gpio-line-names = "",
325 gpio-line-names = "SODIMM_95",
360 gpio-line-names = "SODIMM_169",
395 gpio-line-names = "",
411 pinctrl-names = "default";
412 pinctrl-0 = <&pinctrl_hdmi_ddc>;
417 * PWR_I2C: power I2C to audio codec, PMIC, temperature sensor and
418 * touch screen controller
421 clock-frequency = <100000>;
422 pinctrl-names = "default", "gpio";
423 pinctrl-0 = <&pinctrl_i2c2>;
424 pinctrl-1 = <&pinctrl_i2c2_gpio>;
425 scl-gpios = <&gpio2 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
426 sda-gpios = <&gpio3 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
430 compatible = "fsl,pfuze100";
431 fsl,pmic-stby-poweroff;
438 regulator-max-microvolt = <1875000>;
439 regulator-min-microvolt = <300000>;
440 regulator-ramp-delay = <6250>;
446 regulator-max-microvolt = <1875000>;
447 regulator-min-microvolt = <300000>;
448 regulator-ramp-delay = <6250>;
454 regulator-max-microvolt = <1975000>;
455 regulator-min-microvolt = <400000>;
461 regulator-max-microvolt = <5150000>;
462 regulator-min-microvolt = <5000000>;
468 regulator-max-microvolt = <3000000>;
469 regulator-min-microvolt = <1000000>;
482 regulator-max-microvolt = <1550000>;
483 regulator-min-microvolt = <800000>;
487 * +V3.3_1.8_SD1 coming off VGEN3 and supplying
488 * the i.MX 6 NVCC_SD1.
493 regulator-max-microvolt = <3300000>;
494 regulator-min-microvolt = <1800000>;
500 regulator-max-microvolt = <1800000>;
501 regulator-min-microvolt = <1800000>;
507 regulator-max-microvolt = <3300000>;
508 regulator-min-microvolt = <1800000>;
514 regulator-max-microvolt = <3300000>;
515 regulator-min-microvolt = <1800000>;
521 compatible = "fsl,sgtl5000";
522 clocks = <&clks IMX6QDL_CLK_CKO>;
523 lrclk-strength = <3>;
524 pinctrl-names = "default";
525 pinctrl-0 = <&pinctrl_sgtl5000>;
527 #sound-dai-cells = <0>;
528 VDDA-supply = <®_module_3v3_audio>;
529 VDDIO-supply = <®_module_3v3>;
530 VDDD-supply = <&vgen4_reg>;
533 /* STMPE811 touch screen controller */
535 compatible = "st,stmpe811";
537 interrupts = <20 IRQ_TYPE_LEVEL_LOW>;
538 interrupt-parent = <&gpio6>;
539 interrupt-controller;
542 pinctrl-names = "default";
543 pinctrl-0 = <&pinctrl_touch_int>;
545 /* 3.25 MHz ADC clock speed */
549 /* internal ADC reference */
551 /* ADC converstion time: 80 clocks */
552 st,sample-time = <4>;
554 stmpe_ts: stmpe_touchscreen {
555 compatible = "st,stmpe-ts";
556 /* 8 sample average control */
558 /* 7 length fractional part in z */
561 * 50 mA typical 80 mA max touchscreen drivers
562 * current limit value
565 /* 1 ms panel driver settling time */
567 /* 5 ms touch detect interrupt delay */
568 st,touch-det-delay = <5>;
572 stmpe_adc: stmpe_adc {
573 compatible = "st,stmpe-adc";
574 /* forbid to use ADC channels 3-0 (touch) */
575 st,norequest-mask = <0x0F>;
581 * I2C3_SDA/SCL on SODIMM 194/196 (e.g. RTC on carrier board)
584 clock-frequency = <100000>;
585 pinctrl-names = "default", "gpio";
586 pinctrl-0 = <&pinctrl_i2c3>;
587 pinctrl-1 = <&pinctrl_i2c3_gpio>;
588 scl-gpios = <&gpio1 3 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
589 sda-gpios = <&gpio1 6 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
592 atmel_mxt_ts: touchscreen@4a {
593 compatible = "atmel,maxtouch";
594 interrupt-parent = <&gpio2>;
595 interrupts = <24 IRQ_TYPE_EDGE_FALLING>; /* SODIMM 107 */
596 pinctrl-names = "default";
597 pinctrl-0 = <&pinctrl_atmel_conn>;
599 reset-gpios = <&gpio1 14 GPIO_ACTIVE_LOW>; /* SODIMM 106 */
605 remote-endpoint = <&lcd_display_in>;
610 pinctrl-names = "default";
611 pinctrl-0 = <&pinctrl_pwm1>;
617 pinctrl-names = "default";
618 pinctrl-0 = <&pinctrl_pwm2>;
624 pinctrl-names = "default";
625 pinctrl-0 = <&pinctrl_pwm3>;
631 pinctrl-names = "default";
632 pinctrl-0 = <&pinctrl_pwm4>;
636 /* Optional S/PDIF out on SODIMM 137 */
638 pinctrl-names = "default";
639 pinctrl-0 = <&pinctrl_spdif>;
650 pinctrl-names = "default";
651 pinctrl-0 = <&pinctrl_uart1_dte &pinctrl_uart1_ctrl>;
659 pinctrl-names = "default";
660 pinctrl-0 = <&pinctrl_uart2_dte>;
668 pinctrl-names = "default";
669 pinctrl-0 = <&pinctrl_uart3_dte>;
674 disable-over-current;
675 dr_mode = "peripheral";
681 cd-gpios = <&gpio2 5 GPIO_ACTIVE_LOW>; /* MMCD */
685 pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
686 pinctrl-0 = <&pinctrl_usdhc1 &pinctrl_mmc_cd>;
687 pinctrl-1 = <&pinctrl_usdhc1_100mhz &pinctrl_mmc_cd>;
688 pinctrl-2 = <&pinctrl_usdhc1_200mhz &pinctrl_mmc_cd>;
689 pinctrl-3 = <&pinctrl_usdhc1_sleep &pinctrl_mmc_cd_sleep>;
690 vmmc-supply = <®_module_3v3>;
691 vqmmc-supply = <&vgen3_reg>;
700 pinctrl-names = "default";
701 pinctrl-0 = <&pinctrl_usdhc3>;
702 vqmmc-supply = <®_module_3v3>;
707 pinctrl-names = "default";
708 pinctrl-0 = <&pinctrl_weim_sram &pinctrl_weim_cs0
709 &pinctrl_weim_cs1 &pinctrl_weim_cs2
710 &pinctrl_weim_rdnwr &pinctrl_weim_npwe>;
711 #address-cells = <2>;
717 pinctrl-names = "default";
718 pinctrl-0 = <&pinctrl_usbh_oc_1>;
720 /* Atmel MXT touchsceen + Capacitive Touch Adapter */
721 /* NOTE: This pin group conflicts with pin groups
722 * pinctrl_pwm1/pinctrl_pwm4. Don't use them simultaneously.
724 pinctrl_atmel_adap: atmeladaptergrp {
726 MX6QDL_PAD_GPIO_9__GPIO1_IO09 0xb0b1 /* SODIMM 28 */
727 MX6QDL_PAD_SD4_DAT2__GPIO2_IO10 0xb0b1 /* SODIMM 30 */
731 /* Atmel MXT touchsceen + boards with built-in Capacitive Touch Connector */
732 /* NOTE: This pin group conflicts with pin groups pinctrl_weim_cs1 and
733 * pinctrl_weim_cs2. Don't use them simultaneously.
735 pinctrl_atmel_conn: atmelconnectorgrp {
737 MX6QDL_PAD_EIM_CS1__GPIO2_IO24 0xb0b1 /* SODIMM_107 */
738 MX6QDL_PAD_SD2_DAT1__GPIO1_IO14 0xb0b1 /* SODIMM_106 */
742 pinctrl_audmux: audmuxgrp {
744 MX6QDL_PAD_KEY_COL0__AUD5_TXC 0x130b0
745 MX6QDL_PAD_KEY_ROW0__AUD5_TXD 0x130b0
746 MX6QDL_PAD_KEY_COL1__AUD5_TXFS 0x130b0
747 MX6QDL_PAD_KEY_ROW1__AUD5_RXD 0x130b0
751 pinctrl_cam_mclk: cammclkgrp {
753 /* Parallel Camera CAM sys_mclk */
754 MX6QDL_PAD_NANDF_CS2__CCM_CLKO2 0x00b0
758 /* CSI pins used as GPIOs */
759 pinctrl_csi_gpio_1: csigpio1grp {
761 MX6QDL_PAD_EIM_D18__GPIO3_IO18 0x1b0b0
762 MX6QDL_PAD_EIM_A19__GPIO2_IO19 0x1b0b0
763 MX6QDL_PAD_EIM_D29__GPIO3_IO29 0x130b0
764 MX6QDL_PAD_EIM_A23__GPIO6_IO06 0x1b0b0
765 MX6QDL_PAD_EIM_A20__GPIO2_IO18 0x1b0b0
766 MX6QDL_PAD_EIM_A17__GPIO2_IO21 0x1b0b0
767 MX6QDL_PAD_EIM_A18__GPIO2_IO20 0x1b0b0
768 MX6QDL_PAD_EIM_EB3__GPIO2_IO31 0x1b0b0
769 MX6QDL_PAD_EIM_D17__GPIO3_IO17 0x1b0b0
770 MX6QDL_PAD_NANDF_CS2__GPIO6_IO15 0x1b0b0
771 MX6QDL_PAD_SD2_CMD__GPIO1_IO11 0x1b0b0
772 MX6QDL_PAD_SD2_DAT0__GPIO1_IO15 0x1b0b0
776 pinctrl_csi_gpio_2: csigpio2grp {
778 MX6QDL_PAD_EIM_A24__GPIO5_IO04 0x1b0b0
782 pinctrl_ecspi4: ecspi4grp {
785 MX6QDL_PAD_EIM_A25__GPIO5_IO02 0x000b1
786 MX6QDL_PAD_EIM_D22__ECSPI4_MISO 0x100b1
787 MX6QDL_PAD_EIM_D28__ECSPI4_MOSI 0x100b1
788 MX6QDL_PAD_EIM_D21__ECSPI4_SCLK 0x100b1
792 pinctrl_enet: enetgrp {
794 MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x1b0b0
795 MX6QDL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
796 MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
797 MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x1b0b0
798 MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x1b0b0
799 MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x1b0b0
800 MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x1b0b0
801 MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x1b0b0
802 MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x1b0b0
803 MX6QDL_PAD_GPIO_16__ENET_REF_CLK ((1<<30) | 0x1b0b0)
807 pinctrl_flexcan1: flexcan1grp {
809 MX6QDL_PAD_GPIO_7__FLEXCAN1_TX 0x1b0b0
810 MX6QDL_PAD_GPIO_8__FLEXCAN1_RX 0x1b0b0
814 pinctrl_flexcan2: flexcan2grp {
816 MX6QDL_PAD_KEY_COL4__FLEXCAN2_TX 0x1b0b0
817 MX6QDL_PAD_KEY_ROW4__FLEXCAN2_RX 0x1b0b0
821 pinctrl_gpio_1: gpio1grp {
823 MX6QDL_PAD_DI0_PIN4__GPIO4_IO20 0x1b0b0
824 MX6QDL_PAD_EIM_D27__GPIO3_IO27 0x1b0b0
825 MX6QDL_PAD_ENET_REF_CLK__GPIO1_IO23 0x1b0b0
826 MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x1b0b0
827 MX6QDL_PAD_NANDF_D4__GPIO2_IO04 0x1b0b0
828 MX6QDL_PAD_NANDF_D6__GPIO2_IO06 0x1b0b0
829 MX6QDL_PAD_SD4_DAT0__GPIO2_IO08 0x1b0b0
830 MX6QDL_PAD_SD4_DAT3__GPIO2_IO11 0x1b0b0
833 pinctrl_gpio_2: gpio2grp {
835 MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0
836 MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x1b0b0
840 pinctrl_gpio_bl_on: gpioblongrp {
842 MX6QDL_PAD_EIM_D26__GPIO3_IO26 0x1b0b0
846 pinctrl_gpio_keys: gpiokeysgrp {
848 MX6QDL_PAD_EIM_A16__GPIO2_IO22 0x130b0
852 pinctrl_hdmi_ddc: hdmiddcgrp {
854 MX6QDL_PAD_KEY_COL3__HDMI_TX_DDC_SCL 0x4001b8b1
855 MX6QDL_PAD_KEY_ROW3__HDMI_TX_DDC_SDA 0x4001b8b1
859 pinctrl_i2c2: i2c2grp {
861 MX6QDL_PAD_EIM_D16__I2C2_SDA 0x4001b8b1
862 MX6QDL_PAD_EIM_EB2__I2C2_SCL 0x4001b8b1
866 pinctrl_i2c2_gpio: i2c2gpiogrp {
868 MX6QDL_PAD_EIM_D16__GPIO3_IO16 0x4001b8b1
869 MX6QDL_PAD_EIM_EB2__GPIO2_IO30 0x4001b8b1
873 pinctrl_i2c3: i2c3grp {
875 MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
876 MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
880 pinctrl_i2c3_gpio: i2c3gpiogrp {
882 MX6QDL_PAD_GPIO_3__GPIO1_IO03 0x4001b8b1
883 MX6QDL_PAD_GPIO_6__GPIO1_IO06 0x4001b8b1
887 pinctrl_ipu1_csi0: ipu1csi0grp { /* Parallel Camera */
889 MX6QDL_PAD_EIM_A17__IPU1_CSI1_DATA12 0xb0b1
890 MX6QDL_PAD_EIM_A18__IPU1_CSI1_DATA13 0xb0b1
891 MX6QDL_PAD_EIM_A19__IPU1_CSI1_DATA14 0xb0b1
892 MX6QDL_PAD_EIM_A20__IPU1_CSI1_DATA15 0xb0b1
893 MX6QDL_PAD_EIM_A21__IPU1_CSI1_DATA16 0xb0b1
894 MX6QDL_PAD_EIM_A22__IPU1_CSI1_DATA17 0xb0b1
895 MX6QDL_PAD_EIM_A23__IPU1_CSI1_DATA18 0xb0b1
896 MX6QDL_PAD_EIM_A24__IPU1_CSI1_DATA19 0xb0b1
897 MX6QDL_PAD_EIM_D17__IPU1_CSI1_PIXCLK 0xb0b1
898 MX6QDL_PAD_EIM_EB3__IPU1_CSI1_HSYNC 0xb0b1
899 MX6QDL_PAD_EIM_D29__IPU1_CSI1_VSYNC 0xb0b1
900 /* Disable PWM pins on camera interface */
901 MX6QDL_PAD_GPIO_1__GPIO1_IO01 0x40
902 MX6QDL_PAD_SD4_DAT1__GPIO2_IO09 0x40
906 pinctrl_ipu1_lcdif: ipu1lcdifgrp {
908 MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0xa1
909 MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0xa1
910 MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0xa1
911 MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0xa1
912 MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0xa1
913 MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0xa1
914 MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0xa1
915 MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0xa1
916 MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0xa1
917 MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0xa1
918 MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0xa1
919 MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0xa1
920 MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0xa1
921 MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0xa1
922 MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0xa1
923 MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0xa1
924 MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0xa1
925 MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0xa1
926 MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0xa1
927 MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0xa1
928 MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0xa1
929 MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0xa1
933 pinctrl_lvds_transceiver: lvdstxgrp {
935 MX6QDL_PAD_EIM_WAIT__GPIO5_IO00 0x03030 /* SODIMM 95 */
936 MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x0b030 /* SODIMM 55 */
937 MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x03030 /* SODIMM 63 */
938 MX6QDL_PAD_SD2_DAT3__GPIO1_IO12 0x03030 /* SODIMM 99 */
942 pinctrl_mic_gnd: micgndgrp {
944 /* Controls Mic GND, PU or '1' pull Mic GND to GND */
945 MX6QDL_PAD_RGMII_TD1__GPIO6_IO21 0x1b0b0
949 pinctrl_mmc_cd: mmccdgrp {
951 MX6QDL_PAD_NANDF_D5__GPIO2_IO05 0x1b0b1
955 pinctrl_mmc_cd_sleep: mmccdslpgrp {
957 MX6QDL_PAD_NANDF_D5__GPIO2_IO05 0x0
961 pinctrl_pwm1: pwm1grp {
963 MX6QDL_PAD_GPIO_9__PWM1_OUT 0x1b0b1
967 pinctrl_pwm2: pwm2grp {
969 MX6QDL_PAD_EIM_A21__GPIO2_IO17 0x00040
970 MX6QDL_PAD_GPIO_1__PWM2_OUT 0x1b0b1
974 pinctrl_pwm3: pwm3grp {
976 MX6QDL_PAD_EIM_A22__GPIO2_IO16 0x00040
977 MX6QDL_PAD_SD4_DAT1__PWM3_OUT 0x1b0b1
981 pinctrl_pwm4: pwm4grp {
983 MX6QDL_PAD_SD4_DAT2__PWM4_OUT 0x1b0b1
987 pinctrl_regulator_usbh_pwr: gpioregusbhpwrgrp {
990 MX6QDL_PAD_EIM_D31__GPIO3_IO31 0x0f058
994 pinctrl_sgtl5000: sgtl5000grp {
996 /* SGTL5000 sys_mclk */
997 MX6QDL_PAD_GPIO_0__CCM_CLKO1 0x000b0
1001 pinctrl_spdif: spdifgrp {
1003 MX6QDL_PAD_GPIO_17__SPDIF_OUT 0x1b0b0
1007 pinctrl_touch_int: gpiotouchintgrp {
1009 /* STMPE811 interrupt */
1010 MX6QDL_PAD_RGMII_TD0__GPIO6_IO20 0x1b0b0
1014 pinctrl_uart1_dce: uart1dcegrp {
1016 MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
1017 MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
1022 pinctrl_uart1_dte: uart1dtegrp {
1024 MX6QDL_PAD_CSI0_DAT10__UART1_RX_DATA 0x1b0b1
1025 MX6QDL_PAD_CSI0_DAT11__UART1_TX_DATA 0x1b0b1
1026 MX6QDL_PAD_EIM_D19__UART1_RTS_B 0x1b0b1
1027 MX6QDL_PAD_EIM_D20__UART1_CTS_B 0x1b0b1
1031 /* Additional DTR, DSR, DCD */
1032 pinctrl_uart1_ctrl: uart1ctrlgrp {
1034 MX6QDL_PAD_EIM_D23__UART1_DCD_B 0x1b0b0
1035 MX6QDL_PAD_EIM_D24__UART1_DTR_B 0x1b0b0
1036 MX6QDL_PAD_EIM_D25__UART1_DSR_B 0x1b0b0
1040 pinctrl_uart2_dte: uart2dtegrp {
1042 MX6QDL_PAD_SD4_DAT4__UART2_TX_DATA 0x1b0b1
1043 MX6QDL_PAD_SD4_DAT5__UART2_CTS_B 0x1b0b1
1044 MX6QDL_PAD_SD4_DAT6__UART2_RTS_B 0x1b0b1
1045 MX6QDL_PAD_SD4_DAT7__UART2_RX_DATA 0x1b0b1
1049 pinctrl_uart3_dte: uart3dtegrp {
1051 MX6QDL_PAD_SD4_CLK__UART3_TX_DATA 0x1b0b1
1052 MX6QDL_PAD_SD4_CMD__UART3_RX_DATA 0x1b0b1
1056 pinctrl_usbc_det: usbcdetgrp {
1059 MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x1b0b0
1060 /* USBC_DET_OVERWRITE */
1061 MX6QDL_PAD_RGMII_RXC__GPIO6_IO30 0x0f058
1063 MX6QDL_PAD_RGMII_TX_CTL__GPIO6_IO26 0x0f058
1067 pinctrl_usbc_id_1: usbcid1grp {
1070 MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x1b0b0
1074 pinctrl_usbh_oc_1: usbhoc1grp {
1077 MX6QDL_PAD_EIM_D30__GPIO3_IO30 0x1b0b0
1081 pinctrl_usdhc1: usdhc1grp {
1083 MX6QDL_PAD_SD1_CMD__SD1_CMD 0x17071
1084 MX6QDL_PAD_SD1_CLK__SD1_CLK 0x10071
1085 MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x17071
1086 MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x17071
1087 MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x17071
1088 MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x17071
1092 pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
1094 MX6QDL_PAD_SD1_CMD__SD1_CMD 0x170b1
1095 MX6QDL_PAD_SD1_CLK__SD1_CLK 0x100b1
1096 MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x170b1
1097 MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x170b1
1098 MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x170b1
1099 MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x170b1
1103 pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
1105 MX6QDL_PAD_SD1_CMD__SD1_CMD 0x170f1
1106 MX6QDL_PAD_SD1_CLK__SD1_CLK 0x100f1
1107 MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x170f1
1108 MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x170f1
1109 MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x170f1
1110 MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x170f1
1114 /* avoid backfeeding with removed card power */
1115 pinctrl_usdhc1_sleep: usdhc1sleepgrp {
1117 MX6QDL_PAD_SD1_CMD__SD1_CMD 0x3000
1118 MX6QDL_PAD_SD1_CLK__SD1_CLK 0x3000
1119 MX6QDL_PAD_SD1_DAT0__SD1_DATA0 0x3000
1120 MX6QDL_PAD_SD1_DAT1__SD1_DATA1 0x3000
1121 MX6QDL_PAD_SD1_DAT2__SD1_DATA2 0x3000
1122 MX6QDL_PAD_SD1_DAT3__SD1_DATA3 0x3000
1126 pinctrl_usdhc3: usdhc3grp {
1128 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x17059
1129 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10059
1130 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
1131 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
1132 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
1133 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
1134 MX6QDL_PAD_SD3_DAT4__SD3_DATA4 0x17059
1135 MX6QDL_PAD_SD3_DAT5__SD3_DATA5 0x17059
1136 MX6QDL_PAD_SD3_DAT6__SD3_DATA6 0x17059
1137 MX6QDL_PAD_SD3_DAT7__SD3_DATA7 0x17059
1139 MX6QDL_PAD_SD3_RST__SD3_RESET 0x17059
1143 pinctrl_weim_cs0: weimcs0grp {
1146 MX6QDL_PAD_EIM_CS0__EIM_CS0_B 0xb0b1
1150 pinctrl_weim_cs1: weimcs1grp {
1153 MX6QDL_PAD_EIM_CS1__EIM_CS1_B 0xb0b1
1157 pinctrl_weim_cs2: weimcs2grp {
1160 MX6QDL_PAD_SD2_DAT1__EIM_CS2_B 0xb0b1
1164 /* ADDRESS[16:18] [25] used as GPIO */
1165 pinctrl_weim_gpio_1: weimgpio1grp {
1167 MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17 0x1b0b0
1168 MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16 0x1b0b0
1169 MX6QDL_PAD_DISP0_DAT21__GPIO5_IO15 0x1b0b0
1170 MX6QDL_PAD_DISP0_DAT20__GPIO5_IO14 0x1b0b0
1171 MX6QDL_PAD_DISP0_DAT19__GPIO5_IO13 0x1b0b0
1172 MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x1b0b0
1173 MX6QDL_PAD_KEY_COL2__GPIO4_IO10 0x1b0b0
1174 MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0
1175 MX6QDL_PAD_KEY_ROW2__GPIO4_IO11 0x1b0b0
1176 MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x1b0b0
1180 /* ADDRESS[19:24] used as GPIO */
1181 pinctrl_weim_gpio_2: weimgpio2grp {
1183 MX6QDL_PAD_DISP0_DAT18__GPIO5_IO12 0x1b0b0
1184 MX6QDL_PAD_DISP0_DAT19__GPIO5_IO13 0x1b0b0
1185 MX6QDL_PAD_DISP0_DAT20__GPIO5_IO14 0x1b0b0
1186 MX6QDL_PAD_DISP0_DAT21__GPIO5_IO15 0x1b0b0
1187 MX6QDL_PAD_DISP0_DAT22__GPIO5_IO16 0x1b0b0
1188 MX6QDL_PAD_DISP0_DAT23__GPIO5_IO17 0x1b0b0
1189 MX6QDL_PAD_KEY_COL2__GPIO4_IO10 0x1b0b0
1190 MX6QDL_PAD_KEY_ROW2__GPIO4_IO11 0x1b0b0
1191 MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x1b0b0
1195 /* DATA[16:31] used as GPIO */
1196 pinctrl_weim_gpio_3: weimgpio3grp {
1198 MX6QDL_PAD_CSI0_MCLK__GPIO5_IO19 0x1b0b0
1199 MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x1b0b0
1200 MX6QDL_PAD_EIM_LBA__GPIO2_IO27 0x1b0b0
1201 MX6QDL_PAD_EIM_BCLK__GPIO6_IO31 0x1b0b0
1202 MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x1b0b0
1203 MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x1b0b0
1204 MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x1b0b0
1205 MX6QDL_PAD_GPIO_19__GPIO4_IO05 0x1b0b0
1206 MX6QDL_PAD_NANDF_ALE__GPIO6_IO08 0x1b0b0
1207 MX6QDL_PAD_NANDF_CS0__GPIO6_IO11 0x1b0b0
1208 MX6QDL_PAD_NANDF_CS1__GPIO6_IO14 0x1b0b0
1209 MX6QDL_PAD_NANDF_CS3__GPIO6_IO16 0x1b0b0
1210 MX6QDL_PAD_NANDF_CLE__GPIO6_IO07 0x1b0b0
1211 MX6QDL_PAD_NANDF_RB0__GPIO6_IO10 0x1b0b0
1212 MX6QDL_PAD_NANDF_WP_B__GPIO6_IO09 0x1b0b0
1216 /* DQM[0:3] used as GPIO */
1217 pinctrl_weim_gpio_4: weimgpio4grp {
1219 MX6QDL_PAD_EIM_EB0__GPIO2_IO28 0x1b0b0
1220 MX6QDL_PAD_EIM_EB1__GPIO2_IO29 0x1b0b0
1221 MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x1b0b0
1222 MX6QDL_PAD_SD2_DAT2__GPIO1_IO13 0x1b0b0
1226 /* RDY used as GPIO */
1227 pinctrl_weim_gpio_5: weimgpio5grp {
1229 MX6QDL_PAD_EIM_WAIT__GPIO5_IO00 0x1b0b0
1233 /* ADDRESS[16] DATA[30] used as GPIO */
1234 pinctrl_weim_gpio_6: weimgpio6grp {
1236 MX6QDL_PAD_KEY_COL4__GPIO4_IO14 0x1b0b0
1237 MX6QDL_PAD_KEY_ROW4__GPIO4_IO15 0x1b0b0
1241 pinctrl_weim_npwe: weimnpwegrp {
1243 MX6QDL_PAD_RGMII_TD2__GPIO6_IO22 0x130b0
1244 MX6QDL_PAD_SD2_DAT3__GPIO1_IO12 0x0040
1248 pinctrl_weim_sram: weimsramgrp {
1251 MX6QDL_PAD_CSI0_DAT4__EIM_DATA02 0x1b0b0
1252 MX6QDL_PAD_CSI0_DAT5__EIM_DATA03 0x1b0b0
1253 MX6QDL_PAD_CSI0_DAT6__EIM_DATA04 0x1b0b0
1254 MX6QDL_PAD_CSI0_DAT7__EIM_DATA05 0x1b0b0
1255 MX6QDL_PAD_CSI0_DAT8__EIM_DATA06 0x1b0b0
1256 MX6QDL_PAD_CSI0_DAT9__EIM_DATA07 0x1b0b0
1257 MX6QDL_PAD_CSI0_DAT12__EIM_DATA08 0x1b0b0
1258 MX6QDL_PAD_CSI0_DAT13__EIM_DATA09 0x1b0b0
1259 MX6QDL_PAD_CSI0_DAT14__EIM_DATA10 0x1b0b0
1260 MX6QDL_PAD_CSI0_DAT15__EIM_DATA11 0x1b0b0
1261 MX6QDL_PAD_CSI0_DAT16__EIM_DATA12 0x1b0b0
1262 MX6QDL_PAD_CSI0_DAT17__EIM_DATA13 0x1b0b0
1263 MX6QDL_PAD_CSI0_DAT18__EIM_DATA14 0x1b0b0
1264 MX6QDL_PAD_CSI0_DAT19__EIM_DATA15 0x1b0b0
1265 MX6QDL_PAD_CSI0_DATA_EN__EIM_DATA00 0x1b0b0
1266 MX6QDL_PAD_CSI0_VSYNC__EIM_DATA01 0x1b0b0
1268 MX6QDL_PAD_EIM_DA0__EIM_AD00 0xb0b1
1269 MX6QDL_PAD_EIM_DA1__EIM_AD01 0xb0b1
1270 MX6QDL_PAD_EIM_DA2__EIM_AD02 0xb0b1
1271 MX6QDL_PAD_EIM_DA3__EIM_AD03 0xb0b1
1272 MX6QDL_PAD_EIM_DA4__EIM_AD04 0xb0b1
1273 MX6QDL_PAD_EIM_DA5__EIM_AD05 0xb0b1
1274 MX6QDL_PAD_EIM_DA6__EIM_AD06 0xb0b1
1275 MX6QDL_PAD_EIM_DA7__EIM_AD07 0xb0b1
1276 MX6QDL_PAD_EIM_DA8__EIM_AD08 0xb0b1
1277 MX6QDL_PAD_EIM_DA9__EIM_AD09 0xb0b1
1278 MX6QDL_PAD_EIM_DA10__EIM_AD10 0xb0b1
1279 MX6QDL_PAD_EIM_DA11__EIM_AD11 0xb0b1
1280 MX6QDL_PAD_EIM_DA12__EIM_AD12 0xb0b1
1281 MX6QDL_PAD_EIM_DA13__EIM_AD13 0xb0b1
1282 MX6QDL_PAD_EIM_DA14__EIM_AD14 0xb0b1
1283 MX6QDL_PAD_EIM_DA15__EIM_AD15 0xb0b1
1285 MX6QDL_PAD_EIM_OE__EIM_OE_B 0xb0b1
1286 MX6QDL_PAD_EIM_RW__EIM_RW 0xb0b1
1290 pinctrl_weim_rdnwr: weimrdnwrgrp {
1292 MX6QDL_PAD_RGMII_TD3__GPIO6_IO23 0x130b0
1293 MX6QDL_PAD_SD2_CLK__GPIO1_IO10 0x0040