3 * BRIEF MODULE DESCRIPTION
4 * Include file for Alchemy Semiconductor's Au1k CPU.
6 * Copyright 2000,2001 MontaVista Software Inc.
7 * Author: MontaVista Software, Inc.
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
13 * option) any later version.
15 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
16 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
17 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
18 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
21 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
22 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 * You should have received a copy of the GNU General Public License along
27 * with this program; if not, write to the Free Software Foundation, Inc.,
28 * 675 Mass Ave, Cambridge, MA 02139, USA.
39 /* cpu pipeline flush */
40 void static inline au_sync(void)
42 __asm__ volatile ("sync");
45 void static inline au_sync_udelay(int us)
47 __asm__ volatile ("sync");
51 void static inline au_writeb(u8 val, int reg)
53 *(volatile u8 *)(reg) = val;
56 void static inline au_writew(u16 val, int reg)
58 *(volatile u16 *)(reg) = val;
61 void static inline au_writel(u32 val, int reg)
63 *(volatile u32 *)(reg) = val;
66 static inline u8 au_readb(unsigned long port)
68 return (*(volatile u8 *)port);
71 static inline u16 au_readw(unsigned long port)
73 return (*(volatile u16 *)port);
76 static inline u32 au_readl(unsigned long port)
78 return (*(volatile u32 *)port);
81 /* These next three functions should be a generic part of the MIPS
82 * kernel (with the 'au_' removed from the name) and selected for
83 * processors that support the instructions.
84 * Taken from PPC tree. -- Dan
86 /* Return the bit position of the most significant 1 bit in a word */
87 static __inline__ int __ilog2(unsigned int x)
105 static __inline__ int au_ffz(unsigned int x)
109 return __ilog2(x & -x);
113 * ffs: find first bit set. This is defined the same way as
114 * the libc and compiler builtin ffs routines, therefore
115 * differs in spirit from the above ffz (man ffs).
117 static __inline__ int au_ffs(int x)
119 return __ilog2(x & -x) + 1;
122 #endif /* !ASSEMBLY */
125 /* no CP0 timer irq */
126 #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4)
128 #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
131 #define CP0_IWATCHLO $18,1
132 #define CP0_DEBUG $23
134 /* SDRAM Controller */
135 #define MEM_SDMODE0 0xB4000000
136 #define MEM_SDMODE1 0xB4000004
137 #define MEM_SDMODE2 0xB4000008
139 #define MEM_SDADDR0 0xB400000C
140 #define MEM_SDADDR1 0xB4000010
141 #define MEM_SDADDR2 0xB4000014
143 #define MEM_SDREFCFG 0xB4000018
144 #define MEM_SDPRECMD 0xB400001C
145 #define MEM_SDAUTOREF 0xB4000020
147 #define MEM_SDWRMD0 0xB4000024
148 #define MEM_SDWRMD1 0xB4000028
149 #define MEM_SDWRMD2 0xB400002C
151 #define MEM_SDSLEEP 0xB4000030
152 #define MEM_SDSMCKE 0xB4000034
154 /* Static Bus Controller */
155 #define MEM_STCFG0 0xB4001000
156 #define MEM_STTIME0 0xB4001004
157 #define MEM_STADDR0 0xB4001008
159 #define MEM_STCFG1 0xB4001010
160 #define MEM_STTIME1 0xB4001014
161 #define MEM_STADDR1 0xB4001018
163 #define MEM_STCFG2 0xB4001020
164 #define MEM_STTIME2 0xB4001024
165 #define MEM_STADDR2 0xB4001028
167 #define MEM_STCFG3 0xB4001030
168 #define MEM_STTIME3 0xB4001034
169 #define MEM_STADDR3 0xB4001038
171 /* Interrupt Controller 0 */
172 #define IC0_CFG0RD 0xB0400040
173 #define IC0_CFG0SET 0xB0400040
174 #define IC0_CFG0CLR 0xB0400044
176 #define IC0_CFG1RD 0xB0400048
177 #define IC0_CFG1SET 0xB0400048
178 #define IC0_CFG1CLR 0xB040004C
180 #define IC0_CFG2RD 0xB0400050
181 #define IC0_CFG2SET 0xB0400050
182 #define IC0_CFG2CLR 0xB0400054
184 #define IC0_REQ0INT 0xB0400054
185 #define IC0_SRCRD 0xB0400058
186 #define IC0_SRCSET 0xB0400058
187 #define IC0_SRCCLR 0xB040005C
188 #define IC0_REQ1INT 0xB040005C
190 #define IC0_ASSIGNRD 0xB0400060
191 #define IC0_ASSIGNSET 0xB0400060
192 #define IC0_ASSIGNCLR 0xB0400064
194 #define IC0_WAKERD 0xB0400068
195 #define IC0_WAKESET 0xB0400068
196 #define IC0_WAKECLR 0xB040006C
198 #define IC0_MASKRD 0xB0400070
199 #define IC0_MASKSET 0xB0400070
200 #define IC0_MASKCLR 0xB0400074
202 #define IC0_RISINGRD 0xB0400078
203 #define IC0_RISINGCLR 0xB0400078
204 #define IC0_FALLINGRD 0xB040007C
205 #define IC0_FALLINGCLR 0xB040007C
207 #define IC0_TESTBIT 0xB0400080
209 /* Interrupt Controller 1 */
210 #define IC1_CFG0RD 0xB1800040
211 #define IC1_CFG0SET 0xB1800040
212 #define IC1_CFG0CLR 0xB1800044
214 #define IC1_CFG1RD 0xB1800048
215 #define IC1_CFG1SET 0xB1800048
216 #define IC1_CFG1CLR 0xB180004C
218 #define IC1_CFG2RD 0xB1800050
219 #define IC1_CFG2SET 0xB1800050
220 #define IC1_CFG2CLR 0xB1800054
222 #define IC1_REQ0INT 0xB1800054
223 #define IC1_SRCRD 0xB1800058
224 #define IC1_SRCSET 0xB1800058
225 #define IC1_SRCCLR 0xB180005C
226 #define IC1_REQ1INT 0xB180005C
228 #define IC1_ASSIGNRD 0xB1800060
229 #define IC1_ASSIGNSET 0xB1800060
230 #define IC1_ASSIGNCLR 0xB1800064
232 #define IC1_WAKERD 0xB1800068
233 #define IC1_WAKESET 0xB1800068
234 #define IC1_WAKECLR 0xB180006C
236 #define IC1_MASKRD 0xB1800070
237 #define IC1_MASKSET 0xB1800070
238 #define IC1_MASKCLR 0xB1800074
240 #define IC1_RISINGRD 0xB1800078
241 #define IC1_RISINGCLR 0xB1800078
242 #define IC1_FALLINGRD 0xB180007C
243 #define IC1_FALLINGCLR 0xB180007C
245 #define IC1_TESTBIT 0xB1800080
247 /* Interrupt Configuration Modes */
248 #define INTC_INT_DISABLED 0
249 #define INTC_INT_RISE_EDGE 0x1
250 #define INTC_INT_FALL_EDGE 0x2
251 #define INTC_INT_RISE_AND_FALL_EDGE 0x3
252 #define INTC_INT_HIGH_LEVEL 0x5
253 #define INTC_INT_LOW_LEVEL 0x6
254 #define INTC_INT_HIGH_AND_LOW_LEVEL 0x7
256 /* Interrupt Numbers */
257 #define AU1X00_UART0_INT 0
258 #define AU1000_UART1_INT 1 /* au1000 */
259 #define AU1000_UART2_INT 2 /* au1000 */
261 #define AU1500_PCI_INTA 1 /* au1500 */
262 #define AU1500_PCI_INTB 2 /* au1500 */
264 #define AU1X00_UART3_INT 3
266 #define AU1000_SSI0_INT 4 /* au1000 */
267 #define AU1000_SSI1_INT 5 /* au1000 */
269 #define AU1500_PCI_INTC 4 /* au1500 */
270 #define AU1500_PCI_INTD 5 /* au1500 */
272 #define AU1X00_DMA_INT_BASE 6
273 #define AU1X00_TOY_INT 14
274 #define AU1X00_TOY_MATCH0_INT 15
275 #define AU1X00_TOY_MATCH1_INT 16
276 #define AU1X00_TOY_MATCH2_INT 17
277 #define AU1X00_RTC_INT 18
278 #define AU1X00_RTC_MATCH0_INT 19
279 #define AU1X00_RTC_MATCH1_INT 20
280 #define AU1X00_RTC_MATCH2_INT 21
281 #define AU1000_IRDA_TX_INT 22 /* au1000 */
282 #define AU1000_IRDA_RX_INT 23 /* au1000 */
283 #define AU1X00_USB_DEV_REQ_INT 24
284 #define AU1X00_USB_DEV_SUS_INT 25
285 #define AU1X00_USB_HOST_INT 26
286 #define AU1X00_ACSYNC_INT 27
287 #define AU1X00_MAC0_DMA_INT 28
288 #define AU1X00_MAC1_DMA_INT 29
289 #define AU1X00_ETH0_IRQ AU1X00_MAC0_DMA_INT
290 #define AU1X00_ETH1_IRQ AU1X00_MAC1_DMA_INT
291 #define AU1000_I2S_UO_INT 30 /* au1000 */
292 #define AU1X00_AC97C_INT 31
293 #define AU1X00_LAST_INTC0_INT AU1X00_AC97C_INT
294 #define AU1X00_GPIO_0 32
295 #define AU1X00_GPIO_1 33
296 #define AU1X00_GPIO_2 34
297 #define AU1X00_GPIO_3 35
298 #define AU1X00_GPIO_4 36
299 #define AU1X00_GPIO_5 37
300 #define AU1X00_GPIO_6 38
301 #define AU1X00_GPIO_7 39
302 #define AU1X00_GPIO_8 40
303 #define AU1X00_GPIO_9 41
304 #define AU1X00_GPIO_10 42
305 #define AU1X00_GPIO_11 43
306 #define AU1X00_GPIO_12 44
307 #define AU1X00_GPIO_13 45
308 #define AU1X00_GPIO_14 46
309 #define AU1X00_GPIO_15 47
312 #define AU1000_GPIO_16 48
313 #define AU1000_GPIO_17 49
314 #define AU1000_GPIO_18 50
315 #define AU1000_GPIO_19 51
316 #define AU1000_GPIO_20 52
317 #define AU1000_GPIO_21 53
318 #define AU1000_GPIO_22 54
319 #define AU1000_GPIO_23 55
320 #define AU1000_GPIO_24 56
321 #define AU1000_GPIO_25 57
322 #define AU1000_GPIO_26 58
323 #define AU1000_GPIO_27 59
324 #define AU1000_GPIO_28 60
325 #define AU1000_GPIO_29 61
326 #define AU1000_GPIO_30 62
327 #define AU1000_GPIO_31 63
330 #define AU1500_GPIO_200 48
331 #define AU1500_GPIO_201 49
332 #define AU1500_GPIO_202 50
333 #define AU1500_GPIO_203 51
334 #define AU1500_GPIO_20 52
335 #define AU1500_GPIO_204 53
336 #define AU1500_GPIO_205 54
337 #define AU1500_GPIO_23 55
338 #define AU1500_GPIO_24 56
339 #define AU1500_GPIO_25 57
340 #define AU1500_GPIO_26 58
341 #define AU1500_GPIO_27 59
342 #define AU1500_GPIO_28 60
343 #define AU1500_GPIO_206 61
344 #define AU1500_GPIO_207 62
345 #define AU1500_GPIO_208_215 63
347 #define AU1X00_MAX_INTR 63
350 #define AU1100_GPIO_208_215 29
351 /* REDEFINE SECONDARY GPIO BLOCK INTO IC1 CONTROLLER HERE */
353 /* Programmable Counters 0 and 1 */
354 #define SYS_BASE 0xB1900000
355 #define SYS_COUNTER_CNTRL (SYS_BASE + 0x14)
356 #define SYS_CNTRL_E1S (1<<23)
357 #define SYS_CNTRL_T1S (1<<20)
358 #define SYS_CNTRL_M21 (1<<19)
359 #define SYS_CNTRL_M11 (1<<18)
360 #define SYS_CNTRL_M01 (1<<17)
361 #define SYS_CNTRL_C1S (1<<16)
362 #define SYS_CNTRL_BP (1<<14)
363 #define SYS_CNTRL_EN1 (1<<13)
364 #define SYS_CNTRL_BT1 (1<<12)
365 #define SYS_CNTRL_EN0 (1<<11)
366 #define SYS_CNTRL_BT0 (1<<10)
367 #define SYS_CNTRL_E0 (1<<8)
368 #define SYS_CNTRL_E0S (1<<7)
369 #define SYS_CNTRL_32S (1<<5)
370 #define SYS_CNTRL_T0S (1<<4)
371 #define SYS_CNTRL_M20 (1<<3)
372 #define SYS_CNTRL_M10 (1<<2)
373 #define SYS_CNTRL_M00 (1<<1)
374 #define SYS_CNTRL_C0S (1<<0)
376 /* Programmable Counter 0 Registers */
377 #define SYS_TOYTRIM (SYS_BASE + 0)
378 #define SYS_TOYWRITE (SYS_BASE + 4)
379 #define SYS_TOYMATCH0 (SYS_BASE + 8)
380 #define SYS_TOYMATCH1 (SYS_BASE + 0xC)
381 #define SYS_TOYMATCH2 (SYS_BASE + 0x10)
382 #define SYS_TOYREAD (SYS_BASE + 0x40)
384 /* Programmable Counter 1 Registers */
385 #define SYS_RTCTRIM (SYS_BASE + 0x44)
386 #define SYS_RTCWRITE (SYS_BASE + 0x48)
387 #define SYS_RTCMATCH0 (SYS_BASE + 0x4C)
388 #define SYS_RTCMATCH1 (SYS_BASE + 0x50)
389 #define SYS_RTCMATCH2 (SYS_BASE + 0x54)
390 #define SYS_RTCREAD (SYS_BASE + 0x58)
393 #define I2S_DATA 0xB1000000
394 #define I2S_DATA_MASK (0xffffff)
395 #define I2S_CONFIG 0xB1000004
396 #define I2S_CONFIG_XU (1<<25)
397 #define I2S_CONFIG_XO (1<<24)
398 #define I2S_CONFIG_RU (1<<23)
399 #define I2S_CONFIG_RO (1<<22)
400 #define I2S_CONFIG_TR (1<<21)
401 #define I2S_CONFIG_TE (1<<20)
402 #define I2S_CONFIG_TF (1<<19)
403 #define I2S_CONFIG_RR (1<<18)
404 #define I2S_CONFIG_RE (1<<17)
405 #define I2S_CONFIG_RF (1<<16)
406 #define I2S_CONFIG_PD (1<<11)
407 #define I2S_CONFIG_LB (1<<10)
408 #define I2S_CONFIG_IC (1<<9)
409 #define I2S_CONFIG_FM_BIT 7
410 #define I2S_CONFIG_FM_MASK (0x3 << I2S_CONFIG_FM_BIT)
411 #define I2S_CONFIG_FM_I2S (0x0 << I2S_CONFIG_FM_BIT)
412 #define I2S_CONFIG_FM_LJ (0x1 << I2S_CONFIG_FM_BIT)
413 #define I2S_CONFIG_FM_RJ (0x2 << I2S_CONFIG_FM_BIT)
414 #define I2S_CONFIG_TN (1<<6)
415 #define I2S_CONFIG_RN (1<<5)
416 #define I2S_CONFIG_SZ_BIT 0
417 #define I2S_CONFIG_SZ_MASK (0x1F << I2S_CONFIG_SZ_BIT)
419 #define I2S_CONTROL 0xB1000008
420 #define I2S_CONTROL_D (1<<1)
421 #define I2S_CONTROL_CE (1<<0)
423 /* USB Host Controller */
424 /* We pass USB_OHCI_BASE to ioremap, so it needs to be a physical address */
425 #define USB_OHCI_BASE 0x10100000
426 #define USB_OHCI_LEN 0x00100000
427 #define USB_HOST_CONFIG 0xB017fffc
429 /* USB Device Controller */
430 #define USBD_EP0RD 0xB0200000
431 #define USBD_EP0WR 0xB0200004
432 #define USBD_EP2WR 0xB0200008
433 #define USBD_EP3WR 0xB020000C
434 #define USBD_EP4RD 0xB0200010
435 #define USBD_EP5RD 0xB0200014
436 #define USBD_INTEN 0xB0200018
437 #define USBD_INTSTAT 0xB020001C
438 #define USBDEV_INT_SOF (1<<12)
439 #define USBDEV_INT_HF_BIT 6
440 #define USBDEV_INT_HF_MASK (0x3f << USBDEV_INT_HF_BIT)
441 #define USBDEV_INT_CMPLT_BIT 0
442 #define USBDEV_INT_CMPLT_MASK (0x3f << USBDEV_INT_CMPLT_BIT)
443 #define USBD_CONFIG 0xB0200020
444 #define USBD_EP0CS 0xB0200024
445 #define USBD_EP2CS 0xB0200028
446 #define USBD_EP3CS 0xB020002C
447 #define USBD_EP4CS 0xB0200030
448 #define USBD_EP5CS 0xB0200034
449 #define USBDEV_CS_SU (1<<14)
450 #define USBDEV_CS_NAK (1<<13)
451 #define USBDEV_CS_ACK (1<<12)
452 #define USBDEV_CS_BUSY (1<<11)
453 #define USBDEV_CS_TSIZE_BIT 1
454 #define USBDEV_CS_TSIZE_MASK (0x3ff << USBDEV_CS_TSIZE_BIT)
455 #define USBDEV_CS_STALL (1<<0)
456 #define USBD_EP0RDSTAT 0xB0200040
457 #define USBD_EP0WRSTAT 0xB0200044
458 #define USBD_EP2WRSTAT 0xB0200048
459 #define USBD_EP3WRSTAT 0xB020004C
460 #define USBD_EP4RDSTAT 0xB0200050
461 #define USBD_EP5RDSTAT 0xB0200054
462 #define USBDEV_FSTAT_FLUSH (1<<6)
463 #define USBDEV_FSTAT_UF (1<<5)
464 #define USBDEV_FSTAT_OF (1<<4)
465 #define USBDEV_FSTAT_FCNT_BIT 0
466 #define USBDEV_FSTAT_FCNT_MASK (0x0f << USBDEV_FSTAT_FCNT_BIT)
467 #define USBD_ENABLE 0xB0200058
468 #define USBDEV_ENABLE (1<<1)
469 #define USBDEV_CE (1<<0)
471 /* Ethernet Controllers */
472 #define AU1000_ETH0_BASE 0xB0500000
473 #define AU1000_ETH1_BASE 0xB0510000
474 #define AU1500_ETH0_BASE 0xB1500000
475 #define AU1500_ETH1_BASE 0xB1510000
476 #define AU1100_ETH0_BASE 0xB0500000
478 /* 4 byte offsets from AU1000_ETH_BASE */
479 #define MAC_CONTROL 0x0
480 #define MAC_RX_ENABLE (1<<2)
481 #define MAC_TX_ENABLE (1<<3)
482 #define MAC_DEF_CHECK (1<<5)
483 #define MAC_SET_BL(X) (((X)&0x3)<<6)
484 #define MAC_AUTO_PAD (1<<8)
485 #define MAC_DISABLE_RETRY (1<<10)
486 #define MAC_DISABLE_BCAST (1<<11)
487 #define MAC_LATE_COL (1<<12)
488 #define MAC_HASH_MODE (1<<13)
489 #define MAC_HASH_ONLY (1<<15)
490 #define MAC_PASS_ALL (1<<16)
491 #define MAC_INVERSE_FILTER (1<<17)
492 #define MAC_PROMISCUOUS (1<<18)
493 #define MAC_PASS_ALL_MULTI (1<<19)
494 #define MAC_FULL_DUPLEX (1<<20)
495 #define MAC_NORMAL_MODE 0
496 #define MAC_INT_LOOPBACK (1<<21)
497 #define MAC_EXT_LOOPBACK (1<<22)
498 #define MAC_DISABLE_RX_OWN (1<<23)
499 #define MAC_BIG_ENDIAN (1<<30)
500 #define MAC_RX_ALL (1<<31)
501 #define MAC_ADDRESS_HIGH 0x4
502 #define MAC_ADDRESS_LOW 0x8
503 #define MAC_MCAST_HIGH 0xC
504 #define MAC_MCAST_LOW 0x10
505 #define MAC_MII_CNTRL 0x14
506 #define MAC_MII_BUSY (1<<0)
507 #define MAC_MII_READ 0
508 #define MAC_MII_WRITE (1<<1)
509 #define MAC_SET_MII_SELECT_REG(X) (((X)&0x1f)<<6)
510 #define MAC_SET_MII_SELECT_PHY(X) (((X)&0x1f)<<11)
511 #define MAC_MII_DATA 0x18
512 #define MAC_FLOW_CNTRL 0x1C
513 #define MAC_FLOW_CNTRL_BUSY (1<<0)
514 #define MAC_FLOW_CNTRL_ENABLE (1<<1)
515 #define MAC_PASS_CONTROL (1<<2)
516 #define MAC_SET_PAUSE(X) (((X)&0xffff)<<16)
517 #define MAC_VLAN1_TAG 0x20
518 #define MAC_VLAN2_TAG 0x24
520 /* Ethernet Controller Enable */
521 #define AU1000_MAC0_ENABLE 0xB0520000
522 #define AU1000_MAC1_ENABLE 0xB0520004
523 #define AU1500_MAC0_ENABLE 0xB1520000
524 #define AU1500_MAC1_ENABLE 0xB1520004
525 #define AU1100_MAC0_ENABLE 0xB0520000
527 #define MAC_EN_CLOCK_ENABLE (1<<0)
528 #define MAC_EN_RESET0 (1<<1)
529 #define MAC_EN_TOSS (0<<2)
530 #define MAC_EN_CACHEABLE (1<<3)
531 #define MAC_EN_RESET1 (1<<4)
532 #define MAC_EN_RESET2 (1<<5)
533 #define MAC_DMA_RESET (1<<6)
535 /* Ethernet Controller DMA Channels */
537 #define MAC0_TX_DMA_ADDR 0xB4004000
538 #define MAC1_TX_DMA_ADDR 0xB4004200
539 /* offsets from MAC_TX_RING_ADDR address */
540 #define MAC_TX_BUFF0_STATUS 0x0
541 #define TX_FRAME_ABORTED (1<<0)
542 #define TX_JAB_TIMEOUT (1<<1)
543 #define TX_NO_CARRIER (1<<2)
544 #define TX_LOSS_CARRIER (1<<3)
545 #define TX_EXC_DEF (1<<4)
546 #define TX_LATE_COLL_ABORT (1<<5)
547 #define TX_EXC_COLL (1<<6)
548 #define TX_UNDERRUN (1<<7)
549 #define TX_DEFERRED (1<<8)
550 #define TX_LATE_COLL (1<<9)
551 #define TX_COLL_CNT_MASK (0xF<<10)
552 #define TX_PKT_RETRY (1<<31)
553 #define MAC_TX_BUFF0_ADDR 0x4
554 #define TX_DMA_ENABLE (1<<0)
555 #define TX_T_DONE (1<<1)
556 #define TX_GET_DMA_BUFFER(X) (((X)>>2)&0x3)
557 #define MAC_TX_BUFF0_LEN 0x8
558 #define MAC_TX_BUFF1_STATUS 0x10
559 #define MAC_TX_BUFF1_ADDR 0x14
560 #define MAC_TX_BUFF1_LEN 0x18
561 #define MAC_TX_BUFF2_STATUS 0x20
562 #define MAC_TX_BUFF2_ADDR 0x24
563 #define MAC_TX_BUFF2_LEN 0x28
564 #define MAC_TX_BUFF3_STATUS 0x30
565 #define MAC_TX_BUFF3_ADDR 0x34
566 #define MAC_TX_BUFF3_LEN 0x38
568 #define MAC0_RX_DMA_ADDR 0xB4004100
569 #define MAC1_RX_DMA_ADDR 0xB4004300
570 /* offsets from MAC_RX_RING_ADDR */
571 #define MAC_RX_BUFF0_STATUS 0x0
572 #define RX_FRAME_LEN_MASK 0x3fff
573 #define RX_WDOG_TIMER (1<<14)
574 #define RX_RUNT (1<<15)
575 #define RX_OVERLEN (1<<16)
576 #define RX_COLL (1<<17)
577 #define RX_ETHER (1<<18)
578 #define RX_MII_ERROR (1<<19)
579 #define RX_DRIBBLING (1<<20)
580 #define RX_CRC_ERROR (1<<21)
581 #define RX_VLAN1 (1<<22)
582 #define RX_VLAN2 (1<<23)
583 #define RX_LEN_ERROR (1<<24)
584 #define RX_CNTRL_FRAME (1<<25)
585 #define RX_U_CNTRL_FRAME (1<<26)
586 #define RX_MCAST_FRAME (1<<27)
587 #define RX_BCAST_FRAME (1<<28)
588 #define RX_FILTER_FAIL (1<<29)
589 #define RX_PACKET_FILTER (1<<30)
590 #define RX_MISSED_FRAME (1<<31)
592 #define RX_ERROR (RX_WDOG_TIMER | RX_RUNT | RX_OVERLEN | \
593 RX_COLL | RX_MII_ERROR | RX_CRC_ERROR | \
594 RX_LEN_ERROR | RX_U_CNTRL_FRAME | RX_MISSED_FRAME)
595 #define MAC_RX_BUFF0_ADDR 0x4
596 #define RX_DMA_ENABLE (1<<0)
597 #define RX_T_DONE (1<<1)
598 #define RX_GET_DMA_BUFFER(X) (((X)>>2)&0x3)
599 #define RX_SET_BUFF_ADDR(X) ((X)&0xffffffc0)
600 #define MAC_RX_BUFF1_STATUS 0x10
601 #define MAC_RX_BUFF1_ADDR 0x14
602 #define MAC_RX_BUFF2_STATUS 0x20
603 #define MAC_RX_BUFF2_ADDR 0x24
604 #define MAC_RX_BUFF3_STATUS 0x30
605 #define MAC_RX_BUFF3_ADDR 0x34
609 #define UART0_ADDR 0xB1100000
610 #define UART1_ADDR 0xB1200000
611 #define UART2_ADDR 0xB1300000
612 #define UART3_ADDR 0xB1400000
613 #define UART_BASE UART0_ADDR
614 #define UART_DEBUG_BASE UART2_ADDR
616 #define UART_RX 0 /* Receive buffer */
617 #define UART_TX 4 /* Transmit buffer */
618 #define UART_IER 8 /* Interrupt Enable Register */
619 #define UART_IIR 0xC /* Interrupt ID Register */
620 #define UART_FCR 0x10 /* FIFO Control Register */
621 #define UART_LCR 0x14 /* Line Control Register */
622 #define UART_MCR 0x18 /* Modem Control Register */
623 #define UART_LSR 0x1C /* Line Status Register */
624 #define UART_MSR 0x20 /* Modem Status Register */
625 #define UART_CLK 0x28 /* Baud Rate Clock Divider */
626 #define UART_ENABLE 0x100 /* Uart enable */
628 #define UART_EN_CE 1 /* Clock enable */
629 #define UART_EN_E 2 /* Enable */
631 #define UART_FCR_ENABLE_FIFO 0x01 /* Enable the FIFO */
632 #define UART_FCR_CLEAR_RCVR 0x02 /* Clear the RCVR FIFO */
633 #define UART_FCR_CLEAR_XMIT 0x04 /* Clear the XMIT FIFO */
634 #define UART_FCR_DMA_SELECT 0x08 /* For DMA applications */
635 #define UART_FCR_TRIGGER_MASK 0xF0 /* Mask for the FIFO trigger range */
636 #define UART_FCR_R_TRIGGER_1 0x00 /* Mask for receive trigger set at 1 */
637 #define UART_FCR_R_TRIGGER_4 0x40 /* Mask for receive trigger set at 4 */
638 #define UART_FCR_R_TRIGGER_8 0x80 /* Mask for receive trigger set at 8 */
639 #define UART_FCR_R_TRIGGER_14 0xA0 /* Mask for receive trigger set at 14 */
640 #define UART_FCR_T_TRIGGER_0 0x00 /* Mask for transmit trigger set at 0 */
641 #define UART_FCR_T_TRIGGER_4 0x10 /* Mask for transmit trigger set at 4 */
642 #define UART_FCR_T_TRIGGER_8 0x20 /* Mask for transmit trigger set at 8 */
643 #define UART_FCR_T_TRIGGER_12 0x30 /* Mask for transmit trigger set at 12 */
646 * These are the definitions for the Line Control Register
648 #define UART_LCR_SBC 0x40 /* Set break control */
649 #define UART_LCR_SPAR 0x20 /* Stick parity (?) */
650 #define UART_LCR_EPAR 0x10 /* Even parity select */
651 #define UART_LCR_PARITY 0x08 /* Parity Enable */
652 #define UART_LCR_STOP 0x04 /* Stop bits: 0=1 stop bit, 1= 2 stop bits */
653 #define UART_LCR_WLEN5 0x00 /* Wordlength: 5 bits */
654 #define UART_LCR_WLEN6 0x01 /* Wordlength: 6 bits */
655 #define UART_LCR_WLEN7 0x02 /* Wordlength: 7 bits */
656 #define UART_LCR_WLEN8 0x03 /* Wordlength: 8 bits */
659 * These are the definitions for the Line Status Register
661 #define UART_LSR_TEMT 0x40 /* Transmitter empty */
662 #define UART_LSR_THRE 0x20 /* Transmit-hold-register empty */
663 #define UART_LSR_BI 0x10 /* Break interrupt indicator */
664 #define UART_LSR_FE 0x08 /* Frame error indicator */
665 #define UART_LSR_PE 0x04 /* Parity error indicator */
666 #define UART_LSR_OE 0x02 /* Overrun error indicator */
667 #define UART_LSR_DR 0x01 /* Receiver data ready */
670 * These are the definitions for the Interrupt Identification Register
672 #define UART_IIR_NO_INT 0x01 /* No interrupts pending */
673 #define UART_IIR_ID 0x06 /* Mask for the interrupt ID */
674 #define UART_IIR_MSI 0x00 /* Modem status interrupt */
675 #define UART_IIR_THRI 0x02 /* Transmitter holding register empty */
676 #define UART_IIR_RDI 0x04 /* Receiver data interrupt */
677 #define UART_IIR_RLSI 0x06 /* Receiver line status interrupt */
680 * These are the definitions for the Interrupt Enable Register
682 #define UART_IER_MSI 0x08 /* Enable Modem status interrupt */
683 #define UART_IER_RLSI 0x04 /* Enable receiver line status interrupt */
684 #define UART_IER_THRI 0x02 /* Enable Transmitter holding register int. */
685 #define UART_IER_RDI 0x01 /* Enable receiver data interrupt */
688 * These are the definitions for the Modem Control Register
690 #define UART_MCR_LOOP 0x10 /* Enable loopback test mode */
691 #define UART_MCR_OUT2 0x08 /* Out2 complement */
692 #define UART_MCR_OUT1 0x04 /* Out1 complement */
693 #define UART_MCR_RTS 0x02 /* RTS complement */
694 #define UART_MCR_DTR 0x01 /* DTR complement */
697 * These are the definitions for the Modem Status Register
699 #define UART_MSR_DCD 0x80 /* Data Carrier Detect */
700 #define UART_MSR_RI 0x40 /* Ring Indicator */
701 #define UART_MSR_DSR 0x20 /* Data Set Ready */
702 #define UART_MSR_CTS 0x10 /* Clear to Send */
703 #define UART_MSR_DDCD 0x08 /* Delta DCD */
704 #define UART_MSR_TERI 0x04 /* Trailing edge ring indicator */
705 #define UART_MSR_DDSR 0x02 /* Delta DSR */
706 #define UART_MSR_DCTS 0x01 /* Delta CTS */
707 #define UART_MSR_ANY_DELTA 0x0F /* Any of the delta bits! */
711 #define SSI0_STATUS 0xB1600000
712 #define SSI_STATUS_BF (1<<4)
713 #define SSI_STATUS_OF (1<<3)
714 #define SSI_STATUS_UF (1<<2)
715 #define SSI_STATUS_D (1<<1)
716 #define SSI_STATUS_B (1<<0)
717 #define SSI0_INT 0xB1600004
718 #define SSI_INT_OI (1<<3)
719 #define SSI_INT_UI (1<<2)
720 #define SSI_INT_DI (1<<1)
721 #define SSI0_INT_ENABLE 0xB1600008
722 #define SSI_INTE_OIE (1<<3)
723 #define SSI_INTE_UIE (1<<2)
724 #define SSI_INTE_DIE (1<<1)
725 #define SSI0_CONFIG 0xB1600020
726 #define SSI_CONFIG_AO (1<<24)
727 #define SSI_CONFIG_DO (1<<23)
728 #define SSI_CONFIG_ALEN_BIT 20
729 #define SSI_CONFIG_ALEN_MASK (0x7<<20)
730 #define SSI_CONFIG_DLEN_BIT 16
731 #define SSI_CONFIG_DLEN_MASK (0x7<<16)
732 #define SSI_CONFIG_DD (1<<11)
733 #define SSI_CONFIG_AD (1<<10)
734 #define SSI_CONFIG_BM_BIT 8
735 #define SSI_CONFIG_BM_MASK (0x3<<8)
736 #define SSI_CONFIG_CE (1<<7)
737 #define SSI_CONFIG_DP (1<<6)
738 #define SSI_CONFIG_DL (1<<5)
739 #define SSI_CONFIG_EP (1<<4)
740 #define SSI0_ADATA 0xB1600024
741 #define SSI_AD_D (1<<24)
742 #define SSI_AD_ADDR_BIT 16
743 #define SSI_AD_ADDR_MASK (0xff<<16)
744 #define SSI_AD_DATA_BIT 0
745 #define SSI_AD_DATA_MASK (0xfff<<0)
746 #define SSI0_CLKDIV 0xB1600028
747 #define SSI0_CONTROL 0xB1600100
748 #define SSI_CONTROL_CD (1<<1)
749 #define SSI_CONTROL_E (1<<0)
752 #define SSI1_STATUS 0xB1680000
753 #define SSI1_INT 0xB1680004
754 #define SSI1_INT_ENABLE 0xB1680008
755 #define SSI1_CONFIG 0xB1680020
756 #define SSI1_ADATA 0xB1680024
757 #define SSI1_CLKDIV 0xB1680028
758 #define SSI1_ENABLE 0xB1680100
761 * Register content definitions
763 #define SSI_STATUS_BF (1<<4)
764 #define SSI_STATUS_OF (1<<3)
765 #define SSI_STATUS_UF (1<<2)
766 #define SSI_STATUS_D (1<<1)
767 #define SSI_STATUS_B (1<<0)
770 #define SSI_INT_OI (1<<3)
771 #define SSI_INT_UI (1<<2)
772 #define SSI_INT_DI (1<<1)
775 #define SSI_INTEN_OIE (1<<3)
776 #define SSI_INTEN_UIE (1<<2)
777 #define SSI_INTEN_DIE (1<<1)
779 #define SSI_CONFIG_AO (1<<24)
780 #define SSI_CONFIG_DO (1<<23)
781 #define SSI_CONFIG_ALEN (7<<20)
782 #define SSI_CONFIG_DLEN (15<<16)
783 #define SSI_CONFIG_DD (1<<11)
784 #define SSI_CONFIG_AD (1<<10)
785 #define SSI_CONFIG_BM (3<<8)
786 #define SSI_CONFIG_CE (1<<7)
787 #define SSI_CONFIG_DP (1<<6)
788 #define SSI_CONFIG_DL (1<<5)
789 #define SSI_CONFIG_EP (1<<4)
790 #define SSI_CONFIG_ALEN_N(N) ((N-1)<<20)
791 #define SSI_CONFIG_DLEN_N(N) ((N-1)<<16)
792 #define SSI_CONFIG_BM_HI (0<<8)
793 #define SSI_CONFIG_BM_LO (1<<8)
794 #define SSI_CONFIG_BM_CY (2<<8)
796 #define SSI_ADATA_D (1<<24)
797 #define SSI_ADATA_ADDR (0xFF<<16)
798 #define SSI_ADATA_DATA (0x0FFF)
799 #define SSI_ADATA_ADDR_N(N) (N<<16)
801 #define SSI_ENABLE_CD (1<<1)
802 #define SSI_ENABLE_E (1<<0)
805 /* IrDA Controller */
806 #define IRDA_BASE 0xB0300000
807 #define IR_RING_PTR_STATUS (IRDA_BASE+0x00)
808 #define IR_RING_BASE_ADDR_H (IRDA_BASE+0x04)
809 #define IR_RING_BASE_ADDR_L (IRDA_BASE+0x08)
810 #define IR_RING_SIZE (IRDA_BASE+0x0C)
811 #define IR_RING_PROMPT (IRDA_BASE+0x10)
812 #define IR_RING_ADDR_CMPR (IRDA_BASE+0x14)
813 #define IR_INT_CLEAR (IRDA_BASE+0x18)
814 #define IR_CONFIG_1 (IRDA_BASE+0x20)
815 #define IR_RX_INVERT_LED (1<<0)
816 #define IR_TX_INVERT_LED (1<<1)
819 #define IR_SIR (1<<4)
820 #define IR_MIR (1<<5)
821 #define IR_FIR (1<<6)
822 #define IR_16CRC (1<<7)
824 #define IR_RX_ALL (1<<9)
825 #define IR_DMA_ENABLE (1<<10)
826 #define IR_RX_ENABLE (1<<11)
827 #define IR_TX_ENABLE (1<<12)
828 #define IR_LOOPBACK (1<<14)
829 #define IR_SIR_MODE (IR_SIR | IR_DMA_ENABLE | \
830 IR_RX_ALL | IR_RX_ENABLE | IR_SF | IR_16CRC)
831 #define IR_SIR_FLAGS (IRDA_BASE+0x24)
832 #define IR_ENABLE (IRDA_BASE+0x28)
833 #define IR_RX_STATUS (1<<9)
834 #define IR_TX_STATUS (1<<10)
835 #define IR_READ_PHY_CONFIG (IRDA_BASE+0x2C)
836 #define IR_WRITE_PHY_CONFIG (IRDA_BASE+0x30)
837 #define IR_MAX_PKT_LEN (IRDA_BASE+0x34)
838 #define IR_RX_BYTE_CNT (IRDA_BASE+0x38)
839 #define IR_CONFIG_2 (IRDA_BASE+0x3C)
840 #define IR_MODE_INV (1<<0)
841 #define IR_ONE_PIN (1<<1)
842 #define IR_INTERFACE_CONFIG (IRDA_BASE+0x40)
845 #define SYS_PINFUNC 0xB190002C
846 #define SYS_PF_USB (1<<15) /* 2nd USB device/host */
847 #define SYS_PF_U3 (1<<14) /* GPIO23/U3TXD */
848 #define SYS_PF_U2 (1<<13) /* GPIO22/U2TXD */
849 #define SYS_PF_U1 (1<<12) /* GPIO21/U1TXD */
850 #define SYS_PF_SRC (1<<11) /* GPIO6/SROMCKE */
851 #define SYS_PF_CK5 (1<<10) /* GPIO3/CLK5 */
852 #define SYS_PF_CK4 (1<<9) /* GPIO2/CLK4 */
853 #define SYS_PF_IRF (1<<8) /* GPIO15/IRFIRSEL */
854 #define SYS_PF_UR3 (1<<7) /* GPIO[14:9]/UART3 */
855 #define SYS_PF_I2D (1<<6) /* GPIO8/I2SDI */
856 #define SYS_PF_I2S (1<<5) /* I2S/GPIO[29:31] */
857 #define SYS_PF_NI2 (1<<4) /* NI2/GPIO[24:28] */
858 #define SYS_PF_U0 (1<<3) /* U0TXD/GPIO20 */
859 #define SYS_PF_RD (1<<2) /* IRTXD/GPIO19 */
860 #define SYS_PF_A97 (1<<1) /* AC97/SSL1 */
861 #define SYS_PF_S0 (1<<0) /* SSI_0/GPIO[16:18] */
862 #define SYS_TRIOUTRD 0xB1900100
863 #define SYS_TRIOUTCLR 0xB1900100
864 #define SYS_OUTPUTRD 0xB1900108
865 #define SYS_OUTPUTSET 0xB1900108
866 #define SYS_OUTPUTCLR 0xB190010C
867 #define SYS_PINSTATERD 0xB1900110
868 #define SYS_PININPUTEN 0xB1900110
870 /* GPIO2, Au1500 only */
871 #define GPIO2_BASE 0xB1700000
872 #define GPIO2_DIR (GPIO2_BASE + 0)
873 #define GPIO2_DATA_EN (GPIO2_BASE + 8)
874 #define GPIO2_PIN_STATE (GPIO2_BASE + 0xC)
875 #define GPIO2_INT_ENABLE (GPIO2_BASE + 0x10)
876 #define GPIO2_ENABLE (GPIO2_BASE + 0x14)
878 /* Power Management */
879 #define SYS_SCRATCH0 0xB1900018
880 #define SYS_SCRATCH1 0xB190001C
881 #define SYS_WAKEMSK 0xB1900034
882 #define SYS_ENDIAN 0xB1900038
883 #define SYS_POWERCTRL 0xB190003C
884 #define SYS_WAKESRC 0xB190005C
885 #define SYS_SLPPWR 0xB1900078
886 #define SYS_SLEEP 0xB190007C
888 /* Clock Controller */
889 #define SYS_FREQCTRL0 0xB1900020
890 #define SYS_FC_FRDIV2_BIT 22
891 #define SYS_FC_FRDIV2_MASK (0xff << FQC2_FRDIV2_BIT)
892 #define SYS_FC_FE2 (1<<21)
893 #define SYS_FC_FS2 (1<<20)
894 #define SYS_FC_FRDIV1_BIT 12
895 #define SYS_FC_FRDIV1_MASK (0xff << FQC2_FRDIV1_BIT)
896 #define SYS_FC_FE1 (1<<11)
897 #define SYS_FC_FS1 (1<<10)
898 #define SYS_FC_FRDIV0_BIT 2
899 #define SYS_FC_FRDIV0_MASK (0xff << FQC2_FRDIV0_BIT)
900 #define SYS_FC_FE0 (1<<1)
901 #define SYS_FC_FS0 (1<<0)
902 #define SYS_FREQCTRL1 0xB1900024
903 #define SYS_FC_FRDIV5_BIT 22
904 #define SYS_FC_FRDIV5_MASK (0xff << FQC2_FRDIV5_BIT)
905 #define SYS_FC_FE5 (1<<21)
906 #define SYS_FC_FS5 (1<<20)
907 #define SYS_FC_FRDIV4_BIT 12
908 #define SYS_FC_FRDIV4_MASK (0xff << FQC2_FRDIV4_BIT)
909 #define SYS_FC_FE4 (1<<11)
910 #define SYS_FC_FS4 (1<<10)
911 #define SYS_FC_FRDIV3_BIT 2
912 #define SYS_FC_FRDIV3_MASK (0xff << FQC2_FRDIV3_BIT)
913 #define SYS_FC_FE3 (1<<1)
914 #define SYS_FC_FS3 (1<<0)
915 #define SYS_CLKSRC 0xB1900028
916 #define SYS_CS_ME1_BIT 27
917 #define SYS_CS_ME1_MASK (0x7<<CSC_ME1_BIT)
918 #define SYS_CS_DE1 (1<<26)
919 #define SYS_CS_CE1 (1<<25)
920 #define SYS_CS_ME0_BIT 22
921 #define SYS_CS_ME0_MASK (0x7<<CSC_ME0_BIT)
922 #define SYS_CS_DE0 (1<<21)
923 #define SYS_CS_CE0 (1<<20)
924 #define SYS_CS_MI2_BIT 17
925 #define SYS_CS_MI2_MASK (0x7<<CSC_MI2_BIT)
926 #define SYS_CS_DI2 (1<<16)
927 #define SYS_CS_CI2 (1<<15)
928 #define SYS_CS_MUH_BIT 12
929 #define SYS_CS_MUH_MASK (0x7<<CSC_MUH_BIT)
930 #define SYS_CS_DUH (1<<11)
931 #define SYS_CS_CUH (1<<10)
932 #define SYS_CS_MUD_BIT 7
933 #define SYS_CS_MUD_MASK (0x7<<CSC_MUD_BIT)
934 #define SYS_CS_DUD (1<<6)
935 #define SYS_CS_CUD (1<<5)
936 #define SYS_CS_MIR_BIT 2
937 #define SYS_CS_MIR_MASK (0x7<<CSC_MIR_BIT)
938 #define SYS_CS_DIR (1<<1)
939 #define SYS_CS_CIR (1<<0)
941 #define SYS_CS_MUX_AUX 0x1
942 #define SYS_CS_MUX_FQ0 0x2
943 #define SYS_CS_MUX_FQ1 0x3
944 #define SYS_CS_MUX_FQ2 0x4
945 #define SYS_CS_MUX_FQ3 0x5
946 #define SYS_CS_MUX_FQ4 0x6
947 #define SYS_CS_MUX_FQ5 0x7
948 #define SYS_CPUPLL 0xB1900060
949 #define SYS_AUXPLL 0xB1900064
951 /* AC97 Controller */
952 #define AC97C_CONFIG 0xB0000000
953 #define AC97C_RECV_SLOTS_BIT 13
954 #define AC97C_RECV_SLOTS_MASK (0x3ff << AC97C_RECV_SLOTS_BIT)
955 #define AC97C_XMIT_SLOTS_BIT 3
956 #define AC97C_XMIT_SLOTS_MASK (0x3ff << AC97C_XMIT_SLOTS_BIT)
957 #define AC97C_SG (1<<2)
958 #define AC97C_SYNC (1<<1)
959 #define AC97C_RESET (1<<0)
960 #define AC97C_STATUS 0xB0000004
961 #define AC97C_XU (1<<11)
962 #define AC97C_XO (1<<10)
963 #define AC97C_RU (1<<9)
964 #define AC97C_RO (1<<8)
965 #define AC97C_READY (1<<7)
966 #define AC97C_CP (1<<6)
967 #define AC97C_TR (1<<5)
968 #define AC97C_TE (1<<4)
969 #define AC97C_TF (1<<3)
970 #define AC97C_RR (1<<2)
971 #define AC97C_RE (1<<1)
972 #define AC97C_RF (1<<0)
973 #define AC97C_DATA 0xB0000008
974 #define AC97C_CMD 0xB000000C
975 #define AC97C_WD_BIT 16
976 #define AC97C_READ (1<<7)
977 #define AC97C_INDEX_MASK 0x7f
978 #define AC97C_CNTRL 0xB0000010
979 #define AC97C_RS (1<<1)
980 #define AC97C_CE (1<<0)
982 #ifdef CONFIG_SOC_AU1500
983 /* Au1500 PCI Controller */
984 #define Au1500_CFG_BASE 0xB4005000 /* virtual, kseg0 addr */
985 #define Au1500_PCI_CMEM (Au1500_CFG_BASE + 0)
986 #define Au1500_PCI_CFG (Au1500_CFG_BASE + 4)
987 #define PCI_ERROR ((1<<22) | (1<<23) | (1<<24) | (1<<25) | (1<<26) | (1<<27))
988 #define Au1500_PCI_B2BMASK_CCH (Au1500_CFG_BASE + 8)
989 #define Au1500_PCI_B2B0_VID (Au1500_CFG_BASE + 0xC)
990 #define Au1500_PCI_B2B1_ID (Au1500_CFG_BASE + 0x10)
991 #define Au1500_PCI_MWMASK_DEV (Au1500_CFG_BASE + 0x14)
992 #define Au1500_PCI_MWBASE_REV_CCL (Au1500_CFG_BASE + 0x18)
993 #define Au1500_PCI_ERR_ADDR (Au1500_CFG_BASE + 0x1C)
994 #define Au1500_PCI_SPEC_INTACK (Au1500_CFG_BASE + 0x20)
995 #define Au1500_PCI_ID (Au1500_CFG_BASE + 0x100)
996 #define Au1500_PCI_STATCMD (Au1500_CFG_BASE + 0x104)
997 #define Au1500_PCI_CLASSREV (Au1500_CFG_BASE + 0x108)
998 #define Au1500_PCI_HDRTYPE (Au1500_CFG_BASE + 0x10C)
999 #define Au1500_PCI_MBAR (Au1500_CFG_BASE + 0x110)
1001 #define Au1500_PCI_HDR 0xB4005100 /* virtual, kseg0 addr */
1003 /* All of our structures, like pci resource, have 32 bit members.
1004 * Drivers are expected to do an ioremap on the PCI MEM resource, but it's
1005 * hard to store 0x4 0000 0000 in a 32 bit type. We require a small patch
1006 * to __ioremap to check for addresses between (u32)Au1500_PCI_MEM_START and
1007 * (u32)Au1500_PCI_MEM_END and change those to the full 36 bit PCI MEM
1008 * addresses. For PCI IO, it's simpler because we get to do the ioremap
1009 * ourselves and then adjust the device's resources.
1011 #define Au1500_EXT_CFG 0x600000000
1012 #define Au1500_EXT_CFG_TYPE1 0x680000000
1013 #define Au1500_PCI_IO_START 0x500000000
1014 #define Au1500_PCI_IO_END 0x5000FFFFF
1015 #define Au1500_PCI_MEM_START 0x440000000
1016 #define Au1500_PCI_MEM_END 0x443FFFFFF
1018 #define PCI_IO_START (Au1500_PCI_IO_START + 0x300)
1019 #define PCI_IO_END (Au1500_PCI_IO_END)
1020 #define PCI_MEM_START (Au1500_PCI_MEM_START)
1021 #define PCI_MEM_END (Au1500_PCI_MEM_END)
1022 #define PCI_FIRST_DEVFN (0<<3)
1023 #define PCI_LAST_DEVFN (19<<3)
1027 #if defined(CONFIG_SOC_AU1100) || (defined(CONFIG_SOC_AU1000) && !defined(CONFIG_MIPS_PB1000))
1028 /* no PCI bus controller */
1029 #define PCI_IO_START 0
1030 #define PCI_IO_END 0
1031 #define PCI_MEM_START 0
1032 #define PCI_MEM_END 0
1033 #define PCI_FIRST_DEVFN 0
1034 #define PCI_LAST_DEVFN 0
1036 #define AU1X_SOCK0_IO 0xF00000000
1037 #define AU1X_SOCK0_PHYS_ATTR 0xF40000000
1038 #define AU1X_SOCK0_PHYS_MEM 0xF80000000
1040 /* pcmcia socket 1 needs external glue logic so the memory map
1041 * differs from board to board.
1044 /* Only for db board, not older pb */
1045 #define AU1X_SOCK1_IO 0xF04000000
1046 #define AU1X_SOCK1_PHYS_ATTR 0xF44000000
1047 #define AU1X_SOCK1_PHYS_MEM 0xF84000000