1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
10 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
12 #define CONFIG_SYS_FSL_CLK
14 #define CONFIG_SKIP_LOWLEVEL_INIT
16 #define CONFIG_DEEP_SLEEP
19 * Size of malloc() pool
21 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
23 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
24 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
27 unsigned long get_board_sys_clk(void);
28 unsigned long get_board_ddr_clk(void);
31 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
32 #define CONFIG_SYS_CLK_FREQ 100000000
33 #define CONFIG_DDR_CLK_FREQ 100000000
34 #define CONFIG_QIXIS_I2C_ACCESS
36 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
37 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
40 #ifdef CONFIG_RAMBOOT_PBL
41 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg
45 #ifdef CONFIG_SD_BOOT_QSPI
46 #define CONFIG_SYS_FSL_PBL_RCW \
47 board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg
49 #define CONFIG_SYS_FSL_PBL_RCW \
50 board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg
53 #define CONFIG_SPL_MAX_SIZE 0x1a000
54 #define CONFIG_SPL_STACK 0x1001d000
55 #define CONFIG_SPL_PAD_TO 0x1c000
57 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
58 CONFIG_SYS_MONITOR_LEN)
59 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
60 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
61 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
62 #define CONFIG_SYS_MONITOR_LEN 0xc0000
65 #ifdef CONFIG_NAND_BOOT
66 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
68 #define CONFIG_SPL_MAX_SIZE 0x1a000
69 #define CONFIG_SPL_STACK 0x1001d000
70 #define CONFIG_SPL_PAD_TO 0x1c000
72 #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
73 #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
74 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
75 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
76 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
78 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
79 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
80 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
81 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
82 #define CONFIG_SYS_MONITOR_LEN 0x80000
85 #define CONFIG_DDR_SPD
86 #define SPD_EEPROM_ADDRESS 0x51
87 #define CONFIG_SYS_SPD_BUS_NUM 0
89 #ifndef CONFIG_SYS_FSL_DDR4
90 #define CONFIG_SYS_DDR_RAW_TIMING
92 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
93 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
95 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
96 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
98 #define CONFIG_DDR_ECC
100 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
101 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
107 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
108 #define CONFIG_FSL_IFC
109 #define CONFIG_SYS_FLASH_BASE 0x60000000
110 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
112 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
113 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
114 CSPR_PORT_SIZE_16 | \
117 #define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
118 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
120 CSPR_PORT_SIZE_16 | \
123 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
125 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
127 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
128 FTIM0_NOR_TEADC(0x5) | \
129 FTIM0_NOR_TEAHC(0x5))
130 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
131 FTIM1_NOR_TRAD_NOR(0x1a) | \
132 FTIM1_NOR_TSEQRAD_NOR(0x13))
133 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
134 FTIM2_NOR_TCH(0x4) | \
135 FTIM2_NOR_TWPH(0xe) | \
137 #define CONFIG_SYS_NOR_FTIM3 0
139 #define CONFIG_SYS_FLASH_QUIET_TEST
140 #define CONFIG_FLASH_SHOW_PROGRESS 45
141 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
142 #define CONFIG_SYS_WRITE_SWAPPED_DATA
144 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
145 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
146 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
147 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
149 #define CONFIG_SYS_FLASH_EMPTY_INFO
150 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
151 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
154 * NAND Flash Definitions
156 #define CONFIG_NAND_FSL_IFC
158 #define CONFIG_SYS_NAND_BASE 0x7e800000
159 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
161 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
163 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
167 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
168 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
169 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
170 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
171 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
172 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
173 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
174 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
176 #define CONFIG_SYS_NAND_ONFI_DETECTION
178 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
179 FTIM0_NAND_TWP(0x18) | \
180 FTIM0_NAND_TWCHT(0x7) | \
182 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
183 FTIM1_NAND_TWBE(0x39) | \
184 FTIM1_NAND_TRR(0xe) | \
185 FTIM1_NAND_TRP(0x18))
186 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
187 FTIM2_NAND_TREH(0xa) | \
188 FTIM2_NAND_TWHRE(0x1e))
189 #define CONFIG_SYS_NAND_FTIM3 0x0
191 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
192 #define CONFIG_SYS_MAX_NAND_DEVICE 1
194 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
200 #define CONFIG_FSL_QIXIS
202 #ifdef CONFIG_FSL_QIXIS
203 #define QIXIS_BASE 0x7fb00000
204 #define QIXIS_BASE_PHYS QIXIS_BASE
205 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
206 #define QIXIS_LBMAP_SWITCH 6
207 #define QIXIS_LBMAP_MASK 0x0f
208 #define QIXIS_LBMAP_SHIFT 0
209 #define QIXIS_LBMAP_DFLTBANK 0x00
210 #define QIXIS_LBMAP_ALTBANK 0x04
211 #define QIXIS_PWR_CTL 0x21
212 #define QIXIS_PWR_CTL_POWEROFF 0x80
213 #define QIXIS_RST_CTL_RESET 0x44
214 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
215 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
216 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
217 #define QIXIS_CTL_SYS 0x5
218 #define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
219 #define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
220 #define QIXIS_RST_FORCE_3 0x45
221 #define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
222 #define QIXIS_PWR_CTL2 0x21
223 #define QIXIS_PWR_CTL2_PCTL 0x2
225 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
226 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
230 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
231 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
232 CSOR_NOR_NOR_MODE_AVD_NOR | \
236 * QIXIS Timing parameters for IFC GPCM
238 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
239 FTIM0_GPCM_TEADC(0xe) | \
240 FTIM0_GPCM_TEAHC(0xe))
241 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
242 FTIM1_GPCM_TRAD(0x1f))
243 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
244 FTIM2_GPCM_TCH(0xe) | \
245 FTIM2_GPCM_TWP(0xf0))
246 #define CONFIG_SYS_FPGA_FTIM3 0x0
249 #if defined(CONFIG_NAND_BOOT)
250 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
251 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
252 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
253 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
254 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
255 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
256 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
257 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
258 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
259 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
260 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
261 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
262 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
263 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
264 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
265 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
266 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
267 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
268 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
269 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
270 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
271 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
272 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
273 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
274 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
275 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
276 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
277 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
278 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
279 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
280 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
281 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
283 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
284 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
285 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
286 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
287 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
288 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
289 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
290 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
291 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
292 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
293 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
294 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
295 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
296 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
297 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
298 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
299 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
300 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
301 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
302 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
303 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
304 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
305 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
306 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
307 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
308 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
309 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
310 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
311 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
312 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
313 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
314 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
321 #define CONFIG_LPUART_32B_REG
323 #define CONFIG_SYS_NS16550_SERIAL
324 #ifndef CONFIG_DM_SERIAL
325 #define CONFIG_SYS_NS16550_REG_SIZE 1
327 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
333 #ifndef CONFIG_DM_I2C
334 #define CONFIG_SYS_I2C
336 #define CONFIG_I2C_SET_DEFAULT_BUS_NUM
337 #define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
339 #define CONFIG_SYS_I2C_MXC
340 #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
341 #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
342 #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
345 #ifdef CONFIG_DM_GPIO
346 #ifndef CONFIG_MPC8XXX_GPIO
347 #define CONFIG_MPC8XXX_GPIO
352 #define CONFIG_ID_EEPROM
353 #define CONFIG_SYS_I2C_EEPROM_NXID
354 #define CONFIG_SYS_EEPROM_BUS_NUM 0
355 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
356 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
357 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
358 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
361 * I2C bus multiplexer
363 #define I2C_MUX_PCA_ADDR_PRI 0x77
364 #define I2C_MUX_CH_DEFAULT 0x8
365 #define I2C_MUX_CH_CH7301 0xC
374 #ifdef CONFIG_VIDEO_FSL_DCU_FB
375 #define CONFIG_VIDEO_LOGO
376 #define CONFIG_VIDEO_BMP_LOGO
378 #define CONFIG_FSL_DIU_CH7301
379 #define CONFIG_SYS_I2C_DVI_BUS_NUM 0
380 #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
381 #define CONFIG_SYS_I2C_DVI_ADDR 0x75
388 #ifdef CONFIG_TSEC_ENET
389 #define CONFIG_MII_DEFAULT_TSEC 3
390 #define CONFIG_TSEC1 1
391 #define CONFIG_TSEC1_NAME "eTSEC1"
392 #define CONFIG_TSEC2 1
393 #define CONFIG_TSEC2_NAME "eTSEC2"
394 #define CONFIG_TSEC3 1
395 #define CONFIG_TSEC3_NAME "eTSEC3"
397 #define TSEC1_PHY_ADDR 1
398 #define TSEC2_PHY_ADDR 2
399 #define TSEC3_PHY_ADDR 3
401 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
402 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
403 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
405 #define TSEC1_PHYIDX 0
406 #define TSEC2_PHYIDX 0
407 #define TSEC3_PHYIDX 0
409 #define CONFIG_ETHPRIME "eTSEC1"
411 #define CONFIG_HAS_ETH0
412 #define CONFIG_HAS_ETH1
413 #define CONFIG_HAS_ETH2
415 #define CONFIG_FSL_SGMII_RISER 1
416 #define SGMII_RISER_PHY_OFFSET 0x1b
418 #ifdef CONFIG_FSL_SGMII_RISER
419 #define CONFIG_SYS_TBIPA_VALUE 8
425 #define CONFIG_PCIE1 /* PCIE controller 1 */
426 #define CONFIG_PCIE2 /* PCIE controller 2 */
429 #define CONFIG_PCI_SCAN_SHOW
432 #define CONFIG_CMDLINE_TAG
434 #define CONFIG_PEN_ADDR_BIG_ENDIAN
435 #define CONFIG_LAYERSCAPE_NS_ACCESS
436 #define CONFIG_SMP_PEN_ADDR 0x01ee0200
437 #define COUNTER_FREQUENCY 12500000
439 #define CONFIG_HWCONFIG
440 #define HWCONFIG_BUFFER_SIZE 256
442 #define CONFIG_FSL_DEVICE_DISABLE
445 #define CONFIG_SYS_QE_FW_ADDR 0x60940000
448 #define CONFIG_EXTRA_ENV_SETTINGS \
449 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
450 "initrd_high=0xffffffff\0" \
451 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
453 #define CONFIG_EXTRA_ENV_SETTINGS \
454 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
455 "initrd_high=0xffffffff\0" \
456 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
460 * Miscellaneous configurable options
462 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
464 #define CONFIG_SYS_LOAD_ADDR 0x82000000
466 #define CONFIG_LS102XA_STREAM_ID
468 #define CONFIG_SYS_INIT_SP_OFFSET \
469 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
470 #define CONFIG_SYS_INIT_SP_ADDR \
471 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
473 #ifdef CONFIG_SPL_BUILD
474 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
476 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
483 #include <asm/fsl_secure_boot.h>
484 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */