1 // SPDX-License-Identifier: GPL-2.0
3 // Copyright 2018 Google, Inc.
5 #include "nuvoton-common-npcm7xx.dtsi"
6 #include "nuvoton-npcm7xx-u-boot.dtsi"
11 interrupt-parent = <&gic>;
16 enable-method = "nuvoton,npcm750-smp";
20 compatible = "arm,cortex-a9";
21 clocks = <&clk NPCM7XX_CLK_CPU>;
22 clock-names = "clk_cpu";
24 next-level-cache = <&l2>;
29 compatible = "arm,cortex-a9";
30 clocks = <&clk NPCM7XX_CLK_CPU>;
31 clock-names = "clk_cpu";
33 next-level-cache = <&l2>;
39 compatible = "arm,cortex-a9-twd-timer";
40 reg = <0x3fe600 0x20>;
41 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) |
42 IRQ_TYPE_LEVEL_HIGH)>;
43 clocks = <&clk NPCM7XX_CLK_AHB>;
49 device_type = "network";
50 compatible = "snps,dwmac";
51 reg = <0xf0804000 0x2000>;
52 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
53 interrupt-names = "macirq";
55 clocks = <&clk_rg2refck>, <&clk NPCM7XX_CLK_AHB>;
56 clock-names = "stmmaceth", "clk_gmac";
57 pinctrl-names = "default";
58 pinctrl-0 = <&rg2_pins